# CS/ECE 552 Spring 2019 Homework 5

## Due 11:59 PM Central Time on Friday, March 1st, 2019

See below for policy on working with others. The standard late assignment policy applies: you may submit up to 2 days late with a 20% penalty for each late day.

### What to Hand In

To submit this assignment, zip or tar your Verilog files together and submit them as a **single file named** <**netID>-hw5.tgz or** <**netID>-hw5.zip** on Canvas. Inside this tarball/zip, all files for problem 1 should be in a folder called hw5\_1 and so on for other problems – you must keep this directory structure. *Also, please do not create a top-level folder above these.* For example, my Net ID is msinclair, so my submission would be called msinclair-hw5.tgz (or msinclair-hw5.zip) and in it would be hw5\_1/, hw5\_2/, and partners.txt. If you don't have experience with tar, I recommend consulting tutorials such as this <u>one</u>. In addition, before submitting you should **run the Verilog check on all the files** (just the new modules you are writing, you don't need to run it on your testbenches). *You may work both problems with your groupmates for the project and submit a single solution per group. If you choose to work separately, you should submit your own solution. Names must be included in the partners.txt file included in the supplied tar file (on Canvas) and Github Classroom.* 

In addition to the Verilog, you should also turn in schematics for each of your components. The schematics may be handwritten or computer generated, but must be legible if they are handwritten. The schematic files should be named **schematic.pdf** and placed in the corresponding problems subdirectory (e.g., hw5\_1/schematic.pdf). **Any solution without a corresponding schematic drawing will not be graded.** Although the schematics may seem simple for some of these components, as your project gets bigger and bigger, you'll find that drawing schematics of each component and the bigger picture will make your task much, much easier.

### **Total Points: 20**

As with previous homeworks, this homework requires using Verilog. A reminder of some important documents (all available on Canvas):

- 1. Follow the instructions on ModelSim Setup Tutorial to get your environment setup.
- 2. Read the <u>Command-line Verilog Simulation Tutorial</u>. Additional references are on Canvas under "Verilog Resources" on the main page.
- 3. Read the Verilog <u>Cheat sheet</u> and Verilog <u>rules</u> pages. Everything you need to know about Verilog are in these documents.
- 4. Read the <u>Verilog file naming conventions</u> page and adhere to those conventions. Additional information including a link to the script you can use to make sure your files adhere to these rules are on Canvas, directly under the file naming conventions page.
- 5. Read the <u>Verilog rules checking</u> page on Canvas and adhere to the conventions. This page also provides information on how you can check that your files conform to these rules.

You should simulate your solutions both to verify the correct function of your designs for yourself. You also have to hand in a copy of the Verilog files (or submit one per group and update partners.txt accordingly), as mentioned above.

Before starting to write any Verilog for each problem, you should do the following:

- 1. Break down your design into sub-modules.
- 2. Define interfaces between these modules.
- 3. Draw schematics (either by hand, or on a computer) for these modules (these will be handed in as scanned schematic.pdf file).
- 4. Then start writing Verilog.

### Problem 1 [10 points]

Using Verilog, design an 8-by -16- bit register file (i.e., 8 registers, each of size 16 bits). See the Verilog interface below. It has one write port, two read ports, three register select inputs (two for read and one for write,) a write enable, a reset and a clock input. All register state changes occur on the rising edge of the clock. Your basic building block **must be the D-flipflop given in the provided files**. The read ports should be all combinational logic. Do not use tri-state logic in your design.

### Design this register file such that changing the width to 32-bit or 64-bit is straightforward

The read and write data ports are 16 bits each. The select inputs (read and write) are 3 bits each. When the write enable is asserted (high) the selected register will be written with the data from the write port. The write occurs on the next rising clock edge; write data cannot flow through to a read port during the same cycle.

There is no read enable; data from the selected registers will always appear on to the corresponding read ports.

The reset signal is synchronous and when asserted (active high), resets all the register values to 0.

The err output should be set to 1 if any register (or other sub-module) in the register file has an error. For now, you may assume that an error only happens in a register if the input or enable is an unknown value, and in other sub-modules if the input is an unknown value. Otherwise it should be set to 0.

**You must use a hierarchical design**. Design a 16-bit register first, and then put 8 of them together with additional logic to build the register file.

Do not make any changes to the provided rf hier.v file.

#### **Testbench instructions**

You must verify your design using the testbench in the supplied tar file and on <u>Github Classroom</u> (of course you are welcome and encouraged to write additional tests on your own). Run the testbench in your hw5\_1 directory using the command: wsrun.pl rf bench \*.v

The testbench for this problem (rf\_bench.v) generates a random set of input signals to your module in each cycle, and compares outputs from your module with outputs that are expected from a perfect register file implementation.

If there are no errors in your design you will see a "TEST PASSED" message. If the testbench failed with a "TEST FAILED" message, look for error messages like "ERRORCHECK: Incorrect read data in cycle <cycle\_number>" in the testbench output. Above each of these error messages you will see the inputs to your module, your outputs and the expected outputs for that cycle which can help you debug.

Verify the design using the testbench in the supplied tar file and on Github Classroom.

### Problem 2 [10 points]

In Verilog, create a register file that includes internal bypassing so that results written in one cycle can be read during the same cycle. Do this by writing an outer "wrapper" module that instantiates your existing (unchanged) register file module; your new module will just add the bypass logic. The list of inputs and outputs of the outer module should be the same as that of the inner module.

Do not make any changes to the provided rf hier.v file.

#### **Testbench instructions**

You must verify your design using the testbench in the supplied tar file and on <u>Github Classroom</u> (of course you are welcome and encouraged to write additional tests on your own). Run the testbench in your hw5\_2 directory using the command: wsrun.pl rf\_bypass\_hier\_bench \*.v

The testbench for this problem (rf\_bypass\_hier\_bench.v) generates a random set of input signals to your module in each cycle, and compares outputs from your module with outputs that are expected from a perfect register file bypass implementation.

If there are no errors in your design, you will see a "TEST PASSED" message. If the testbench failed with a "TEST FAILED WITH xx ERRORS" message, look for error messages like "ERRORCHECK: Read data incorrect in cycle <cycle\_number>" in the testbench output. Above each of these error messages you will see the inputs to your module, your outputs and the expected outputs for that cycle which can help you debug.