# **Modules**

Besides modules I implemented in hw4, I add new modules below:

#### IFID:

IFID has six inputs, clk\_i, start\_i, Stall\_i, Flush\_i, pc\_i and instr\_i and two outputs pc\_o and instr\_o.

When sensing every positive clk\_i and start\_i, if not Stall\_i it will update pc\_o to pc\_i, instro to instro. But if the Flushoi bit is on, it will set both pc\_o and instro to 0.

#### IDEX:

IDEX has a lot of inputs and output, except for clk\_i and start\_i, there are ALUOp\_i, ALUSrc\_i, RegWrite\_i, MemtoReg\_i, MemRead\_i, MemWrite\_i, RS1addr\_i, RS2addr\_i, RS1data\_i, RS2data\_i, funct\_i, imm32\_i, RDaddr\_i and their corresponding output.

IDEX will update output registers to their corresponding input at every positive clock edge if start i is set.

#### **EXMEM:**

EXMEM acts just like IDEX, but having a different set of input/output, that is, ALUres, RegWrite, MemtoReg, MemRead, MemWrite, RS2data and RDaddr.

EXMEM will update output registers to their corresponding input at every positive clock edge if start i is set.

#### **MEMWB:**

MEMWB acts just like IDEX and EXMEM, but having a different set of input/output, that is, ALUres, RegWrite, MemtoReg, Memdata and RDaddr.

MEMWB will update output registers to their corresponding input at every positive clock edge if start\_i is set.

# Forwarding\_Unit:

Forwarding\_Unit has six input, EX\_RS1addr\_i, EX\_RS2addr\_i, MEM\_RegWrite\_i, MEM\_RDaddr\_i, WB\_RegWrite\_i, WB\_RDaddr\_i and two outputs, ForwardA\_o, ForwardB\_o.

I use four if-statements to decide if there is EX hazard on rs1, EX hazard on rs2, MEM hazard on rs1, MEM hazard on rs2, using the formula given in the slide. And if there are some hazards, it will set ForwardA\_o and ForwardB\_o to 10 or 01 which indicates EX hazard and MEM hazard respectively.

#### MuxW MUX ForwarA MUX ForwarB:

MuxW is the wide version of Mux. It takes four 32-bit data and two select-bits as input, and outputs a 32-bit result. If the select-bits are 00, then the output data1, 01 then data2, 10 then data3, and 11 then data4.

I have two MuxW modules which handle forwarding two inputs of ALU. If the select-bits are 00, then output data from rs. If 01, output write data from MEMWB for solving MEM hazard. If 10, output ALU results from EXMEM for solving EX hazard. And their select-bits come from the output of Forwarding Unit.

## **Hazard Detection:**

Hazard\_Detection takes four inputs RS1addr\_i, RS2addr\_i, EX\_MemRead\_i, EX\_RDaddr\_i, and three outputs NoOp\_o, Stall\_o, PCWrite\_o. It will check if there is a hazard caused by load instructions by the formula in the slide. If there is, set NoOp\_o to 1, Stall\_o to 1 and PCWrite\_o to 0, else, set NoOp\_o to 0, Stall\_o to 0 and PCWrite\_o to 1.

## **Branch Unit:**

Branch\_Unit takes five inputs, RS1data\_i, RS2data\_i, Branch\_i, ID\_pc\_i, imm32\_i and two outputs Flush\_o, jump\_addr\_o.

It will first check if there is a branch instruction and the values of two rs are the same. If the condition is true, it means the program has to jump, and it will set Flush\_o to 1, jump\_addr\_o to ID\_pc\_i + (imm32\_i << 1).

## Mux Mux PC:

I also added a new mux before updating the PC, having two inputs, the first one is the original PC+4 and the other one is the jump address that comes from Branch\_Unit. The select bit is Flush from Branh\_Unit as well, therefore if Flush is set, the new PC will be updated to jump\_addr.

#### CPU:

Finally, the CPU connects these components together as the final data path given in the spec.

# **Difficulty**

The first difficulty is that debugging is quite hard when doing the lab. Because there are so many wires, tracing the source of the bug is not easy. A bug I have encountered is that the pipeline registers are set to x in the beginning although I have initialized them in testbench.v. My solution is to pass the start signal to pipeline registers, and update them only when the process is started.

The second difficulty is there are no branch instructions in the test data, so it is really difficult to test if our program is correct. And generating test data by ourselves is quite complex. It took me many hours just to make a simple judge system which can generate valid inputs.

And the last thing I want to mention is that the spec is not written clearly enough. Like the test data given, they have already initialized their registers and data memory to different values, and the spec says don't change the register's initial value, so it's really confusing to us. Also, the data memory is different too, the given data memory's register is unsigned, therefore our output can't display negative numbers correctly, we have to spend a lot of time to check if our program is wrong and finally find out it's not our problem. And the main problem is, there is no information about those in any slides, and neither in any announcement. I suggest that you should have a discussion section on NTU cool, helping students to solve some common problems efficiently, instead of poor communication such as this.

Development Environment: macOS Big Sur 11.4