Vishay Siliconix

# Dual N-Channel 100 V (D-S) 175 °C MOSFET

#### **DESCRIPTION**

The attached SPICE model describes the typical electrical characteristics of the n-channel vertical DMOS. The sub-circuit model is extracted and optimized over the -55  $^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$  temperature ranges under the pulsed 0 V to 10 V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Sub-circuit Model)
- Level 3 MOS
- Apply for both Linear and Switching Application
- Accurate over the -55 °C to +125 °C Temperature Range
- Model the Gate Charge

### SUBCIRCUIT MODEL SCHEMATIC



## Note

• This document is intended as a SPICE modeling guideline and does not constitute a commercial product datasheet. Designers should refer to the appropriate datasheet of the same number for guaranteed specification limits.





www.vishay.com

Vishay Siliconix

| <b>SPECIFICATIONS</b> (T <sub>J</sub> = 25 °C, unless otherwise noted) |                     |                                                                    |                |                  |      |
|------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------|----------------|------------------|------|
| PARAMETER                                                              | SYMBOL              | TEST CONDITIONS                                                    | SIMULATED DATA | MEASURED<br>DATA | UNIT |
| Static                                                                 |                     |                                                                    |                |                  |      |
| Gate Threshold Voltage                                                 | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                              | 2              | 2                | V    |
| Drain-Source On-State Resistance a                                     | R <sub>DS(on)</sub> | $V_{GS} = 10 \text{ V}, I_D = 10 \text{ A}$                        | 0.022          | 0.021            | Ω    |
|                                                                        |                     | $V_{GS} = 4.5 \text{ V}, I_D = 8 \text{ A}$                        | 0.030          | 0.027            |      |
| Forward Transconductance <sup>a</sup>                                  | 9 <sub>fs</sub>     | $V_{DS} = 15 \text{ V}, I_D = 10 \text{ A}$                        | 25             | 27               | S    |
| Diode Forward Voltage                                                  | V <sub>SD</sub>     | I <sub>S</sub> = 10 A                                              | 0.86           | 0.87             | V    |
| Dynamic <sup>b</sup>                                                   |                     |                                                                    |                |                  |      |
| Input Capacitance                                                      | C <sub>iss</sub>    | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz           | 782            | 785              | pF   |
| Output Capacitance                                                     | C <sub>oss</sub>    |                                                                    | 407            | 405              |      |
| Reverse Transfer Capacitance                                           | C <sub>rss</sub>    |                                                                    | 26             | 30               |      |
| Total Gate Charge                                                      | Qg                  |                                                                    | 12.6           | 12.5             |      |
| Gate-Source Charge                                                     | $Q_{gs}$            | $V_{DS} = 50 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 15 \text{ A}$ | 3.1            | 3.5              | nC   |
| Gate-Drain Charge                                                      | $Q_{gd}$            |                                                                    | 2.1            | 2.5              |      |

#### Notes

- a. Pulse test; pulse width  $\leq 300~\mu s,$  duty cycle  $\leq 2~\%.$
- b. Guaranteed by design, not subject to production testing.

www.vishay.com

Vishay Siliconix

# COMPARISON OF MODEL WITH MEASURED DATA ( $T_J = 25~^{\circ}\text{C}$ , unless otherwise noted)













#### Note

Dots and squares represent measured data.
Copyright: Vishay Intertechnology, Inc.