

# Investigation of interface states distribution in metal-oxide-semiconductor structures with very thin oxides by acoustic spectroscopy

P. Bury, <sup>1</sup> I. Bellan, <sup>1</sup> H. Kobayashi, <sup>2</sup> M. Takahashi, <sup>2,3</sup> and T. Matsumoto <sup>2</sup>

<sup>1</sup>Department of Physics, Žilina University, Univerzitná 1, 010 26 Žilina, Slovakia

<sup>2</sup>Institute of Scientific and Industrial Research, Osaka University, CREST, Japan Science and Technology Agency, 8-1 Mihogaoka, Ibaraki, Osaka 567-0047, Japan

<sup>3</sup>School of Computer Science, Tokyo University of Technology, 1404-1, Katakura, Hachioji, Tokyo 192-0982, Japan

(Received 21 August 2014; accepted 27 September 2014; published online 9 October 2014)

New technique of acoustic spectroscopy to study interface states in metal-oxide-semiconductor (MOS) structures with a very thin oxide layer based on the acoustoelectric effect resulting from the interaction between the longitudinal acoustic wave and semiconductor-insulator interface is presented. The essential principles and theoretical background of this acoustic spectroscopy technique that can determine the interface states distribution from the measured acoustoelectric response signal as a function of gate voltage ( $U_{ac}$ - $U_g$  characteristics) are described. The results obtained on the representative set of MOS structures prepared on both n- and p-type Si substrates by nitric acid oxidation of Si technology and undergone also some thermal treatment demonstrate that the introduced technique of acoustic spectroscopy can be a very useful tool for the interface states characterization. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4897454]

# I. INTRODUCTION

Interface states at semiconductor-insulator heterojunction in MOS (metal-oxide-semiconductor) structures play an important role in determining their electrical characteristics that are important for practical use in semiconductor devices. A silicon-silicon dioxide (Si/SiO<sub>2</sub>) structure mostly prepared by thermal oxidation at above 800 °C in oxidizing atmospheres is widely used for MOS devices. Because the high temperature oxidation results in high interfacial stress producing the interface defect states,<sup>2</sup> the low temperature direct oxidation methods such as plasma oxidation, metalpromoted oxidation, or method of nitric acid oxidation of Si (NAOS) were developed.<sup>3–6</sup> Producing a very thin oxide layer, metal oxides with high dielectric permittivity (high  $\kappa$ dielectrics) can find a successful application as a replacement for SiO<sub>2</sub> gate insulator to break through its physical limit.<sup>7,8</sup> Although due to the many improvements in preparation technology, the density of interface states, especially at SiO<sub>2</sub>/Si interfaces is usually very low, still it can seriously affect electrical properties of MOS devices and the interface states need to be well characterized.

Several methods for the interface states determination were developed. The simplest and very often used technique utilizes C-V measurements at very low frequencies. However, a high leakage current in the case of a very thin oxide layer disturbs C-V measurements. Later, computational methods to fit high frequency C-V characteristics especially for MOS capacitors with high- $\kappa$  dielectrics have been presented. In find the distribution of interface states, the deep-level transient spectroscopy (DLTS) can be also used. Recently, the X-ray photoelectron spectroscopy (XPS) under bias was used to obtain the energy distribution of interface states at very thin oxide/Si interfaces determination. Some attempts to determine the interface states

density using the acoustoelectric effect (AE) resulting from the interaction of surface acoustic wave (SAW) with interfaces were also performed. <sup>13,14</sup>

When the AE in semiconductor structures has been shown to be an effective tool for the characterization of electrical properties and experimental study of semiconductors, the AE interactions were utilized to carrier transport properties characterization including the conductivity and carrier mobility measurement and later to the interface state determination. 15-17 Consequently, two basic modifications acoustoelectric (acoustic) deep-level transient spectroscopy (A-DLTS) were introduced. The former SAW technique uses a nonlinear AE interaction between the SAW electric field and free carriers in an interface region, which generates a transverse acoustoelectric signal (TAS) across the structure. Both the dc part of the TAS, called transversal acoustoelectric voltage and hf parts of the TAS have been used to study interface traps. 17-19 The latter longitudinal acoustic wave (LAW) technique uses an acoustoelectric response signal (ARS) observed at the interface of the semiconductor structure when a longitudinal acoustic wave propagates through the structure.<sup>20,21</sup>

The LAW, following the pressure modulation of the charge at the semiconductor structure interface, evokes the change of the potential difference that manifests as an ARS. The ARS produced by the interface of MOS structure is then very sensitive to any changes in the space charge distribution in the interface region and its dependence on the bias voltage  $(U_{ac}-U_g \text{ curve})$  in the case of very thin oxides can be used to study the distribution of interface states.

In the present contribution, the main principles of the acoustic spectroscopy of interface states in MOS structures with a very thin oxide layer are presented. The results obtained on the set of MOS structures prepared by NAOS technology to verify the method are presented, compared, and discussed.

#### **II. THEORETICAL PRINCIPLES**

The interface states at MOS interfaces change their charge state depending on whether they are filled or empty and can be of two categories, donor type (neutral when filled and positive when empty) and acceptor type (negative when filled and neutral when empty). However, the state occupancy varies with gate voltage  $U_g$  that changes the band bending  $(q\Phi_s)$ . The gate voltage  $U_g$  relates to surface potential  $\varphi_s$  following the equation 11

$$U_g = \phi_s - \frac{Q_s(\phi_s)}{C_{ox}} - \frac{Q_{it}(\phi_s)}{C_{ox}} + \phi_{ms} - \frac{Q_{ox}}{C_{ox}}, \qquad (1)$$

where  $Q_s$  is the semiconductor charge,  $\Phi_{ms}$  is work function difference between gate and semiconductor,  $Q_{it}$  is trapped charge at the interface state,  $Q_{ox}$  is oxide charge, and  $C_{ox}$  is oxide capacitance. The last two terms in Eq. (1) represent the flat band voltage  $U_{fb}$ . The charge trapped into interface states changes with any change in the band bending.

The basic principle of an acoustoelectric response signal creation can be explained using the idea of an acoustic wave passing through the MOS structure characterized by the particular space charge region at the interface. Schematic illustration of such MOS structure and its equivalent circuit with interface states is shown in Fig. 1. Here, the buffer rod is used to separate out the acoustoelectric signal produced by MOS structure from the input acoustic pulse and the capacitor  $C_{\nu}$  protects the receiver input against the dc voltage. The ac voltage  $U_a$  represents the acoustoelectric signal creation by the MOS interface due to the interaction with an acoustic wave.

The acoustic wave characterized by acoustic pressure  $p=p_0\cos(\omega t-kx)$ , following the pressure modulation of charge density at the MOS interface region evokes the potential difference that manifests as an ARS signal. The ARS produced by the MOS structure propagating by longitudinal acoustic wave can be then expressed using the similarity with the case of electromechanical capacitance transducer of thin planar structure  $(d \ll \lambda)$  for which the ARS,  $U_{ac} \sim U(\delta C/C)$ , coincidently provides the relative capacity change relation  $^{22,23}$ 

$$\frac{\delta C}{C} = \frac{\delta x}{x} = \frac{\delta \sigma}{K} = \frac{p}{K},\tag{2}$$

where  $\delta x/x$  is the relative deformation of the capacitor in the x-axis direction,  $p_0$  is the acoustic pressure amplitude,  $\sigma$  is the mechanical stress produced by the acoustic wave, and K is the elastic modulus.

Using Eqs. (1) and (2) and considering the equivalent circuit, the ARS produced by the MOS structure can be expressed by the relation

$$U_{ac} = \phi_s \frac{p}{K_s} - \frac{Q_s(\phi_s)}{C_{ox}} \frac{p}{K_i} - \frac{Q_{it}(\phi_s)}{C_{ox}} \frac{p}{K_i}, \tag{3}$$

and its amplitude

$$U_{ac}^{o} = \left| \phi_{s} \frac{p_{0}}{K_{s}} - \frac{1}{C_{ox}} \frac{p_{0}}{K_{i}} [Q_{s}(\phi_{s}) + Q_{it}(\phi_{s})] \right|, \tag{4}$$

where  $K_s$  and  $K_i$  are the elastic moduli of the semiconductor and insulator, respectively, and the physical meaning of the absolute value is that the ARS cannot differ the polarity of total charge or potential. For the oxide charges, we can suppose their influence only in rare cases and in the following considerations, they are neglected. If the situation in the structure without any interface states ( $Q_{it} = 0$ ) is indexed as "ideal" and then, using Eq. (1), the last relation can be expressed in the form

$$U_{ac}^{0}(ideal) = \left| \frac{p_0}{K_s} | (U_g - U_{fb}) | + \frac{Q_s}{C_{ox}} \frac{K_i - K_s}{K_s K_i} p_0 \right|.$$
 (5)

As it can be seen from Eq. (5), the ARS of ideal MOS structure is the superposition of a linear term with zero at flatband voltage and a term representing the contribution from the semiconductor charge  $Q_s$ . To determine the energy distribution of interface states, it is necessary to know the dependence of the semiconductor charge on the surface potential for an ideal MOS structure. This dependence can be obtained using the Terman's model.<sup>2</sup>

The quantity  $Q_{it}$  depends on the interface charge state and its occupation by carriers and can be generally expressed as <sup>10</sup>

$$Q_{it} = q \int_{E_v}^{E_i} D_{it}(E_t) [1 - f(E_t)] dE_t - q \int_{E_i}^{E_c} D_{it}(E_t) f(E_t) dE_t, \quad (6)$$

where q is the elementary charge,  $D_{it}$  is the density of the interface states,  $E_v$  and  $E_c$  are the energies of the valence and conduction band edges,  $E_i$  is the intrinsic Fermi level, and  $f(E_t)$  is the occupation probability of the energy level  $E_t$ .

The interface trapped charge can be expressed through the deviation of the ARSs of real and ideal structures, comparing Eqs. (4) and (5), as

$$Q_{it} = S(U_{ac}^{0} - U_{ac}^{0}(ideal)), (7)$$



FIG. 1. Schematic illustration of MOS structure passing by a longitudinal acoustic wave (a) and its equivalent circuit including the gate voltage source (b).

where  $S = C_{ox}K_s/p_o$ . The interface state density  $D_{it}$  can be then expressed, describing the ARS-voltage curves for ideal and real MOS structures, by the relation

$$D_{it}(E_t) = \frac{1}{q} \left| \frac{dQ_{it}}{d\phi_s} \right| = \frac{1}{q} \left| S \frac{d\left( U_{ac}^0 - U_{ac}^0(ideal) \right)}{d\phi_s} \right|. \tag{8}$$

Equation (8) allows then to determine the distribution of interface states from the measured ARS.

The energy level  $E_t$  in the band gap of the semiconductor, corresponding to interface traps density  $D_{it}(E_t)$ , can be calculated then from the equation<sup>11</sup>

$$E_t = E_v + \frac{E_g}{2} + q\phi_s \pm k_B T \ln\left(\frac{N_{D,A}}{n_i}\right),\tag{9}$$

where  $E_g$  is the semiconductor band gap energy,  $N_{D,A}$  is the concentration of the donors or acceptors,  $k_B$  is the Boltzmann's constant, and T is the thermodynamic temperature. The plus sign in Eq. (9) corresponds to the n-MOS and the minus sign corresponds to the p-MOS structure.

In the case of real MOS structure with the interface states, the  $U_{ac}^0 - U_g$  characteristics contain the information about the charge at the interface states and because the ARS reflects directly changes in the space charge distribution at the interface region, the interface state density can be extracted comparing the real (measured) and ideal (calculated)  $U_{ac}^0 - U_g$  curves (Eq. (8)). As the interface state occupancy varies with the gate bias, the corresponding changes manifest as hops on the real  $U_{ac}^0 - U_g$  curve comparing with the ideal one (Fig. 2). To understand the origination of these hops, the ideal and simulated real  $U_{ac}^0 - U_g$  characteristics of n-type MOS capacitor (Fig. 2) are compared with the changes in the bands bending of such structure containing assumed two kinds of donor type interface states (Fig. 3).

At zero bias (Fig. 3(a)), interface states present above silicon Fermi level  $E_{fs}$  are empty, while those below  $E_{fs}$  are occupied by electrons. The surface potential  $\varphi_s$  causes the weak accumulation when electrons are attracted to the semiconductor surface and the semiconductor bands bend as shown in Fig. 3(a). As gate bias is less negative, the surface



FIG. 2. Theoretical  $U_{ac}^0 - U_g$  characteristic of "ideal" n-MOS structure without any interface states (dotted line) compared with simulated "real"  $U_{ac}^0 - U_g$  curve corresponding to two kinds of interface states (solid line).

electron density decreases to zero until the flatband (Fig. 3(b)). By the application of a positive bias  $U_g$  (continuously accumulated), the electrons are attracted to the silicon surface and zero voltage bands bending increases and at very large positive bias, electron density at the semiconductor surface exceeds electron density in the bulk. So that starting from the flatband to a positive gate bias, the accumulation region on  $U_{ac}^0 - U_g$  curve occurs.

In the case of interface states present close to the conduction band, the change in band bending at positive bias, starting from the flatband, leads to the filling of interface states initially present above Fermi level (Fig. 3(c)). That causes a decrease of electron density at the semiconductor surface as well as interface state charge  $Q_{it}$  that results in the decrease of the ARS as far as all states are filled (Fig. 3(b)). The next increase of positive gate voltage results in the increase of accumulation charge and consequently the increase of the ARS.

Starting from the flatband to a negative bias, electrons are repelled from the semiconductor surface resulting in the formation of a depletion region. As negative gate bias is increased, the depletion region widens following the formation of inversion layer where the surface hole density increases. Simultaneously, the interface states present initially below Fermi level become unoccupied (Fig. 3(d)), which results in the decrease of  $Q_{it}$  and consequently the measured ARS. The presence of another interface states causes another drop of the ARS. Calculating the difference between the ideal and simulated real  $U_{ac}^0 - U_g$  curves and using relation (8), the simulated interface states distribution was determined as shown in Fig. 4.

However, the leakage current represented by tunneling transport in the case of a very thin oxide layer ( $<10\,\mathrm{nm}$ ) causes a significant problem. The tunneling current for the very thin oxide layer influences the division of the applied voltage  $U_g$  between the semiconductor and insulator layer and for the oxide layer thickness  $<2\,\mathrm{nm}$ , the whole applied voltage practically spreads across the semiconductor, especially in the range of inversion. <sup>24</sup> Concerning the tunneling process, the transport of free charge carriers through the thin oxide layer caused by applied electric field has to be taken into account in cases where the tunneling current following with the Fowler-Nordheim mechanism <sup>25</sup> induces additional change of the ARS

$$\Delta U_{ac} = A \left( U_g^2 + B \right) e^{-\frac{c}{U_g}},\tag{10}$$

where A, B, and C are constants. The tunneling current is supposed to be dependent only on the applied voltage. The simulation of the "ideal" ARS inclusive the calculation of tunnel current contribution gives a new ideal ARS,  $U^0_{ac}$  (tunnel). The interface charge can be then expressed using the new ideal and real ARS-voltage curves for MOS structure by the relation

$$Q_{it} = S|(U_{ac}^{0} - U_{ac}^{0}(tunel))|.$$
 (11)

The calculation of ideal  $U_{ac}^0 - U_g$  curves including the tunneling process of the free charge carriers through the thin



FIG. 3. Energy band diagrams of ntype Si based MOS structure with no bias (a) and as a function of bias at flatbands (b) at accumulation (c), and at inversion (d) representing the interface states emptying and/or occupying processes of two kinds of interface states. Energy values  $E_{fs}$  and  $E_{fm}$  are the Fermi levels in the silicon and in the metal, respectively.

oxide layer changes the original "ideal" ARS,  $U_{ac}^0(ideal)$  and gives a new ideal ARS,  $U_{ac}^0$  (tunnel). Fig. 5 illustrates the comparison of  $U_{ac}^0(ideal) - U_g$  and  $U_{ac}^0(tunnel) - U_g$  curves calculated for 3 nm thick oxide.

Except the leakage current, the Schottky contact on the metal-semiconductor interface can be the reason for some deviation in the measured  $U_{ac}^0-U_g$  dependence, especially near the flatband. To eliminate this influence, the added capacitance of Schottky contact<sup>26</sup>

$$C_{sch} = \sqrt{\frac{\varepsilon_{Si}\varepsilon_0 qN}{2(U_c - U_{sch})}}$$
 (12)

was included in the calculation procedure. Here,  $U_c$  is the contact potential,  $U_{sch}\!=\!f(U_g)$  is the voltage across the metal-semiconductor interface, and  $\varepsilon\!=\!\varepsilon_o\varepsilon_r$  is the permittivity of semiconductor.

The sensitivity of presented method depends on the accuracy of the acoustoelectric response signal  $U^0_{ac}$  measurement, the acoustic signal stability, and the ability to distinguish the changes  $\Delta U_{ac}$  between the real and "ideal"  $U^0_{ac} - U_g$  characteristics.



FIG. 4. Simulated distribution of interface states calculated using the ideal and simulated real  $U_{ac}^0-U_g$  curves (Fig. 2) for oxide thickness  $d_{ox}=3$  nm.

It should be noted that another acoustic technique using a nonlinear acoustoelectric interaction between SAW electric field and free carriers at MOS interfaces could be also used to study interface states by the same way. The SAW technique is based on the fact that the interaction produces TAS across the structure whose hf part can be used to study interface states. However, the geometric arrangement of such investigation requires samples with larger surfaces.

# III. EXPERIMENTAL

The acoustoelectric investigation of interface states to verify the theoretical principles was applied to the Si MOS structures with very thin oxides prepared on both n- and p-type Si substrates growing by nitric acid (HNO<sub>3</sub>) oxidation method of Si (NAOS), which can be performed at relatively low temperatures ( $\sim$ 120 °C)<sup>5,6</sup> as well as with high- $\kappa$  (HfO<sub>2</sub>) dielectric layer.

N-Si MOS structures were fabricated from phosphorus-doped Si (100) wafers with  $\sim \! 10~\Omega$  cm resistivity. After



FIG. 5. Theoretical  $U_{ac}^0 - U_g$  characteristic of "ideal" n-MOS structure without any interface states (dotted line) compared with simulated "ideal"  $U_{ac}^0 - U_g$  curve for the same structure comprehensive of tunneling process (solid line).

TABLE I. Summary of investigated Si MOS structures and their characteristics.

| Sample | Oxide thickness (nm)          | Si type | Treatment                                  |
|--------|-------------------------------|---------|--------------------------------------------|
| 2P0A   | 3.2                           | n       | POA at 250 °C in N <sub>2</sub> for 1 h    |
| 3POA   | 9.2                           | n       | POA at 250 °C in N <sub>2</sub> for 1 h    |
| 5POA   | 3.8                           | n       | POA at 250 °C in N <sub>2</sub> for 1 h    |
| NAOS   | 10.7                          | p       | No treatment                               |
| POA7   | 10.7                          | p       | POA at 700 °C in N <sub>2</sub> for 20 min |
| 2A     | $0.6  (SiO_2) + 5.0  (HfO_2)$ | n       | No treatment                               |

cleaning the wafers using RCA method and etching with dilute hydrofluoric acid, they were immersed in HNO<sub>3</sub> aqueous solutions of various concentrations (58%–68%) at temperature  $\sim\!110{-}120\,^{\circ}\text{C}$  for different reaction times to prepare different oxide thickness.  $^{28}$  P-Si MOS structures were fabricated on boron-doped p-type Si(100) wafers with 10–15  $\Omega$  cm resistivity. After RCA cleaning of the Si wafers and the removal of a native oxide layer, a thin oxide layer was formed by immersing the Si wafers in 70% HNO<sub>3</sub> aqueous solutions at 120  $^{\circ}\text{C}.^{29}$ 

After rinsing with ultrapure water, the wafers were divided to several parts and some parts were treated by post-oxidation annealing (POA) in nitrogen performed for 1 h at 250 °C (n MOS) or 700 °C for 20 min (p MOS). Then, aluminum (Al) dots of 0.15 and 0.30 mm diameter were formed on all parts of prepared wafers, resulting in  $\langle Al/SiO_2/Si \rangle$  MOS diodes. The thickness of the SiO<sub>2</sub> layer was estimated from XPS and/or ellipsometry measurements.

The MOS structure with NAOS-SiO<sub>2</sub>/HfO<sub>2</sub> gate dielectric layer was prepared on n-type Si substrate where 5 nm HfO<sub>2</sub> oxide was deposited by atomic layer deposition on 0.6 nm NAOS-SiO<sub>2</sub> oxide film prepared in  $\sim$ 100% HNO<sub>3</sub> vapor.<sup>30</sup> It is well known that when HfO<sub>2</sub>, as most of the high-k materials, is deposited in direct contact with Si, an interfacial oxide layer of few nanometers thick is formed.<sup>31</sup> One of the possible procedures to avoid reaction on Si surface is about to grow a controlled free-defect SiO<sub>2</sub> barrier layer between substrate and high- $\kappa$  dielectric.

The representative set of investigated Si MOS structures including the type of Si, the oxide thickness, and some other

parameters is summarized in Table I. The presented choice of MOS structures was made to represent the results obtained on various types of structures including n- and p-type Si substrates, various oxide thickness as well as various kinds of oxide layers.

The experimental arrangement of the present measurement technique is shown in block diagram in Fig. 6. The computer system was used to trigger the apparatus—Pulse Modulator and Receiver—MATEC 7700, to drive bias voltage as well as to record and evaluate the ARS as a function of applied bias voltage. A longitudinal acoustic wave of frequency 13.2 MHz was generated using LiNbO<sub>3</sub> transducer in the arrangement illustrated in the A-detail. The ARS produced by the MOS structure was then detected by Receiver, selected using the SRS Gated Integrator and Box-car Averager, recorded and stored by a computer. The  $U_{ac}^0 - U_g$  curves were measured using the programmable voltage source, type HAMEG-HM8131-2, providing both the linear increase (decrease) of the gate bias and the variation of increasing (decreasing) rate.

As it was already mentioned, the sensitivity of the used acoustic spectrometer to determine the density of interface states depends on several parameters given by both experimental arrangement and following calculation procedure. The calculated sensitivity limit for our experimental arrangement is  $5.0 \times 10^{10} \, \text{eV}^{-1} \text{cm}^{-2}$ . However, in the case of measured MOS structures, especially those with thinner oxide layers, the stability of the measured acoustoelectric signal allowed to determine the density of interface states only with the sensitivity better than  $1.0 \times 10^{11} \, \text{eV}^{-1} \text{cm}^{-2}$ .

To know the electrical characteristics, the current–voltage (I-V) and capacitance–voltage (C-V) characteristics were recorded with HP 4192A impedance analyzer and/or FLUKE PM 6306 programmable automatic RLC meter. The  $U_{ac}^0-U_g$  characteristics were measured at room temperatures ( $\sim$ 300 K) and determined interface states distributions were also compared with Acoustic-DLTS results.

### **IV. RESULTS AND DISCUSSION**

The presented distribution of interface states of representative set of Si MOS structures was obtained from the



FIG. 6. Block diagram of the experimental setup with the detailed sample configurations.





FIG. 7. Measured and ideal  $U_{ac}^0 - U_g$  curves (a) and calculated distributions of interface state density (b) for 5POA structure (d = 3.8 nm).

measured  $U_{ac}^0 - U_g$  characteristics and theoretical principles described before. Fig. 7(a) shows both measured and fitted (ideal)  $U_{ac}^0 - U_g$  characteristics for n-type Si MOS structure with 3.8 nm thick oxide (5POA). For simplification and better possibility to compare individual results, there is on xaxis indicated the difference  $U_g - U_{fb}$ , so that zero voltage corresponds to the flatband where the ARS reaches its minimum. The measured flatband was -0.83 V. Comparing the real and ideal characteristics, several detected humps at both sides of measured characteristic corresponding to accumulated and inversion states imply the presence of high density of interface states. Fitted characteristic was calculated using the proposal model and following measured parameters related to the investigated structure,  $N_D = 3.7 \times 10^{21} \,\mathrm{m}^{-3}$ ;  $C_{ox} = 8.65 \times 10^{-3}$  F/m<sup>2</sup> and parameter extracted through the fitting process  $p_0 = 1.1 \times 10^{11} \,\text{Pa}$ . Elastic moduli  $K_s = 5.36 \times 10^{10} \,\text{Pa}$  and  $K_i = 7.3 \times 10^{10} \,\text{Pa}$  for Si and SiO<sub>2</sub>, respectively, were used for all investigated structures. The distribution of interface states with respect to the energy levels across the bandgap of silicon, shown in Fig. 7(b), was then calculated by using measured and fitted (ideal)  $U_{ac}^0$  - $U_g$  characteristics (Fig. 7(a)). The determined distribution of interface states indicates its higher density at about 0.35-0.55 eV below the conduction band and also close to the valence band.

The  $U_{ac}^0-U_g$  characteristics of another two MOS structures prepared on n-type Si with oxide thicknesses 0.32 nm (2POA) and 9.2 nm (3POA) are shown in Fig. 8. Fitted

characteristic was calculated using the following measured parameters related to the investigated structures,  $C_{ox} = 1.28$  $\times 10^{-2} \text{ F/m}^2$ ;  $U_{fb} = 0.68 \text{ V}$  for 2POA and  $C_{ox} = 3.84 \times 10^{-3}$ F/m<sup>2</sup>;  $U_{fb} = -1.45 \,\text{V}$  for 3POA and parameters extracted through the fitting process  $p_0 = 7.28 \times 10^{10} \text{ Pa}$  for 2POA and  $p_0 = 1.95 \times 10^{11} \,\mathrm{Pa};\ U_c = 0.2 \,\mathrm{V}$  for 3POA. The donor concentrations in all n-type Si wafers were the same. We can see, in both real characteristics, similar process but with different region (beginning) of tunneling process which, in the case of thicker oxide layer, begins at higher reverse voltage that coincides with our assumption. Corresponding determined distributions of interfaced states are illustrated in Fig. 9. Calculated distribution suggests higher density of interface states in both structures at about 0.55-0.70 eV for sample 2POA and at 0.45-0.70 eV for sample 3POA. It should be noted that obtained results coincide very well with previous results obtained from the Acoustic-DLTS spectra, <sup>28</sup> which indicated interface states about 0.42 eV (5POA), 0.66 eV (2POA), and 0.64 eV (3POA) below the conduction band. Both kinds of interface states, with the energy near the midgap, were observed for SiO<sub>2</sub>/Si interfaces with ultrathin oxide by means of XPS under bias. They are attributed to isolated Si dangling bonds, with which no atoms in the oxide layer interact, or were attributed to Si dangling bonds interacting weakly with an oxygen or Si atom in the oxide layer.<sup>4</sup>

Fig. 10(a) shows the measured and ideal curves of the ARS dependence on the gate voltage ( $U_{ac}^0 - U_g$  curves) for the NAOS samples that were used for the determination of





FIG. 8. Measured and calculated  $U_{ac}^0 - U_g$  characteristics of samples 2POA (d = 3.2 nm) (a) and sample 3POA (d = 9.2 nm) (b).





FIG. 9. Distribution of interface state density of samples 2POA (a) and 3POA (b) calculated using measured and ideal  $U_{ac}^0 - U_g$  curves (Fig. 8).

interface states distribution illustrated in Fig. 10(b). Fitted characteristic was calculated using following measured parameters related to the investigated structure,  $N_A = 4.0 \times 10^{22} \, \mathrm{m}^{-3}$ ;  $C_{ox} = 3.45 \times 10^{-3} \, \mathrm{F/m^2}$ ,  $U_{fb} = -0.95 \, \mathrm{V}$  and parameter extracted through the fitting process  $p_0 = 4.3 \times 10^{10} \, \mathrm{Pa}$ ;  $U_c = 0.2 \, \mathrm{V}$ . This figure presents also the comparison of interface state distribution for another NAOS sample with thermal treatment, POA7. It is evident that the density of the interface states is lower after the POA treatment, indicating the elimination of interface states by the annealing processes.

It should be noted that A-DLTS spectra of investigated samples correspond to the interface states with the activation energies 0.21 and 0.24 eV above the valence band edge, respectively, <sup>29</sup> and the observed individual A-DLTS spectra coincide with the density of interface state distribution determined from  $U_{ac}$ – $U_g$  measurements. The interface states with an activation energy  $\approx$ 0.2 eV should correspond to Si dangling bonds interacting weakly with oxygen or Si atoms having unpaired electron. <sup>4,10</sup> The decrease of the density of interface state distribution after the thermal treatment can be attributed to the fact that the POA treatment eliminates some suboxide species, which is a reason also for the decrease of the leakage current density. <sup>4,10</sup>

Fig. 11(a) shows the expanded part of complete measured ARS dependence on gate voltage,  $U_{ac}$ - $U_{g}$  curve for the Si/SiO<sub>2</sub>/HfO<sub>2</sub>/Al MOS structure A2 (inside) corresponding to the Si/SiO<sub>2</sub> interface including its theoretical  $U_{ac}$ - $U_g$  characteristics. The difference from previous structures is evident and unlike  $U_{ac}$ - $U_g$  characteristics of Si/SiO<sub>2</sub> interface containing one minimum corresponding to flatband, the  $U_{ac}$ - $U_{g}$ curve of Si/SiO<sub>2</sub>/HfO<sub>2</sub>, besides minimum corresponding to flatband on Si/SiO₂ interface at −0.58 V, contains another minimum at +1.5 V corresponding to the SiO<sub>2</sub>/HfO<sub>2</sub> interface. The reason that the flatband corresponding to this Si/SiO<sub>2</sub> interface is at quite large ARS compared with the ARS of SiO<sub>2</sub>/HfO<sub>2</sub> interfaces is probably due to the large fixed charge density that is then compensated (decreasing part of  $U_{ac}$ - $U_g$  characteristics). Using these real and theoretical characteristics, the density of interface states could be determined (Fig. 11(b)). Fitted characteristic was calculated using the following measured parameters related to the investigated structure,  $N_D = 4.7 \times 10^{21} \,\mathrm{m}^{-3}$ ;  $C_{ox} = 1.95$  $\times 10^{-2}$  F/m<sup>2</sup> and parameter extracted through the fitting process  $p_0 = 2.8 \times 10^{10} \text{ Pa}$ ;  $U_c = 0.22 \text{ V}$ . We can see in the first place that our theoretical calculation of ideal  $U_{ac}$ - $U_g$  curve very well coincides with real one and second that the density of interface states course corresponds to the presence of interface states with energies around  $\sim 0.2-0.3\,\mathrm{eV}$  obtained





FIG. 10. Measured and ideal  $U_{ac}^0 - U_g$  curves for NAOS structures (a) and calculated distributions of interface state density for structures NAOS and POA7 (d=10.7 nm) (b).





FIG. 11. Theoretical  $U_{ac}$ - $U_g$  characteristics of "ideal" Si/SiO<sub>2</sub>/HfO<sub>2</sub> structure (dashed line) and compared with real  $U_{ac}^0 - U_g$  curve (thick line) for original structure (A2) (a) and distribution of interface states calculated from  $U_{ac}^0 - U_g$  characteristics (b).

in previous results using A-DLTS<sup>30,31</sup> and can be attributed to the Si/SiO2 interface. However, the calculation for the SiO<sub>2</sub>/HfO<sub>2</sub> interface<sup>32</sup> allowed us to include also the defects at the interfacial layer that were detected by A-DLTS.

# V. CONCLUSION

The investigation of MOS structures with very thin oxides by the new acoustic technique utilizing the acoustoelectric response signal produced by MOS interfaces as a function of gate voltage ( $U_{ac}$ - $U_g$  characteristics) is presented as an effective tool for the determination of interface states distribution. Comparison of the measured and fitting (ideal)  $U_{ac}$ - $U_g$  characteristics allow to determine the interface states distribution and together with A-DLTS, it provides complete acoustic investigation of MOS structures and also provides information comparable with C- $U_g$ and G- $U_{\varrho}$  measurements. The presented technique used for interface states investigation induced also some advantages compared with other techniques: the ARS is produced directly by the interface containing the space charge so that any changes in its distribution are immediately reflected by the ARS; the strong acousto-lattice interaction allows to discover some new interface states; the quality of the ohmic contacts should not play so important role as in electrical techniques.

The investigation of several kinds of MOS structures formed by NAOS method verified the presented method. The interface state distributions were determined for MOS structures with very thin oxides prepared on both n- and p-type silicon wafers as well as in combination with high- $\kappa$  dielectrics. The position of determined interface states coincides with both results obtained by A-DLTS and results obtained by different techniques.

# **ACKNOWLEDGMENTS**

The authors would like to thank Mr. F. Cernobila for technical assistance. This work was financially supported by the R&D operational program Centrum of excellence of power electronics systems and materials for their components, No. ITMS 26220120046 funded by European Community and Japan Society for the Promotion of Science (JSPS) and Slovak Academy of Science under the Japan-Slovakia Research Cooperative Program.

<sup>1</sup>S. Middleman and A. K. Hochberg, Process Engineering Analysis in Semiconductor Device Fabrication (McGraw-Hill, Inc., 1993).

<sup>2</sup>E. M. Nicollian and J. R. Brews, MOS (Metal Oxide Semiconductor) Physics and Technology (Wiley, New York, 1982).

<sup>3</sup>B. H. Kim, J. H. Ahn, and B. T. Ahn, Appl. Phys. Lett. **82**, 2682 (2003).

<sup>4</sup>H. Kobayashi, T. Yuasa, Y. Nakato, K. Yoneda, and Y. Todokoro, J. Appl. Phys. 80, 4124 (1996).

<sup>5</sup>Asuha, T., Kobayashi, O., Maida, M., Inoue, M., Takahashi, Y., Todokoro, and H. Kobayashi, Appl. Phys. Lett. 81, 3410 (2002).

<sup>6</sup>H. Kobayashi, A. Asuha, O. Maido, M. Takahashi, and M. Iwasa, J. Appl. Phys. 94, 7328 (2003).

<sup>7</sup>M. L. Green, E. P. Gusev, R. Degraeve, and E. L. Carfunkel, J. Appl. Phys. 90, 2057 (2001).

8H. Castán, S. Dueñas, H. Garcia, A. Gómez, L. Bailón, M. Toledano-Luque, A. del Prado, I. Mártil, and G. González-Díaz, J. Appl. Phys. 107, 114104 (2010).

<sup>9</sup>P. Masson, J. L. Autran, and M. Houssa, Appl. Phys. Lett. 81, 3392 (2002).

<sup>10</sup>N. Inoue, P. J. Lichtenwalter, J. S. Jur, and A. I. Kingon, Jpn. J. Appl. Phys., Part 1 46, 6480 (2007).

<sup>11</sup>I. V. Antonova, J. Stano, O. V. Naumova, V. P. Popov, and V. A. Skuratov, Microelectron. Eng. 66, 547 (2003).

<sup>12</sup>H. Kobayashi, A. Asada, T. Kubota, Y. Yamashita, K. Yoneda, and Y. Todokoro, J. Appl. Phys. 83, 2098 (1998).

<sup>13</sup>A. Abate and P. Das, in *Proceedings of IEEE Ultrasonic Symposium 1990* (IEEE, 1990), p. 459.

<sup>14</sup>F. Palma, G. deCesare, and M. Narzisi, in *Proceedings of "Melecom 87,"* 34th Congress on Electronics, Rome, 1987, p. 305.

<sup>15</sup>M. Tabib-Azar, Solid State Electron. **32**, 749 (1989).

<sup>16</sup>M. Tabib-Azar and F. Hajjar, IEEE Trans. Electron Devices 36, 1189

<sup>17</sup>I. V. Ostrovskij and O. Ya. Olikh, Solid State Commun. **107**, 341 (1998).

<sup>18</sup>A. Abbate, K. J. Man, I. V. Ostrovskij, and P. Das, Solid State Electron. **36**, 697 (1993).

<sup>19</sup>M. M. Abedin and P. Das, Semicond. Sci. Technol. 3, 623 (1988).

<sup>20</sup>P. Bury, I. Jamnický, and V. W. Rampton, Physica B 263-264, 94 (1999).

<sup>21</sup>P. Bury, I. Jamnický, and J. Ďurček, Phys. Status Solidi A 126, 151

<sup>22</sup>P. Bury and I. Jamnický, Acta Phys. Slovaca **46**, 693 (1996).

<sup>23</sup>P. Bury, J. Ďurček, and K. Sakalauskas, Phys. Status Solidi A **95**, K207 (1986).

<sup>24</sup>J. Racko, P. Valent, P. Benko, D. Donoval, L. Harmatha, P. Pinteš, and J. Breza, Solid State Electron. 52, 1755 (2008).

<sup>25</sup>S. M. Sze, *Physics of Semiconductor Devices* (Wiley, New York, 1981).

<sup>26</sup>W. Mönch, Semiconductor Surfaces and Interfaces (Springer-Verlag, Berlin, 1995).

- <sup>27</sup>P. Bury and I. Jamnický, in *Proceedings of 16th International Conference on Acoustics, Seattle*, 1998, p. 429.
- <sup>28</sup>P. Bury, H. Kobayashi, M. Takahashi, K. Immamura, P. Sidor, and F. Černobila, Cent. Eur. J. Phys. 7(2), 237 (2009).
- <sup>29</sup>P. Hockicko, P. Bury, P. Sidor, H. Kobayashi, M. Takahashi, and T. Yanase, Cent. Eur. J. Phys. 9(1), 242 (2011).
- <sup>30</sup>P. Bury, T. Matsumoto, I. Bellan, M. Janík, and H. Kobayashi, Appl. Surf. Sci. 269, 50 (2013).
- <sup>31</sup>A. Stesmans and V. V. Afanasèv, Appl. Phys. Lett. **82**, 4074 (2003).
- <sup>32</sup>P. Bury, T. Matsumoto, Š. Hardoň, I. Bellan, M. Janík, and H. Kobayashi, Komunikácie 16(1), 3–9 (2014).