Photodiode with Low Dark Current Built in Silicon-on-Insulator Using Electrostatic Doping

J. Liu, K.-M. Zhu, A. Zaslavsky, S. Cristoloveanu, M. Arsalan, J. Wan

PII: S0038-1101(19)30736-1

DOI: https://doi.org/10.1016/j.sse.2019.107733

Reference: SSE 107733

To appear in: Solid-State Electronics



Please cite this article as: Liu, J., Zhu, K.-M., Zaslavsky, A., Cristoloveanu, S., Arsalan, M., Wan, J., Photodiode with Low Dark Current Built in Silicon-on-Insulator Using Electrostatic Doping, *Solid-State Electronics* (2019), doi: https://doi.org/10.1016/j.sse.2019.107733

This is a PDF file of an article that has undergone enhancements after acceptance, such as the addition of a cover page and metadata, and formatting for readability, but it is not yet the definitive version of record. This version will undergo additional copyediting, typesetting and review before it is published in its final form, but we are providing this version to give early visibility of the article. Please note that, during the production process, errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal pertain.

© 2019 Published by Elsevier Ltd.

# Photodiode with Low Dark Current Built in Silicon-on-Insulator

**Using Electrostatic Doping** 

J. Liu<sup>1</sup>, K.-M. Zhu<sup>1</sup>, A. Zaslavsky<sup>2</sup>, S. Cristoloveanu<sup>3</sup>, M. Arsalan<sup>1</sup> and J. Wan<sup>1a)</sup>

<sup>1</sup> State key lab of ASIC and System, School of Information Science and Engineering, Fudan University, Shanghai,

China

<sup>2</sup> Department of Physics and School of Engineering, Brown University, Providence, RI 02912, USA

<sup>3</sup> IMEP-LAHC, INP-Grenoble/Minatec, CS 50257, Grenoble 38016, France

a) Corresponding author: jingwan@fudan.edu.cn

J. Liu and K-M. Zhu contributed equally in this work

**Abstract** – In this paper, we demonstrate experimentally a novel SOI-based photodiode using electrostatic doping and fabricated in a simple, low-cost process. Unlike a conventional ion-implanted *pn* junction diode, the electrostatically doped devices feature extremely low reverse-bias current. When used for photodetection, our devices exhibit a dark current three decades lower than a conventional photodiode and provide excellent detectivity even under low optical power density. Our electrostatically-doped diodes also feature enhanced response in the near-UV and 1/*f* low-frequency noise.

Keywords: silicon on insulator; photodiode; electrostatic doping; ultraviolet detection

#### Introduction

Compared with traditional bulk silicon, silicon-on-insulator (SOI) substrates confer a number of advantages, including low leakage currents, reduced capacitance, low power consumption, better immunity against short channel effects (SCEs), and superior scaling capability [1-4]. This makes SOI substrates not only suitable for conventional MOSFETs, but also attractive for novel semiconductor devices, such as TFETs and Z²-FETs due to natural substrate isolation [5-8] and simpler multi-gate designs. Furthermore, photodetectors (PDs) built on the SOI platform also show excellent optoelectronic performance. The advantages of high working speed, high radiation resistance and low parasitic capacitance make the SOI-based PDs very competitive in many applications, such as the electronic and photonic integrated circuits (EPICs), optical communication systems and aerospace [9-16].

In order to form a pn photodiode in the SOI film, conventional ion implantation is typically used to dope the Si channel [17]. However, the ion implantation can cause damage and degrade the quality of the Si, a problem that is especially severe in ultra-thin SOI films that lack seed layer to facilitate recrystallization. Further, the high- temperature annealing used to activate the dopants may cause stress and damage, and further degrade the performance of the device. To overcome these disadvantages, electrostatic doping [18, 19] induced by electric field can be used to form the pn junction and avoid ion implantation entirely. Previously, we have shown that the field-induced diode formed in the SOI substrate has similar band-diagram and photodetection properties as standard pn junction diodes [20]. Also, reconfigurable field-induced pn junctions controlled by top- and bottom-gate have been formed in the top Si channel of a  $Z^2$ -FET device (the Hocus-Pocus diode [21]) and used for carrier lifetime extraction.

In this work, we demonstrate a novel photodiode formed in the top Si film of SOI by electrostatic doping. To retain high quality top Si film, the device uses Schottky source/drain contacts and is free of any implantation and high-temperature annealing steps. With appropriate bias on the top and bottom gates, the device behaves as a standard pn diode with a high rectification ratio. Thanks to its extremely low dark current, 3 decades lower than a conventionally doped Si pn diode, our electrostatically doped PD shows excellent

photodetection performance under low-intensity illumination in the visible and UV spectral ranges. The response spectrum, response speed, and interesting low-frequency noise properties of our device are also presented.

#### Device structure and fabrication

Figure 1(a) schematically shows a simplified fabrication process flow of our device based on a SOI substrate with undoped 100 nm thick top silicon ( $T_{Si}$ ) and 145 nm thick buried oxide (BOX). Mesa isolation of devices is achieved by photolithography and wet etching in diluted tetramethylammonium hydroxide (TMAH). Then, thermal evaporation is employed to deposit the 10/80 nm Cr/Au metal stack in source and drain regions, forming Schottky S/D contacts. After that, an  $Al_2O_3$  layer of 30 nm thickness is deposited as the gate dielectric via atomic layer deposition (ALD). This is followed by the gate electrode formation using lithography, metal deposition and lift-off. No ion implantation is used throughout the process, and only a low-temperature anneal (300 °C) serves to improve the Schottky contacts.



Fig. 1. (a) Schematic view and simplified fabrication process flow of the device. (b) Top-down optical view of the fabricated device.

Figure 1(b) shows the top-down structure of the fabricated device, in which the top gate is 3  $\mu$ m long and overlaps the source, but leaves a 6  $\mu$ m long gap between the gate and drain. In order to increase the diode current, the fabricated device has interdigitated source/drain

electrodes with 16 gate fingers, increasing the effective gate width while maintaining a compact 200×200 µm active area.

#### **Electrical characterization**

Figure 2(a) shows the  $I_D$ - $V_D$  characteristics of the fabricated device under a fixed back-gate voltage ( $V_{BG} = -2 \text{ V}$ ) as a function of top gate bias  $V_G$ . When  $V_G = -4 \text{ V}$ , the channel becomes fully p-type because of the negative top and bottom gate voltages, as shown in Fig. 2(b), leading to nearly symmetrical resistor-like  $I_D$ - $V_D$  curves. On the other hand, when  $V_G = 4 \text{ V}$ , the device works like a standard pn diode with a  $\sim 10^8$  rectification between forward and reverse current. Essentially, there is an electrostatically doped pn junction in the channel formed by the two gates, as illustrated in Fig. 2(c). The n-type region is created under the front gate because of the large positive  $V_G$ , whereas the uncovered part of channel remains p-type due to the negative  $V_{BG}$ . It should be highlighted that the reverse current of the device is dramatically reduced from 1 mA to 1 pA as  $V_G$  increases from -4 V to 4 V, under a fixed  $V_D = -1 \text{ V}$ . This corresponds to a dark current density of 2.5 nA/cm², which is 3 decades lower than that reported in ion-implanted SOI photodiodes [22]. We attribute this low dark current to the undamaged Si layer that does not see any ion implantation or high-temperature anneals in our process.



Fig. 2. (a)  $I_D$ - $V_D$  characteristics of the fabricated device operated with constant  $V_{BG} = -2$  V for  $V_G = -4$ , 0, and 4 V. Schematic views of device operated as a resistor (b) when  $V_G = -4$  V and as a pn junction diode (c) when  $V_G = 4$  V.

In addition, the  $I_D$ - $V_D$  characteristics as a function of  $V_{BG}$  were measured at a fixed top gate bias of  $V_G$  = 4 V. The results shown in Fig. 3(a) correspond to backgate  $V_{BG}$  = -20, -2, and 20 V. Again, for  $V_{BG}$  = -20 V, the device behaves like a resistor with symmetrical output characteristics, as the large negative  $V_{BG}$  overcomes the smaller positive  $V_G$  and makes the entire channel p-type, as illustrated in Fig. 3(b). Similarly, for large positive  $V_{BG}$  = 20 V the channel becomes completely n-type, as shown schematically in Fig. 3(c), leading to symmetrical resistor-like  $I_D$ - $V_D$  curves without rectification.



Fig. 3. (a)  $I_D$ - $V_D$  characteristics of the fabricated device vs. backgate bias  $V_{BG}$  at fixed  $V_G = 4$  V. Schematic views of device when (b)  $V_{BG} = -20$  V and (c)  $V_{BG} = 20$  V.

It is worth noting that the current of the n-type resistor is much lower than that of the p-type resistor because the workfunction of Cr/Au is close to the valence band of silicon, leading to better contacts to p-type material [13]. But for an intermediate  $V_{BG} = -2$  V bias, a high-rectification pn diode curve is recovered, demonstrating that diode-like characteristics can be controllably obtained using appropriate  $V_{BG}$  and  $V_{G}$  biasing.

In a photodetector, a low dark current is helpful to improve the signal/noise ratio, so the extremely low dark current in our device is attractive for PD applications. In the experiment, we assume that the light beams shooting on the surface of the device are completely uniform, due to the diameter of the light spot is much larger than the device scale. Figure 4(a) shows the output characteristics of the fabricated device under illumination with  $\lambda = 520$  nm light as a function of optical power density ranging from 10 to 1000  $\mu$ W/cm<sup>2</sup>. The reverse current rises

significantly with optical power density. As in a conventional photodiode, the open-circuit voltage ( $V_D$  when  $I_D$  = 0) shifts towards positive  $V_D$  values in proportion to the optical power density. Thanks to the low dark current, even low-intensity illumation of 10  $\mu$ W/cm² can produce a measurable photocurrent that is almost an order of magnitude higher than the dark current.



Fig. 4. (a)  $I_D$ - $V_D$  characteristics of the device under  $\lambda = 520$  nm illumination as a function of intensity in the 10–1000  $\mu$ W/cm<sup>2</sup> range. (b) Photocurrent  $\nu$ s. illumination intensity at  $V_D = -1$  V ( $\lambda = 520$  nm).

The relationship between photocurrent and optical power density is presented in Fig. 4(b) at a constant  $V_D = -1$  V. As the optical power density increases from 0 to 1000  $\mu$ W/cm² with a step of 100  $\mu$ W/cm², the photocurrent at  $V_D = -1$  V increases to 1.8 nA with very good linearity. The responsivity of the device extracted from the slope in Fig. 4(b) reaches 8.5 mA/W, equivalent to a quantum efficiency of 2.1%. This low value of quantum efficiency is due to the relatively weak absorption by the thin Si channel layer ( $T_{Si} = 100$  nm) of  $\lambda = 520$  nm light.

The dependence of the diode responsivity on the wavelength of the light is shown in the output characteristics in Fig. 5(a). As the wavelength decreases from 900 nm to 300 nm under a fixed intensity of 100  $\mu$ W/cm², the photocurrent increases dramatically. The spectral responsivity *R* (*i.e.* the ratio of photocurrent and optical power) of the device as a function of wavelength in the 300–1000 nm range at a constant intensity of 100  $\mu$ W/cm² and a fixed  $V_D = -1$  V is summarized in Fig. 5(b). Different from the results shown in previous work, the electrode areas including source, drain and gate which are not transparent are taken into account at this work, thus the same photocurrent corresponds to the smaller optical area, that's why the calculated responsivity R becomes higher than before. Unlike a conventional Si photodiode built in a bulk Si substrate, our device shows an enhanced responsivity in the near UV, increasing by a factor of ~3 as  $\lambda$  is decreased from 500 to 400 nm. This enhanced UV response is explained by the higher absorption of shorter wavelengths in the thin Si channel and might find many applications [12, 23]. Note that the little bump at  $\lambda$  = 700 nm in Fig. 5(b) is probably due to the light interference in the SOI film stack, which was also observed in our previous study [20].



Fig. 5. (a)  $I_D$ - $V_D$  characteristics of the device under fixed illumination intensity of 100  $\mu$ W/cm<sup>2</sup> at wavelengths  $\lambda = 300$ , 600, and 900 nm. (b) Responsivity vs. wavelength in the  $\lambda = 300$ –1000 nm range, at a fixed reverse bias of  $V_D = -1$  V and optical power density of 100  $\mu$ W/cm<sup>2</sup>.



Figure 6. The low-frequency noise power spectrum in the dark and under constant 100  $\mu$ W/cm<sup>2</sup> illumination (measured at  $V_G = 4$  V,  $V_{BG} = -2$  V and  $V_D = -1$  V).

The low-frequency noise properties of our device are also characterized and shown in Figure 6. Above 10 kHz, a white noise spectrum is observed, which we attribute to the usual combination of thermal and shot noise as in conventional pn photodiodes [24-27]. However, below ~10 kHz, we observe a 1/f noise spectrum with a nearly fixed slope, which is different from the flat white noise spectrum observed in conventional photodiodes at all frequencies. Under  $\lambda = 520$  nm illumination at  $100 \, \mu\text{W/cm}^2$  the noise increases slightly compared to the dark, but retains the same 1/f slope. Since the junction is induced by the top and bottom gates through the gate oxide, the trapping and detrapping events in the interfaces between Si channel and the front gate oxide/BOX cause fluctuations in  $I_D$  and thereby induce 1/f noise, as in a conventional MOSFET [28].

## **Conclusions**

We have demonstrated a novel SOI- based photodiode where the *pn* junction is created using electric fields produced by the top and bottom gates. Free of any implantation damage,

the electrostatically- induced diode has extremely low dark current, down to 2.5 nA/cm², some three orders of magnitude lower than conventional implanted diodes in SOI substrates. The device shows similar optical response to a conventional doped photodiode, with excellent photodetection of low-intensity illumination in the visible and near-UV. The relation between optical power density and output photocurrent shows good linearity. The device also has enhanced response in the near-UV, which might find applications in UV-selective detection. The low-frequency noise measurement on the device reveals a 1/f noise spectrum, which we attribute to interface trapping as in a MOSFET. Finally, our device can be switched between photodiode mode and resistor mode by applying appropriate top and bottom gate biasing. This unique feature can be potentially used for selective access in a photodetector array.

### Acknowledgments

The work at Fudan University is sponsored by the Shanghai Rising-Star Program (19QA1401100).

#### References

- [1] R. Carter, J. Mazurier, L. Pirro, J. Sachse, P. Baars, J. Faul *et al.*, "22nm FDSOI technology for emerging mobile, Internet-of-Things, and RF applications," in *IEEE International Electron Devices Meeting (IEDM)*, 2016, pp. 2.2.1-2.2.4.
- [2] C. Fenouillet-Beranger, P. Perreau, L. Pham-Nguyen, S. Denorme, F. Andrieu, L. Tosti *et al.*, "Hybrid FDSOI/bulk High-k/metal gate platform for low power (LP) multimedia technology," in *IEEE International Electron Devices Meeting (IEDM)*, 2009, pp. 1-4.
- [3] P. Magarshack, P. Flatresse, and G. Cesana, "UTBB FD-SOI: A process/design symbiosis for breakthrough energy-efficiency," in *Design, Automation & Test in Europe Conference & Exhibition (DATE)*, 2013, pp. 952-957.
- [4] S. Narasimha, P. Chang, C. Ortolland, D. Fried, E. Engbrecht, K. Nummy *et al.*, "22nm High-performance SOI technology featuring dual-embedded stressors, Epi-Plate High-K deep-trench embedded DRAM and self-aligned Via 15LM BEOL," in *IEEE International Electron Devices Meeting (IEDM)*, 2012, pp. 3.3.1-3.3.4.
- [5] C. Aydin, A. Zaslavsky, S. Luryi, S. Cristoloveanu, D. Mariolle, D. Fraboulet *et al.*, "Lateral interband tunneling transistor in silicon-on-insulator," *Applied Physics Letters*, vol. 84, no. 10, pp. 1780-1782, 2004/03/08 2004.
- [6] H. Lu and A. Seabaugh, "Tunnel Field-Effect Transistors: State-of-the-Art," *IEEE Journal of the Electron Devices Society*, vol. 2, no. 4, pp. 44-49, 2014.
- [7] J. Wan, C. L. Royer, A. Zaslavsky, and S. Cristoloveanu, "A systematic study of the sharp-switching Z2-FET device: From mechanism to modeling and compact memory applications," *Solid-State Electronics*, vol. 90, pp. 2-11, 2013.
- [8] M. S. Parihar, K. H. Lee, H. J. Park, J. Lacord, S. Martinie, J. C. Barbe *et al.*, "Insight into carrier lifetime impact on band-modulation devices," *Solid-State Electronics*, vol. 143, pp. 41-48, 2018.
- [9] L. Kadura, L. Grenouillet, T. Bedecarrats, O. Rozeau, N. Rambal, P. Scheiblin *et al.*, "Extending the functionality of FDSOI N- and P-FETs to light sensing," in *IEEE International Electron Devices Meeting (IEDM)*, 2016, pp. 32.6.1-32.6.4.

- [10] A. H. Atabaki, S. Moazeni, F. Pavanello, H. Gevorgyan, J. Notaros, L. Alloatti *et al.*, "Integrating photonics with silicon nanoelectronics for the next generation of systems on a chip," *Nature*, vol. 556, no. 7701, pp. 349-354, 2018.
- [11] M. S. Dahlem, M. A. Popović, C. W. Holzwarth, A. Khilo, T. Barwicz, H. I. Smith *et al.*, "Electronic-photonic integrated circuits in silicon-on-insulator platforms," in *30th URSI General Assembly and Scientific Symposium*, 2011, pp. 1-1.
- [12] M. A. Marwick and A. G. Andreou, "A UV Photodetector with Internal Gain Fabricated in Silicon on Sapphire CMOS," in *SENSORS*, 2007 IEEE, 2007, pp. 535-538.
- [13] J. N. Deng, J. H. Shao, B. R. Lu, Y. F. Chen, A. Zaslavsky, S. Cristoloveanu *et al.*, "Interface Coupled Photodetector (ICPD) With High Photoresponsivity Based on Silicon-on-Insulator Substrate (SOI)," *IEEE Journal of the Electron Devices Society*, vol. 6, no. 1, pp. 557-564, 2018.
- [14] D. A. B. Miller, "Device Requirements for Optical Interconnects to Silicon Chips," *Proceedings of the IEEE*, vol. 97, no. 7, pp. 1166-1185, 2009.
- [15] L. Grenouillet, B. D. Salvo, L. Brunet, J. Coignus, C. Tabone, J. Mazurier *et al.*, "Smart co-integration of light sensitive layers with FDSOI transistors for More than Moore applications," in *SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)*, 2014, pp. 1-2.
- [16] M. Mansoor, I. Haneef, S. Akhtar, M. A. Rafiq, S. Z. Ali, and F. Udrea, "SOI CMOS multi-sensors MEMS chip for aerospace applications," in *SENSORS*, 2014 IEEE, 2014, pp. 1204-1207.
- [17] J. D. Bernstein, Q. Shu, C. Chung, and K. Tsu-Jae, "Hydrogenation of polycrystalline silicon thin film transistors by plasma ion implantation," *IEEE Electron Device Letters*, vol. 16, no. 10, pp. 421-423, 1995.
- [18] G. Gupta, B. Rajasekharan, and R. J. E. Hueting, "Electrostatic Doping in Semiconductor Devices," *IEEE Transactions on Electron Devices*, vol. 64, no. 8, pp. 3044-3055, 2017.
- [19] S. Cristoloveanu, K. H. Lee, H. Park, and M. S. Parihar, "The concept of electrostatic doping and related devices," *Solid-State Electronics*, vol. 155, pp. 32-43, 2019/05/01/2019.
- [20] X. Cao, W. Lin, H. Liu, J. Deng, M. Arsalan, K. Zhu *et al.*, "An SOI Photodetector With Field-Induced Embedded Diode Showing High Responsivity and Tunable Response Spectrum by Backgate," *IEEE Transactions on Electron Devices*, vol. 65, no. 12, pp. 5412-5418, 2018.
- [21] S. Cristoloveanu, K. H. Lee, and M. Bawedin, "A reconfigurable silicon-on-insulator diode with tunable electrostatic doping," *Journal of Applied Physics*, vol. 122, no. 8, p. 084502, 2017.
- [22] G. Li, K. Maekita, H. Mitsuno, T. Maruyama, and K. Iiyama, "Over 10 GHz lateral silicon photodetector fabricated on silicon-on-insulator substrate by CMOS-compatible process," *Japanese Journal of Applied Physics*, vol. 54, no. 4S, 2015.
- [23] L. Sang, M. Liao, and M. Sumiya, "A Comprehensive Review of Semiconductor Ultraviolet Photodetectors: From Thin Film to One-Dimensional Nanostructures," *Sensors*, vol. 13, no. 8, 2013.
- [24] L. K. J. Vandamme and G. Trefan, "Review of low-frequency noise in bipolar transistors over the last decade," in *Proceedings of the 2001 BIPOLAR/BiCMOS Circuits and Technology Meeting (Cat. No.01CH37212)*, 2001, pp. 68-73.
- [25] A. Rochas, A. R. Pauchard, P. Besse, D. Pantic, Z. Prijic, and R. S. Popovic, "Low-noise silicon avalanche photodiodes fabricated in conventional CMOS technologies," *IEEE Transactions on Electron Devices*, vol. 49, no. 3, pp. 387-394, 2002.
- [26] L. K. J. Vandamme, "Noise as a diagnostic tool for quality and reliability of electronic devices," *IEEE Transactions on Electron Devices*, vol. 41, no. 11, pp. 2176-2187, 1994.
- [27] Si photodiodes [Online]. Available: https://www.hamamatsu.com/resources/pdf/ssd/e02 handbook si photodiode.pdf
- [28] E. A. M. Klumperink, S. L. J. Gierkink, A. P. v. d. Wel, and B. Nauta, "Reducing MOSFET 1/f noise and power consumption by switched biasing," *IEEE Journal of Solid-State Circuits*, vol. 35, no. 7, pp. 994-1001, 2000.