ELSEVIER

Contents lists available at ScienceDirect

# Sensors and Actuators A: Physical

journal homepage: www.elsevier.com/locate/sna



# Current-voltage and capacitance-voltage characteristics of cadmium-doped p-silicon Schottky diodes



J.O. Bodunrin, D.A. Oeba, S.J. Moloi\*

Department of Physics, College of Science, Engineering and Technology, University of South Africa, Private Bag X6, Florida, 1710, South Africa

#### ARTICLE INFO

Article history: Received 20 January 2021 Received in revised form 8 June 2021 Accepted 28 June 2021 Available online 5 July 2021

Keywords: Silicon Cadmium-doping Schottky diodes Current Capacitance Resistivity Radiation detectors

#### ABSTRACT

This study reports on a change in current-voltage (I–V) and capacitance-voltage (C–V) characteristics of silicon (Si) diodes due to doping Si with cadmium (Cd). Effects of Cd-doping on diode parameters and conduction mechanism are investigated. The results obtained here indicate that the diodes are well fabricated and introducing Cd in Si results in a diode I–V behaviour changing from normal exponential to ohmic. An ohmic behaviour indicates that the diode conduction mechanism is dominated by defect levels at the centre of the Si energy gap. These defects are responsible for generation of minority carriers to recombine majority carriers resulting in an increase in material resistivity. A change in a direction of a C–V trend showing an inversion of a material conductivity-type confirms the generation of minority carriers after doping Si with Cd. A high resistivity material is important for radiation detection since a full space charge region width can be attained at a reasonable operating voltage. The ohmic behaviour and a conductivity-type inversion have been observed on diodes that are resistant to radiation damage. Cd is, therefore, a suitable dopant in defect-engineering studies to improve radiation hardness of Si for high energy physics experiments.

© 2021 Elsevier B.V. All rights reserved.

#### 1. Introduction

Using Si-based detectors in high energy physics experiments (HEPE) is of great interest due to the qualities that are possessed by Si. Qualities such as abundance in nature, a reasonable energy gap, a possibility of changing the material properties by doping, a presence of natural oxide, and microscopic structuring [1] make Si a suitable material for fabrication of radiation detectors and other electronic devices. Despite these qualities, detector performance degrades during the operation due to defect levels that are created in the Si energy gap. These levels change the electrical properties of the detectors [2], resulting in instability and unreliability of detectors when used in extreme radiation environments. The detectors cannot meet future demands, like in Large Hadron Collider experiments, where they would be expected to operate in environments harsher than the current ones [3].

To improve the efficiency of Si detectors operating in extreme radiation environments, defect-engineering of Si has been a promising method [4]. The method involves a deliberate introduction of defects in a controllable manner such that the desired

properties are improved while the unfavourable ones are minimized or suppressed. Gold (Au) and platinum (Pt) are promising dopants to improve the properties of Si for the fabrication of an efficient radiation detector [5,6]. However, these metals, Au and Pt, are relatively expensive for studies, and their diffusion mechanisms in Si are not fully understood to associate the induced crystal defects with the formed levels in the energy gap. In addition, doping Si with Au and Pt results in a high leakage current of the detector, limiting the radiation sensitivity of the material-based detector [6]. It is, therefore, important to establish a relatively cheap alternative dopant to improve radiation-hardness of Si. Material resistivity needs to be increased to attain a full space charge region (SCR) width of the detector at a reasonable low voltage.

Cd is a group II element with electronic configuration  $\{Kr\}4d^{10}$  5s² having two valence electrons. Acceptor levels induced by Cd at  $E_C = 0.54\,\text{eV}$  and at  $E_C = 0.33\,\text{eV}$  in the energy gap are attributed to substitutional Cd in Si [7]. Similar to Au and Pt, Cd is a lifetime killer and it creates recombination centres in Si [8]. It is, therefore, expected that a free charge carrier density will reduce, resulting in an increase in the resistivity of Si after doping with Cd. Shallow donors, in contrast, are attributed to the intrinsic interstitial Cd atoms and oxygen vacancies in Si [9,10]. The donors are expected to increase the resistivity of p-Si. A study of the electrical character-

E-mail address: moloisj@unisa.ac.za (S.J. Moloi).

<sup>\*</sup> Corresponding author.

istics of diodes fabricated on Cd-doped Si, therefore, is of interest to have a clear understating on the properties of Cd in Si.

A defect level of the primary interest induced by Cd in Si is  $E_C - 0.54 \, \text{eV}$ , which is close to the centre of the Si energy gap. The defect level is induced by Au [6] and Pt [11] in Si and it is responsible for the relaxation behaviour of the material [12]. Diodes fabricated on relaxation material show an ohmic I-V behaviour with high resistivity and they have been found resistant to radiation damage [5,6]. According to the best of our knowledge, I-V and C-V characteristics of the diodes fabricated on Cd-doped Si have not been reported before.

#### 2. Experimental details

#### 2.1. Material preparation

In this study, a p-type Si wafer polished on one side was diced into  $0.9~\rm cm \times 0.9~\rm cm$  square pieces. The resistivity of the wafer was quoted ranging from 1 to  $22~\Omega$ -cm with a thickness of  $255~\pm 25.0~\mu m$ . A standard cleaning procedure using methanol, acetone, trichloroethane, and de-ionized water was used [13] to remove all residue and handling grease. An oxide layer on a surface of the wafer was removed by dipping the pieces into a 40~% hydrofluoric (HF) solution, then blow-dried using nitrogen gas before loading them into a high-vacuum chamber for ion implantation. The pieces mounted on holder marked B17 were implanted with Cd ions at  $160~\rm keV$  using the Varian-Extrion 200-20A2F ion implanter based at iThemba LABS (Gauteng), South Africa, to a fluence of  $\sim 3.5 \times 10^{15}$  ion. cm $^{-2}$ , the highest fluence that could be achieved. The highest fluence and the energy were adopted to ensure that a high defect density is created deep in Si bulk.

#### 2.2. Diode fabrication

Schottky diodes were fabricated on undoped and Cd-doped crystalline p-Si. Si pieces were cleaned again using a similar procedure as described in Ref. [13] before being loaded into an evaporation chamber for the formation of Schottky contacts. The contacts were achieved by evaporation and deposition of 20 nm Al through a mask of 0.6 mm diameter holes. An ohmic contact was then realized by evaporation and deposition of 25 nm Au onto the back (unpolished) surface of the pieces. For both contacts the deposition was carried at  $10^{-6}$  mbar and at a rate of 1 Å.s<sup>-1</sup>. The finished devices, each consists of four diodes on the wafer with one common ohmic contact. The diodes were labelled undoped and Cd-doped Si diodes for those that were fabricated on undoped and Cd-doped crystalline p-Si, respectively. An oxide layer of 10-30 Å thick is always available on the surface, even after etching Si wafers with an HF solution [14]. The effects of the layer on diode properties are, therefore, assumed to be common to all the diodes since they were fabricated under the same conditions. A change in diode properties would, therefore, be due to Cd-doping.

## 2.3. Device characterization

The fabricated Schottky diodes were characterized using I-V and C-V techniques in a dark environment and at room temperature. Metres for current and capacitance measurements have been made in-house. The metres use the same hardware, and they focus on software to implement the functions. A probe station was connected to the metres, which was read by a LabVIEW program specifically coded for the measurements. A contact between the diode under test and the probe was determined accurately by enlarging the diode under microscope. During the measurements, the device under test was placed in a test fixture for a voltage sweep run. A metallic shield was used to cover the test fixture to isolate



**Fig. 1.** Forward and reverse bias semi-logarithmic I-V characteristics of the diodes fabricated on undoped and Cd-doped p-Si in the dark and at room temperature.

the measurement system from outside electromagnetic fields and keeping the probe station in a dark environment at room temperature. The I-V measurements were taken over the range of -4 to 4 V to ensure that the tunnelling electrons overcome thermionic emission electrons [2]. At voltages above  $\pm$  4 V, the forward current saturates because of series resistance and the reverse current is less dependent on the applied voltage. Throughout the experiments, the time between the measurements was maintained for 1 s to give the diode enough time to stabilize.

C-V measurements on the fabricated diodes were taken over the range of 0 to -4 V at 5 kHz. The measurements were unstable at frequencies higher than 5 kHz and the measured capacitance was very low, close to the limit (pF) for our system. A measurement frequency of 5 kHz is the lowest that could be adopted for our diodes to minimise the effects of metal-semiconductor (m-s) interface on the measured capacitance. Thus, charges at the interface cannot follow an a.c signal at the measurement frequencies  $\geq$ 5 kHz [15] for the fabricated diodes. Based on this measurement setup, it was then safe to assume that the measured capacitance was mainly due to SCR.

#### 3. Results and discussion

#### 3.1. Current-voltage measurements

Semi-logarithmic I–V characteristics of the diodes fabricated on undoped and Cd-doped p-Si are shown in Fig. 1. Considering a thermionic emission theory, I–V characteristics of a diode with series resistance,  $R_S$  is given [16] as

$$I = I_{\rm S} \left[ \exp \left( \frac{q \left( V - IR_{\rm S} \right)}{\eta kT} - 1 \right) \right] \tag{1}$$

and

$$I_{\rm S} = AA^*T^2 \exp\left(\frac{-q\phi_{\rm IV}}{kT}\right) \tag{2}$$

where  $I_{\rm S}$  is the saturation current, q is the electronic charge, V is the applied voltage,  $\eta$  is the ideality factor, k is the Boltzmann's constant, T is the temperature, A is an active area of the diode (= 2.83  $\times$  10<sup>-3</sup> cm<sup>2</sup>),  $A^*$  is the Richardson constant for p-Si (= 32 A cm<sup>-2</sup> K<sup>-2</sup>) and  $\phi_{\rm IV}$  is the Schottky barrier height.  $I_{\rm S}$  can be determined from the region of the straight-line y-intercept of semi-logarithmic I-V characteristics in forward bias.  $\eta$  is equal to unity in the ideal diode



Fig. 2.  $\frac{dV}{d(\text{im})}$  versus I (a) and H (I) versus I (b) plots for the diodes fabricated on undoped and Cd-doped p-Si in the dark and at room temperature. Red solid lines define the linear regions used to evaluate the parameters.

**Table 1**Parameters for the diodes fabricated on undoped and Cd-doped *p*-Si evaluated using different methods.

| ln (I)-V                          |                                      |                   |                              | $\frac{\mathrm{d}V}{\mathrm{d}(\ln I)} - I$ |                                                    | H (I) – I                       | H (I) – I                                   |                                      | R <sub>i</sub> - V                   |  |
|-----------------------------------|--------------------------------------|-------------------|------------------------------|---------------------------------------------|----------------------------------------------------|---------------------------------|---------------------------------------------|--------------------------------------|--------------------------------------|--|
| p-Si diode<br>Undoped<br>Cd-doped | I <sub>s</sub> (nA)<br>78.96<br>0.28 | η<br>2.23<br>3.34 | $\phi_{ m IV} \ 0.66 \ 0.80$ | η<br>2.42<br>3.60                           | $R_{\rm s}\left({ m k}\Omega ight) \ 0.47 \ 77.29$ | $\phi_{	ext{IV}} \ 0.75 \ 0.98$ | $R_{\rm s}$ (k $\Omega$ )<br>2.85<br>806.97 | R <sub>sh</sub> (k Ω)<br>201<br>2750 | R <sub>s</sub> (k Ω)<br>4.15<br>1000 |  |

case and it can be obtained from the slope of the linear region of semi-logarithmic *I–V* characteristics in forward bias as,

$$\eta = \frac{q}{kT} \frac{\mathrm{d}V}{\mathrm{d}\ln(I)} \,. \tag{3}$$

 $\phi_{\rm IV}$  can be calculated by substituting the value of  $I_{\rm S}$  in Eq. 2 as

$$\phi_{\rm IV} = \frac{kT}{q} \ln \left( \frac{AA^*T^2}{I_{\rm s}} \right). \tag{4}$$

A decrease in the diode current for the whole voltage range, shown in Fig. 1, shows that the resistivity of Si increases after doping with Cd. This increase in the resistivity is as a result of defects that are induced by Cd in Si. The induced defects act as recombination/compensation centres to reduce the density of charge carriers in SCR. An increase in the resistivity has been reported on Au- and Pt-doped *p*-Si diodes [17] and on the diodes irradiated with protons [18] and neutrons [19].

As seen in Fig. 1, at high voltages the forward bias semi-logarithmic I-V characteristics deviate from linearity due to the existence of  $R_s$ . The values of  $R_s$  for the fabricated diodes can be calculated using Cheung's method [20] as

$$\frac{\mathrm{d}V}{\mathrm{d}\left(\ln I\right)} = \left(\frac{\eta kT}{q}\right) + IR_{\mathrm{S}} \tag{5}$$

$$H(I) = V - \left(\frac{\eta kT}{q}\right) \ln\left(\frac{I}{AA^*T^2}\right) \tag{6}$$

and H(I) is given as

$$H(I) = \eta \phi_{\text{IV}} + IR_{\text{S}}.\tag{7}$$

Eq. (5) shows that the value of  $R_{\rm S}$  is evaluated from the slope of  $\frac{{\rm d} V}{{\rm d}(\ln I)}$  versus I plot and  $\eta$  can be calculated from y-axis intercept. Fig. 2 (a) shows the plots of  $\frac{{\rm d} V}{{\rm d}(\ln I)}$  versus I for the fabricated diodes. Using the value of  $\eta$  determined from Eq. 5, a plot of H(I) versus I is linear and y-axis intercept can be used to calculate  $\phi_{\rm IV}$ . The slope of H(I) versus I plot can be used for the second determination of  $R_{\rm S}$ . Fig. 2 (b) shows the plots of H(I) versus I for the fabricated diodes. The parameters evaluated from the linear regions of  $\frac{{\rm d} V}{{\rm d}(\ln I)}$  versus I



**Fig. 3.** Junction resistance against voltage plots for the diodes fabricated on undoped and Cd-doped p-Si in the dark and at room temperature.

and H(I) versus I plots are presented in Table 1. A drastic increase in  $\frac{dV}{d(\ln I)}$  and H(I) at high current observed in Fig. 2 is unusual and it may be attributed to the existence of high resistivity layer at the m-s interface.

Fig. 3 shows the plots of junction resistance  $(R_i = \partial V/\partial I)$  versus voltage for the fabricated diodes.  $R_i$  of the undoped diode is independent of the reverse voltage, indicating that SCR extends into the bulk and the material resistivity is constant. A low charge injection rate in SCR after Cd doping is observed by a gentle decrease of  $R_i$  with the reverse voltage for Cd-doped diode. An absence saturation of  $R_i$  versus voltage plot for the Cd-doped diode in reverse bias indicates that the density of Cd-induced defects decreases with the penetration depth of Cd in the bulk of Si. An onset of the saturation is, however, observed at  $\sim -2$  V to show that the  $R_i$  versus voltage plot for Cd-doped diode would not decrease indefinitely. At a certain reverse voltage greater than -4 V,  $R_i$  would attain a constant value that would be  $\sim 201$  k $\Omega$ . This voltage would be associated with the maximum penetration depth of 170 nm, as estimated



Fig. 4. The double logarithmic I-V plots for the diodes fabricated on undoped and Cd-doped p-Si in the dark and at room temperature. Green solid lines define the different linear regions of the plots.

by the TRIM calculation. A depth profile of the induced defects is, however, not the subject of this work.

 $R_{\rm S}$  and the shunt resistance,  $R_{\rm Sh}$ , of the fabricated diodes are obtained from the plots of  $R_{\rm i}$  against voltage as presented in Fig. 3. The minimum value of  $R_{\rm i}$  at sufficiently high forward voltage corresponds to  $R_{\rm S}$  while the maximum value in reverse voltage corresponds to  $R_{\rm Sh}$ . The values of  $R_{\rm S}$  and  $R_{\rm Sh}$  for the fabricated diodes are presented in Table 1. A low (high) value of  $R_{\rm S}$  ( $R_{\rm Sh}$ ) for the undoped diode evaluated from the plot of  $R_{\rm i}$  versus voltage confirms the good rectification behaviour of the diode [21].

Table 1 shows that the  $R_{\rm S}$  values evaluated using the three methods differ. This discrepancy in  $R_{\rm S}$  is also reported on Au/Pyronin-Y/p-Si/Al Schottky diode and it is explained in terms of an increase in the charge injection rate in SCR due to an insulating layer at high voltage region [22]. The difference in values presented in Table 1 thus shows that an insulating layer has been formed at m-s interface. The interface layer formed could be SiO<sub>2</sub> because oxygen is always present on the surface of Si, even after chemical treatment of the wafer [14]. Despite these differences, the values of  $R_{\rm S}$  and  $R_{\rm Sh}$  increased as a result of doping, indicating an increase in the resistivity due to recombination of charge carriers by Cd-induced defects in Si [9].

In Table 1, the value of  $I_{\rm S}$  for undoped diode, 78.96 nA, is higher than 1.23 nA, that obtained for Al/methyl violet/p-Si diode [23] and it is lower than 87.1  $\mu$ A, that obtained on undoped p-Si [17]. The  $I_{\rm S}$  value evaluated for undoped diode is within the range of those presented in the literature [17,23], indicating that the diodes were well fabricated using Al for Schottky contacts. Table 1 shows that the value of  $I_{\rm S}$  decreases from 78.96 nA to 0.28 nA after doping with Cd. A decrease in  $I_{\rm S}$  is attributed to a reduction in charge carrier density as a result of Cd-induced defect levels in the Si energy gap. These levels are responsible for recombination/compensation of charge carriers, resulting in an increase in the resistivity of the material after Cd-doping.

The ideality factor values evaluated using  $\ln(I)$ -V(2.23) and  $\frac{dV}{d(\ln I)}$ -I(2.42) methods for undoped diode are similar to each other. The ideality factor, 2.0, close to the one evaluated in this work, was reported based on  $Al/SnO_2/p$ -Si diodes [24]. The evaluated values of the ideality factor for the undoped diode agree with MIS configuration rather than an ideal diode, confirming the presence of an insulating layer in the diode structure [25]. The ideality factor which is greater than unity implies the deviation from ideal diode and suggesting that the current conduction mechanism is not only due to thermionic emission but also tunnelling mechanism [25,26].

The deviation may be associated to the series resistance, barrier inhomogeneity, and image force effect [25–28]. It can be seen from Table 1 that the values of  $\eta$  for Cd-doped diode are higher than those evaluated for undoped doped, suggesting that there is an additional diode current conduction mechanism after Cd-doping.

The values of Schottky barrier height evaluated using  $\ln(I)$ -V (0.66 eV) and H(I)-I (0.75 eV) methods for undoped diodes are similar to each other. The evaluated values of Schottky barrier height for undoped Si diode (0.66 eV) is close to 0.68 eV, reported on polypyrrole/p-Si/Al [29] confirming the existence m-s interface layer. It can be seen from Table 1 that the values of barrier height evaluated using different methods for Cd-doped diode are higher than those evaluated for undoped diode. These high values of the barrier height are associated to a decrease in the saturation current in accordance with Eq. 4. As explained, a decrease in the saturation current is as a result of charge carrier recombination/compensation by Cd-induced defects.

As shown in Fig. 4 (a), the double logarithmic I-V plot for undoped diode is characterized by three different linear regions (regions I, II and III) indicating different conduction mechanisms [30]. The slopes evaluated from these regions are 1.16, 3.6 and 0.36, respectively. The evaluated slope of the linear region I (0–0.33 V) is close to unity, indicating that the dominant conduction mechanism is ohmic, the current is proportional to the voltage, in this region. An ohmic behaviour is due to the domination of thermally generated current over the injected free carrier generated current though SCR [30,31]. In region II (0.35–1.5 V), the slope is greater than two, representing the trapped charge limited current (TCLC) mechanism with exponent trap distribution [31,32]. The last linear region of the forward logarithmic I-V plot for the undoped diode has a slope of 0.36, less than unity, indicating the current is less dependent on voltage, possibly due to the effects of  $R_S$  at high voltages.

The double logarithmic I–V plot of Cd-doped diode presented in Fig. 4 (b) shows linear regions with slopes, 1.21 and 2.27, for regions I and II, respectively. The slope evaluated in region I (0 – 0.35 V) for the Cd-doped diode is similar to that evaluated for undoped diode in the same region to show that the diode conduction mechanism is not affected by Cd-doping. The current and voltage relationship is ohmic in this region, indicating that the conduction mechanism for both diodes is dominated by thermally generated current over the injected free carrier generated current though SCR [30,31] at low voltages. The slope of region II for Cd-doped is 2.27, lower than the one evaluated for undoped diode for the same region. A decrease in the slope from 3.6 to 2.27, close to 2, at this region indicates a



Fig. 5. C-V characteristics of the diodes fabricated on undoped and Cd-doped p-Si in the dark and at room temperature. The measurements were carried out at 5 kHz.

change in the diode conduction mechanism from TCLC to the space charge limited current (SCLC) [32] after doping Si with Cd.

Another observation from Fig. 4 is that the reverse current (generation) and forward current (recombination) are the same, indicating that the diode behaviour, in general, is ohmic after doping Si with Cd. This ohmic behaviour indicates that the charge carrier generation (g) and recombination (r) rates are equal. The rates are equal to show that generation-recombination (g-r) centres dominate the conduction mechanism. g-r centres are defect levels positioned at the centre of the energy gap and they interact equally with both the conduction and the valence bands [6,12]. The Fermi energy of Si is, therefore, pinned at the intrinsic position and it is independent of the incident radiation [33]. The electrical properties of the material-based diodes are stable during radiation detection process [12].

The ohmic I-V behaviour was reported on the diodes that were fabricated on Au- and Pt-doped Si diodes [6,17] and on the diodes that were heavily irradiated by 1 MeV neutrons [2]. The behaviour was explained in terms of defect levels that were induced by the metals and radiation at the centre of the Si energy gap [6,17]. The diodes exhibiting ohmic I-V behaviour were found to be resistant to radiation damage [6]. Thus, in Si, Cd exhibits similar properties as metals and pre-heavy irradiation.

A change in rectifying behaviour of Si diode due to Cd-doping is investigated by the rectification ratio (RR) evaluated for both diodes. RR is a ratio of the forward current to the reverse current at  $\pm 4\,V$  and it decreases from 33.74 to 1.55 due to Cd-doping. A decrease in RR is explained in terms of an increase (decrease) in the density of minority (majority) charge carriers [2]. As observed in Fig. 4, the forward and reverse current trends have decreased, indicating that both carrier types decrease with the majority carrier density decreasing with the higher rate after doping with Cd.

#### 3.2. Capacitance-voltage measurements

Fig. 5 (a) shows that the capacitance of undoped diode decreases with an increase in reverse voltage. A decrease in capacitance with voltage is as a result of the withdrawal of charge carriers from SCR. The observed drastic decrease in the capacitance at low reverse voltage indicates that the charge withdrawal rate is high in this region. An absence of the capacitance trend to saturate indicates that a voltage higher than -4 V is needed to attain a full depletion of SCR for the undoped Si diode. A diode with high full depletion voltage (FDV) results in a noise during radiation detection due to a high electric field in SCR [34]. At high FDV the diode operates at

breakdown voltage or at the voltage higher, where the efficiency of the detector during operation is impossible [35,36]. A capacitance trend for the undoped Si diode is similar to those that are presented in the literature [37–39] to show that the diodes are well fabricated.

The capacitance trend in Fig. 5 (b) is opposite to that in Fig. 5 (a), indicating that the conductivity-type of material is inverted from p to n after doping with Cd. A conductivity-type inversion was reported on the Si diodes that were irradiated by 800 MeV protons to the fluence of  $1.0 \times 10^{14}$  p.cm<sup>-2</sup> [40] and on those that were irradiated by 1 MeV neutrons to a fluence of  $1.5 \times 10^{13}$  n.cm<sup>-2</sup> [41]. This conductivity type-inversion of the material was also reported on the diodes that were fabricated on Pt- doped n-Si diodes [42,43]. According to the best of our knowledge, a material conductivity-type inversion on p-Si is reported for the first time in this work.

Unlike in Fig. 5 (a) where the saturation is not observed, Fig. 5 (b) shows that the capacitance at the range, 0 to -2 V is independent of the reverse voltage. The independence of the capacitance indicates that a full depletion voltage of SCR has been reduced after doping the material with Cd; though it is at the opposite voltage due to a material conductivity-type inversion. A decrease in FDV after Cd-doping is due to a decrease in the doping density [36,44] as shown later in the text. A gentle increase in capacitance at the voltage higher than -2 V in Fig. 5 (b) indicates a low charge carrier injection rate in SCR after doping. The results presented in Fig. 5 indicate that sweeping the voltage from 0 to -4 V results in the charge carrier withdrawal from SCR for undoped diode, while for Cd doped diode the charge carriers are injected in SCR.

The capacitance, C, of a Schottky diode is a function of the doping density,  $N_D$ , in the semiconductor material and can be described [35,36] as

$$C^{-2} = 2\left(\frac{V_{bi} + V}{q\varepsilon_s\varepsilon_0 A^2 N_D}\right) \tag{8}$$

where  $V_{\rm bi}$  is the built-in voltage,  $\varepsilon_{\rm S}$  is the dielectric constant of Si and  $\varepsilon_{\rm 0}$  is the dielectric permittivity of vacuum.

 $C^{-2}$ -V plots for the fabricated diodes are presented in Fig. 6. Both plots show two linear regions, indicating that a doping density profile is non-uniform [45]. For undoped diode, Fig. 6 (a), the first linear region at low voltage range, 0 - -0.78 V (region I), shows that charge carriers at the interface contribute to the measured capacitance as the SCR begins to move from m-s interface to Si bulk [46]. At the interface, the generation of charge carriers is due to the electric field also to the temperature, making the doping density being higher at this region. The linear region in a high voltage range (region II) of



Fig. 6. C<sup>-2</sup> –V characteristics of the diodes fabricated on undoped and Cd-doped p-Si in the dark and at room temperature. Red solid lines define the different linear regions of the plots.

**Table 2**Diode parameters evaluated from  $C^{-2}$ -V plots for diodes fabricated on undoped and Cd-doped p-Si diodes. Parameters are evaluated from two linear regions of the plots in Fig.6.

| p-Si diode          | $N_{\rm D}~(10^{16}~{\rm cm}^{-3})$ |              | V <sub>bi</sub> (V) | V <sub>bi</sub> (V) |               | $oldsymbol{\phi_{	extsf{cv}}}\left(	ext{eV} ight)$ |              | $\Delta \phi$ (eV) |                  | $\xi_{ m max}$ (keV/cm) |                | <b>W</b> <sub>D</sub> (10 <sup>-5</sup> cm) |  |
|---------------------|-------------------------------------|--------------|---------------------|---------------------|---------------|----------------------------------------------------|--------------|--------------------|------------------|-------------------------|----------------|---------------------------------------------|--|
| Region              | I                                   | II           | I                   | II                  | I             | II                                                 | I            | II                 | I                | II                      | I              | II                                          |  |
| Undoped<br>Cd-doped | 3.28<br>0.57                        | 1.06<br>0.39 | 0.65<br>27.50       | 0.50<br>5.32        | 0.80<br>27.71 | 0.68<br>5.45                                       | 0.03<br>0.27 | 0.01<br>0.07       | 101.90<br>219.60 | 78.40<br>79.50          | 1.64<br>250.56 | 2.54<br>133.49                              |  |

the  $C^{-2}$ -V plot shows a constant doping density for sufficiently high reverse voltage range for undoped diode.

Fig. 6 (b) shows that the first linear region (region I) of  $C^{-2}$ -V plot has increased after doping to show that as it penetrates the bulk, Cd induces defects from the surface. These defects recombine charge carriers at the interface resulting in a decrease in the doping density (shown in Table 2). A decrease in doping density as shown by high  $C^{-2}$  at a low voltage range indicates that as they are generated by Cd induced defects, minority carriers recombine with majority carriers, resulting in a decrease in charge carrier density in SCR. At a high reverse voltage range, on the other hand, a slope of  $C^{-2}$ -V plot in Fig. 6 (b) is opposite from that observed in Fig. 6 (a) confirming that at this region, the diode conduction is dominated by minority carriers after doping.

Linear regions of  $C^{-2}$ -V plots observed in Fig. 6 for both diodes were used to extract parameters presented in Table 2.  $N_{\rm D}$  is calculated from a slope of linear regions while  $V_{\rm bi}$  is determined from the intercept on the voltage axis of the  $C^{-2}$ -V plot. The calculated  $N_{\rm D}$  and  $V_{\rm bi}$  are used to determine the Schottky barrier height,  $\phi_{\rm cv}$ , [36,44] as

$$\phi_{\rm cv} = V_{\rm d} + E_{\rm F} - \Delta \varphi_{\rm b} \tag{9}$$

where  $V_d$  is the diffusion voltage and is calculated [36,44] as

$$V_{\rm d} = V_{\rm bi} + \frac{kT}{q}. \tag{10}$$

The Fermi energy,  $E_{\rm F}$ , is given [36,44] as

$$E_{\rm F} = \frac{kT}{q} \ln \left( \frac{N_{\rm v}}{N_{\rm D}} \right) \tag{11}$$

where  $N_{\rm V}$  is the effective density of states in the valence band.  $\Delta \varphi_{\rm b}$  is the image force barrier lowering and is given [36] as

$$\Delta\varphi_{\rm b} = \left(\frac{q\xi_{\rm max}}{4\pi\varepsilon_{\rm s}\varepsilon_{\rm 0}}\right)^{1/2} \tag{12}$$

where  $\xi_{\text{max}}$  is the maximum electric field, given [36] as

$$\xi_{\text{max}} = \frac{2qV_{\text{d}}N_{\text{D}}}{\varepsilon_{\text{s}}\varepsilon_{\text{D}}}.$$
(13)

As seen from Table 2 the values of  $N_D$  evaluated from regions I are higher than those evaluated from regions II of Fig. 6 for both diodes possibly due to the contribution of charge carriers at the interface [45]. The values of  $N_D$  evaluated from two linear regions for undoped diode,  $3.28 \times 10^{16}~\rm cm^{-3}$  and  $1.06 \times 10^{16}~\rm cm^{-3}$ , are close to (1.30–1.38)  $\times$  10<sup>16</sup> cm<sup>-3</sup> those reported [46,47] for *p*-Si. The values of  $N_D$  evaluated from both regions for Cd-doped diodes are lower than those evaluated for undoped diode indicating that the Cd-induced defects are responsible for recombination of mobile charge carriers, hence a decrease in charge carriers density. A decrease in the carrier density is confirmed by high parasitic resistance (Table 1) evaluated for Cd-doped diode. Thus, both techniques, I-V and C-V, complement each other to show that in Si, Cd is responsible for an increase in the material resistivity. A decrease in doping density (increase in the resistivity) was also reported on Auand Pt, -doped p-Si diodes [48] and on gamma-irradiated Al/SiO<sub>2</sub>/p-Si diode [49]. Thus, the effects of Cd on electrical properties of Si diode are similar to those of Au, Pt and radiation.

The values of  $\phi_{\rm CV}$  evaluated from regions I are higher than those evaluated from regions II for both diodes. The barrier height evaluated from region II was expected to be higher than that evaluated from region I since the doping density evaluated from this region is lower for undoped diode. This discrepancy could be an indication that the barrier height is more of the surface property than bulk. A conjecture of the parameter being more surface property is confirmed by unreasonably high values Schottky barrier height evaluated on the linear regions, especially at region I for Cd-doped p-Si diode. These high values of Schottky barrier height may also indicate that the parameter is meaningless for a diode fabricated on a material rich of defects positioned at the centre of the energy gap.

 $\phi_{\text{CV}}$  is always higher than  $\phi_{\text{IV}}$  since C-V measurements is influenced by the distribution of charge carriers at the depletion region boundary while I-V measurements are dominated by the current that flows through the region of low Schottky barrier height [50,51]. The difference between barrier heights obtained from these measurements is also due to surface properties such as interfacial layer, interfacial states, barrier inhomogeneity and the effects of image force barrier lowering [49–52].

#### 4. Conclusion

In this work, Schottky diodes were well fabricated on undoped and Cd-doped *p*-Si. The diodes were characterized using *I*-*V* and *C*-*V* techniques to investigate a change in diode properties due to Cd doping. A change in various diode parameters due to the doping was also investigated. Both techniques complement each other indicating that in Si, Cd is responsible for an increase in the resistivity of the material. An increase in the material resistivity is confirmed by an increase in diode parasitic resistance and a decrease in the doping density after Cd-doping. An increase in the resistivity is as a result of recombination of majority carriers by the generated minority carriers. The generation of minority carriers by Cd-induced defects is shown by a drastic decrease in diode forward current and inversion of material conductivity-type after doping.

In general, the results indicated that the diode conduction mechanism was dominated by charge carriers generated in the centre of the Si energy gap as confirmed by diode ohmic *I–V* behaviour after doping. This ohmic behaviour and the material conductivity-type inversion have been reported on the diodes fabricated on Au- and Pt-doped Si diodes and those heavily irradiated by neutrons and have been found resistant to radiation damage. Thus, Cd is also a suitable dopant in defect-engineering studies to improve radiation-hardness of Si for fabrication of detectors to meet the current and future demands.

#### **Author statement**

**J. O. Bodunrin**: student investigator, data analysis, original draft preparation

D. A. Oeba: editing

**S. J. Moloi**: supervision, conceptualization, methodology, writing- reviewing and editing,

### **Declaration of Competing Interest**

The authors report no declarations of interest.

#### **Acknowledgements**

The first author acknowledges the National Research Foundation (NRF) and The World Academy of Science (TWAS) for student funding (Grant number 116113). This work is based on the research supported wholly by the National Research Foundation of South Africa (Grant numbers 105292 and 114800). We would like to thank Mr. Tony Miller of iThemba LABS for Cd implantation and Profs. D. Auret and M. Diale of the University of Pretoria for the fabrication of the devices and the continued discussions on defects in solids.

#### References

- F. Hartmann, Silicon tracking detectors in high-energy physics, Nucl. Instruments Methods Phys. Res. Sect. A Accel. Spectrometers, Detect. Assoc. Equip. 666 (2012) 25–46.
- [2] M.K. Parida, S.T. Sundari, V. Sathiamoorthy, S. Sivakumar, Current–voltage characteristics of silicon PIN diodes irradiated in KAMINI nuclear reactor, Nucl. Instruments Methods Phys. Res. Sect. A Accel. Spectrometers, Detect. Assoc. Equip. 905 (2018) 129–137.

- [3] M. Aliev, D. Ariza, T. Barber, V. Benitez, J. Bernabeu, I. Bloch, R. Brenner, T. Dilger, C. Friedrich, N. Görrissen, I. Gregor, A forward silicon strip system for the ATLAS HL-LHC upgrade, Nucl. Instruments Methods Phys. Res. Sect. A Accel. Spectrometers, Detect. Assoc. Equip. 730 (2013) 210–214.
- [4] G. Lindström, et al., Radiation hard silicon detectors—developments by the RD48 (ROSE) collaboration, Nucl. Instruments Methods Phys. Res. Sect. A Accel. Spectrometers, Detect. Assoc. Equip. 466 (2) (2001) 308–326
- [5] R.L. Dixon, K.E. Ekstrand, Gold and platinum doped radiation resistant silicon diode detectors, Radiat. Protect. dosimetry 17 (1-4) (1986) 527–530.
- [6] M. McPherson, T. Sloan, B.K. Jones, Suppression of irradiation effects in gold-doped silicon detectors, J. Phys. D Appl. Phys. 30 (21) (1997) 3028.
- [7] S.S. Dyunaidov, N.A. Urmanov, M.V. Gafurova, The cadmium levels in silicon, Phys. Status Solidi. A, Appl. Res. 66 (1) (1981) K79–K81.
- [8] M. Naito, T. Kamei, Silicon Doped With Cadmium to Reduce Lifetime, Google Patents. August. 1978.
- [9] Ş. Karataş, F. Yakuphanoğlu, Analysis of electronic parameters of nanostructure copper doped cadmium oxide/p-silicon heterojunction, J. Alloys. Compd. 537 (2012) 6–11.
- [10] F. Yakuphanoglu, M. Caglar, Y. Caglar, S. Ilican, Electrical characterization of nanocluster n-CdO/p-Si heterojunction diode, J. Alloys. Compd. 506 (1) (2010)
- [11] B. Deng, H. Kuwano, Platinum as recombination-generation centers in silicon, J. Appl. Phys. 34 (9R) (1995) 4587.
- [12] B.K. Jones, M. McPherson, Radiation damaged silicon as a semi-insulating relaxation semiconductor: static electrical properties, Semicond. Sci. Technol. 14 (8) (1999) 667.
- [13] B. Bera, Silicon wafer cleaning: a fundamental and critical step in semiconductor fabrication process, Int. J. Appl. Nanotechnol. 5 (1) (2019) 8–13
- [14] M. Siad, A. Keffous, S. Mamma, Y. Belkacem, H. Menari, Correlation between series resistance and parameters of Al/n-Si and Al/p-Si Schottky barrier diodes, Appl. Surf. Sci. 236 (1–4) (2004) 366–376.
- [15] Ö. Güllü, Ş. Aydoğan, A. Türüt, Fabrication and electrical characteristics of Schottky diode based on organic material, Microelectron. Eng. 85 (7) (2008) 1647–1651.
- [16] W.C. Huang, C.T. Horng, J.C. Cheng, C.C. Chen, The current-voltage-temperature characteristics of Al/NPB/*p*-Si contact, Microelectron. Eng. 88 (5) (2011) 597–600.
- [17] S.J. Moloi, M. McPherson, Current-voltage behaviour of Schottky diodes fabricated on p-type silicon for radiation hard detectors, Phys. B: Condens. Matter 404 (16) (2009) 2251–2258.
- [18] J.H. Kim, D.Ü. Lee, E.K. Kim, Y.H. Bae, Electrical characterization of proton irradiated p+-n-n+ Si diode, Phys. B: Condens. Matter 376 (2006) 181–184.
- [19] S. Pirollo, U. Biggeri, E. Borchi, et al., Radiation damage on p-type silicon detectors, Nucl. Instruments Methods Phys. Res. Sect. A Accel. Spectrometers, Detect. Assoc, Equip. 426 (1999) 126–130.
- [20] S.K. Cheung, N.W. Cheung, Extraction of Schottky diode parameters from forward current-voltage characteristics, Appl. Phys. Lett. 49 (2) (1986) 85–87.
- [21] İ. Taşçıoğlu, U. Aydemir, Ş. Altındal, B. Kınacı, S. Özçelik, Analysis of the forward and reverse bias IV characteristics on Au/PVA: Zn/n-Si Schottky barrier diodes in the wide temperature range, J. Appl. Phys. 109 (5) (2011) 54502.
- [22] I.S. Yahia, H.Y. Zahran, F.H. Alamri, M.A. Manthrammel, S. AlFaify, A.M. Ali, Microelectronic properties of the organic Schottky diode with pyronin-Y: admittance spectroscopy, and negative capacitance, Phys. B: Condens. Matter 543 (2018) 46–53.
- [23] Ö. Güllü, M. Çankaya, M. Biber, A. Türüt, Gamma irradiation-induced changes at the electrical characteristics of organic-based Schottky structures, J. Phys. D Appl. Phys. 41 (13) (2008) 135103.
- [24] Y. Caglar, M. Caglar, S. Ilican, F. Yakuphanoglu, Determination of the electronic parameters of nanostructure SnO2/p-Si diode, Microelectron. Eng. 86 (10) (2009) 2072–2077.
- [25] Ş. Aydoğan, M. Sağlam, A. Türüt, Some electrical properties of polyaniline/p-Si/Al structure at 300 K and 77 K temperatures, Microelectron. Eng. 85 (2) (2008) 278–283.
- [26] S.R. Forrest, P.H. Schmidt, Semiconductor analysis using organic-on-inorganic contact barriers. I. Theory of the effects of surface states on diode potential and ac admittance, J. Appl. Phys. 59 (2) (1986) 513–525.
- [27] İ. Dökme, The effect of series resistance and oxide layer formed by thermal oxidation on some electrical parameters of Al/SiO2/p-Si Schottky diodes, Phys. B: Condens. Matter 388 (1–2) (2007) 10–15.
- [28] A.D. Tataroğlu, Ş. Altındal, Characterization of current-voltage (I–V) and capacitance-voltage–frequency (C–V–f) features of Al/SiO2/p-Si (MIS) Schottky diodes, Microelectron. Eng. 83 (3) (2006) 582–588.
- [29] M. Sağlam, D. Korucu, A. Türüt, The effects of the time-dependent on the characteristic parameters of polypyrrole/p-type Si/Al diode, Polymer (Guildf). 45 (21) (2004) 7335–7340.
- [30] T. Jomaa, T. Ben, L. Beji, A. Ltaeif, A. Bouazizi, The current-voltage characteristics of heterostructures formed by MEH-PPV spin-coated on *n*-type GaAs and n-type porous GaAs, Mat. Sci. and Eng. 26 (2-3) (2006) 530–533.
- [31] A. Kaya, E. Marıl, Ş. Altındal, İ. Uslu, The comparative electrical characteristics of Au/n-Si (MS) diodes with and without a 2% graphene cobalt-doped Ca<sub>3</sub>Co<sub>4</sub>Ga<sub>0.001</sub>O<sub>x</sub> interfacial layer at room temperature, Microelectron. Eng. 149 (2016) 166–171.

- [32] I. Missoum, Y.S. Ocak, M. Benhaliliba, C.E. Benouis, A. Chaker, Microelectronic properties of organic Schottky diodes based on MgPc for solar cell applications, Synth. Met. 214 (2016) 76–81.
- [33] V.N. Brudnyi, S.N. Grinyaev, N.G. Kolin, A model for Fermi-level pinning in semiconductors: radiation defects, interface boundaries, Phys. B: Condens. Matter 348 (1-4) (2004) 213–225.
- [34] C. Morosanu, C. Cesile, S. Korepanov, P. Fiorini, C. Bacci, F. Meddi, F. Evangelisti, A. Mittiga, a-Si: H based particle detectors with low depletion voltage, Jour. of non-crystalline solids 164 (1993) 801–804.
- [35] D.K. Schroder, Semiconductor Material and Device Characterization, third ed., Wiley, New York, 2006.
- [36] E.H. Rhoderick, R.H. Williams, Metals-semiconductor Contacts, Clarendon, Oxford, 1988.
- [37] M. Msimanga, M. McPherson, C. Theron, Fabrication and characterization of gold-doped silicon Schottky barrier detectors, Radiat. Phys. Chem. 71 (2004) 733–734.
- [38] N.I. Cho, Fabrication of silicon PIN diode as proton energy detector, Curr. Appl. Phys. 6 (2006) 239–242.
- [39] B. Sahin, et al., The effect of series resistance on capacitance-voltage characteristics of Schottky barrier diodes, Solid State Comm. 135 (8) (2005)
- [40] I.W. Anokhin, A.B. Rosenfeld, O.S. Zinets, Evolution of radiation induced defects and the type inversion in high resistivity silicon under neutron irradiation, Radiat. Protect. dosimetry 101 (2002) 107–110.
- [41] D. Pitzl, N. Cartiglia, B. Hubbard, D. Hutchinson, J. Leslie, K. O'Shaughnessy, W. Rowe, et al., Type inversion in silicon detectors, Nucl. Instr. and Meth. in Phys. Res. Sect. A: Accel. Spect. Det. and Assoc. Equip. 311 (1992) 98–104.
- [42] Y.K. Kwon, T. Ishikawa, H. Kuwano, Properties of platinum-associated deep levels in silicon, J. Appl. Phys. 61 (1987) 1055–1058.
- [43] H. Carchano, C. Jund, Electrical properties of silicon doped with platinum, lee J. Solidstate Electron Devices 13 (1970) 83–90.
- [44] J. Datta, M. Das, A. Dey, S. Halder, S. Sil, P.P. Ray, Network analysis of semiconducting Zn<sub>1-x</sub>Cd<sub>x</sub>S based photosensitive device using impedance spectroscopy and current-voltage measurement, Appl. Surf. Sci. 420 (2017) 566–578.
- [45] M. Msimanga, M. Mcpherson, Diffusion characteristics of gold in silicon and electrical properties of silicon diodes used for developing radiation-hard detectors, Mater. Sci. Eng. B 127 (1) (2006) 47–54.
- [46] S. Altındal, I. Dökme, M.M. Bülbül, N. Yalçın, T. Serin, The role of the interface insulator layer and interface states on the current-transport mechanism of

- Schottky diodes in wide temperature range, Microelectron. Eng. 83 (2006) 499–505
- [47] S. Özdemir, S. Altindal, Temperature dependent electrical characteristics of Al/SiO<sub>x</sub>/p-Si solar cells, Sol. Energy Mater. Sol. Cells 32 (1994) 115–127.
- [48] S.J. Moloi, M. McPherson, Capacitance–voltage behaviour of Schottky diodes fabricated on *p*-type silicon for radiation-hard detectors, Radiat. Phy. and Chem. 85 (2013) 73–82.
- [49] O. Güllü, F. Demir, F.E. Cimilli, M. Biber, γ-Irradiation-induced changes at the electrical characteristics of Sn/p-Si Schottky contacts, Vacuum 82 (2008) 789–793.
- [50] K. Tripathi, M. Sharma, Analysis of the forward and reverse bias I–V and C–V characteristics on Al/PVA: n-PbSe polymer nanocomposites Schottky diode, J. Appl. Phys. 111 (2012) 074513.
- [51] Ç. Bilkan, S. Zeyrek, S.É. San, Ş. Altındal, A compare of electrical characteristics in Al/p-Si (MS) and Al/C20H12/p-Si (MPS) type diodes using current-voltage (I–V) and capacitance-voltage (C–V) measurements, Mat. Sci. Semicon. Proc. 32 (2015) 137–144.
- [52] R. Kumar, S. Chand, Fabrication and electrical characterization of nickel/p-Si Schottky diode at low temperature, Solid State Sci. 58 (2016) 115–121.

#### **Biographies**

**Joseph O. Bodunrin** is currently working towards the PhD degree in Physics at the University of South Africa. His research interests include fabrication and characterisation of semiconductor devices for radiation sensing applications.

**Duke A. Oeba** received his PhD degree in 2021 from the University of South Africa, South Africa. His research interests include preparation and characterisation of electronic materials for radiation sensing applications.

**Sabata J. Moloi** is an associate professor in the Department of Physics, University of South Africa (UNISA). He is an NRF-rated researcher based in South Africa. His research aims at developing devices with improved properties for current and future applications. He is the principal investigator in the Electronic Materials and Devices research group at UNISA. His research interests include fabrication and characterisation of the semiconductor-based devices such as diodes, photodiodes, solar cells, radiation sensor. He received his doctoral degree from the Department of Physics and Electronics, North-West University, South Africa, in 2010.