FI SEVIER

Contents lists available at ScienceDirect

## Solid State Electronics

journal homepage: www.elsevier.com/locate/sse



# Capacitance-voltage technique for characterization of lateral trap locations along the channel in low-temperature poly-silicon thin film transistors



ARTICLE INFO

The review of this paper was arranged by "S. Cristoloveanu"

Keywords: Thin-film transistor MOSFET Grain boundary Capacitance C-V technique Traps Lateral location

#### ABSTRACT

This study introduces a characterization technique for trap locations ( $X_t$ ) with considerable trap density along the channel in field effect transistors (FETs). The technique is based on the experimental gate-to-source or gate-to-drain capacitance-voltage ( $C_{GS}$ - $V_{GS}$  or  $C_{GD}$ - $V_{GD}$ ) characteristics of FETs. As the gate bias ( $V_G$ ) increases, the effective channel length ( $L_{eff}$ ) extends by the increased conductivity of the channel from the source or the drain. Due to trapped charges at the trap sites with a high density of traps along the channel, abrupt change in the C-V characteristics is observed. For the transition gate bias ( $V_{G,t}$ ) with abrupt change in the C-V characteristics, the dominant trap location ( $X_t$ ) can be converted through the channel conduction factor ( $\alpha(V_G)$  to be the effective channel length  $L_{eff}(V_G) = \alpha(V_G) \cdot L_{ch}$ ). We expect that the proposed C-V technique to be useful in non-destructive electrical characterization of lateral trap locations (interface states, bulk traps, and/or grain boundary traps caused by the bias stress and/or fabrication process) along the channel in FETs. We successfully applied the proposed technique to the p-channel poly-Si thin-film transistors (TFTs) for characterization of the grain boundary locations along the channel. As an example for the proposed technique, we applied the technique to a p-channel poly-Si TFT and obtained a dominant trap at  $X_{GB1} = 3.13$  [µm] from the source and another at  $X_{GB2} = 3.70$  [µm] from the drain.

## 1. Introduction

Traps and interface states can be generated by either bias stress or fabrication process [1,2]. Therefore, characterization of the location and the density of traps, whether they are interface states or bulk traps, is very important for investigation of the physical mechanisms and implementation of robust devices and circuit systems with field effect transistors (FETs) including metal-oxidesemiconductor field effect transistors (MOSFETs) and thin-film transistors (TFTs) [3,4]. Furthermore, a non-destructive and fully electrical characterization of the traps, whatever they are interface states or bulk traps or grain boundary traps along the channel, is very important in low-temperature poly-Si (LTPS) TFTs for a robust implementation of active-matrix organic lightemitting diode (AMOLED) displays, active matrix liquid crystal displays (AMLCD), and charge trapping flash (CTF) memories because LTPS TFT offers high mobility and allows integration of circuits with AMOLED on the same substrate [5–7]. Moreover, its electrical characteristics can be improved by enlarging the grain size and reducing the defect density among devices [8–12]. The location of traps  $(X_t)$  and grain boundary  $(X_{GB})$  in the channel is important in the investigation of reliability and stability of FETs. On the other hand, the characteristics of grains in LTPS TFTs depends strongly on the fabrication process, layout, and long-term operation of the circuits and systems [13-18]. However, a non-destructive and fully electrical technique, including current-voltage (I-V) or capacitance-voltage (C-V) techniques, for extraction of the traps and grain boundary locations along the channel in MOSFETs, as well as in TFTs, remains less substantially studied [19-21].

In this work, we report on a non-destructive C-V technique for fully electrical characterization of trap location ( $X_t$ ) along the channel in FETs, including crystalline inversion mode MOSFETs and TFTs (poly-Si, a-Si, and amorphous oxide semiconductors). We verified the technique

experimentally by applying it on p-channel LTPS TFTs to obtain a characterization of the lateral grain boundary location ( $X_{\rm GB}$ ) along the channel via the C-V characteristics. We extended the verification through a technology computer-aided design (TCAD) simulation.

## 2. C-V technique for the lateral trap locations along the channel in FETs

For the proposed C-V technique as a non-destructive and fully electrical characterization of the lateral trap locations in FETs (p-channel LTPS TFTs), distributed resistance–capacitance (RC) models are shown in, Fig. 1(a)–(d) with a lateral trap caused by the grain boundary and lateral channel resistances for the bias-dependent and limited conductivity of the channel. Fig. 1(e) shows an equivalent capacitance model for the gate-to-drain (GD) configuration. The gate bias  $(V_G)$ -dependent capacitance  $(C_G(V_G))$  in FETs is composed of the drain overlap capacitance  $(C_{ov})$ , the effective oxide capacitance  $(C_{ox,eff}(V_G))$  in series with the substrate (active layer) capacitance  $(C_S(V_G))$  as described by

$$C_{\rm G}(V_{\rm G}) = C_{\rm ov}(V_{\rm G}) + \frac{C_{\rm ox,eff}(V_{\rm G}) \times C_{\rm S}(V_{\rm G})}{C_{\rm ox,eff}(V_{\rm G}) + C_{\rm S}(V_{\rm G})}.$$
(1)

The substrate capacitance  $C_{\rm S}(V_{\rm G})$  can be modeled as a parallel connection of three different capacitances with the diffusion capacitance  $(C_{\rm m}(V_{\rm G}))$  for the conductive mobile channel carriers, the depletion capacitance  $(C_{\rm dep}(V_{\rm G}))$  for the depleted charges, and the trap-induced capacitance  $(C_{\rm t}(V_{\rm G}))$  for the charges at the trap sites. They are described as

$$C_{\rm S}(V_{\rm G}) = C_{\rm m}(V_{\rm G}) + C_{\rm dep}(V_{\rm G}) + C_{\rm t}(V_{\rm G,t})$$
(2)



Fig. 1. Cross-sectional view of bias-dependent distributed capacitance-channel resistance (RC) model considering the channel conduction factor for  $C_{\rm GD}$ - $V_{\rm GD}$  measurement with a specific lateral trap location ( $X_t$ ) in FETs. (a)  $|V_{\rm GD,t}| \ll |V_{\rm GD,t}|$ ; (b)  $|V_{\rm GD2}| \ll |V_{\rm GD,t}|$ ; (c)  $|V_{\rm GD3}| = |V_{\rm GD,t}|$ ; and (d)  $|V_{\rm GD4}| \gg |V_{\rm GD,t}|$ . (e) Equivalent capacitance model,  $V_{\rm GD,t}$  is gate bias when the lateral edge of the conductive channel reaches the trap location.

$$C_{\rm m}(V_{\rm G}) \equiv \frac{dQ_{\rm m}(V_{\rm G})}{dV_{\rm G}} = C_{\rm mo}(V_{\rm G})WL_{\rm eff}(V_{\rm G})$$
(3)

$$Q_{\rm m}(V_{\rm G}) \equiv qW L_{\rm eff}(V_{\rm G}) \int_{t_{\rm ch}} (p(x, V_{\rm G}) - n(x, V_{\rm G})) dx \tag{4}$$

$$C_{\text{dep}}(V_{\text{G}}) = \frac{\varepsilon_{\text{si}}}{T_{\text{dep}}(V_{\text{G}})} W L_{\text{eff}}(V_{\text{G}})$$
(5)

$$T_{\text{dep}}(V_{\text{G}}) \cong \sqrt{\frac{2\varepsilon_{\text{si}}}{qN_{\text{sub}}}(V_{\text{G}} + V_{\text{bi}})}$$
(6)

with  $C_{\rm mo}$  [F/cm<sup>2</sup>] as the diffusion capacitance per unit area,  $T_{\rm dep}(V_{\rm G})$  as the  $V_{\rm G}$ -dependent depletion thickness under the gate oxide and  $V_{\rm bi}$  as the built-in potential. We note that the trap-induced capacitance  $C_{\rm t}(V_{\rm G})$  is defined as

$$C_{\rm t}(V_{\rm G}) \equiv \frac{dQ_{\rm t}(V_{\rm G})}{dV_{\rm G}} \tag{7}$$

$$Q_{t} = qA_{t} \int (D_{t}(x)\delta(x - X_{t})dx = qA_{t} \sum D_{t}(X_{t})$$
(8)

$$D_{t}(X_{t}) \equiv \int_{X_{t}}^{X_{t} + \Delta X_{t}} \left( \int_{E} g_{t}(E, x) dE \right) dx$$
(9)

$$A_t = W_t \times t_{trap} \tag{10}$$

with  $Q_t$  as the charges [22] and  $D_t$  (or  $X_{\rm GB}$ ) [cm<sup>-2</sup>] as the 2-dimensional trap density at discrete trap along the channel.  $A_t$  (=  $W_t t_{\rm trap}$ ) is the effective area of the trap site with  $\Delta X_t$  as the length of the trapping element along the channel,  $W_t$  and  $t_{\rm trap}$  as the width and the depth of the trapping element perpendicular to the channel, respectively.

We note the effective channel length  $(L_{\rm eff}(V_{\rm G}))$  contributing to the gate capacitance  $(C_{\rm G}(V_{\rm G}))$  can be corrected by the effective oxide capacitance  $(C_{\rm ox,eff}(V_{\rm G}))$  and substrate capacitance  $(C_{\rm S}(V_{\rm G}))$  with a limited channel conductivity due to distributed channel resistances. The effective oxide capacitance  $(C_{\rm ox,eff}(V_{\rm G}))$  is obtained through

$$C_{\text{ox,eff}}(V_{\text{G}}) \equiv C_{\text{ox}} W L_{\text{eff}}(V_{\text{G}}) [F]$$
(11)

We note that  $C_{ox}$  is the bias-independent oxide capacitance per unit area  $(C_{ox})$  defined as

$$C_{\rm ox} \equiv \frac{\varepsilon_{\rm ox}}{t_{\rm ox}} \, [F/cm^2] \tag{12}$$

with  $t_{\rm ox}$  as the effective thickness and  $\varepsilon_{\rm ox}$  as the dielectric constant of the gate oxide. The effective channel length shorter than the metallurgical channel length ( $L_{\rm ch}$ ) is obtained through

$$L_{\text{eff}}(V_{\text{G}}) = \alpha(V_{\text{G}}) \times L_{\text{ch}} \quad (0 \le \alpha(V_{\text{G}}) \le 1)$$
(13)

with the empirical channel conduction factor (CCF;  $\alpha(V_G)$ ) considering the limited conduction of the channel [23].

Likewise, we note that the depletion capacitance  $C_{\rm dep}(V_{\rm G})$  can be neglected  $(C_{\rm dep}(V_{\rm G})\ll C_{\rm m}(V_{\rm G}))$ ) in the gate-to-source (GS) or the GD measurement configurations of both MOSFETs and TFTs under weak and strong conduction state (above-threshold:  $V_{\rm G,eff}>|V_{\rm G}-V_{\rm T}|>0$ ) of the gate bias. Moreover, the additional trap capacitance  $(C_{\rm t}(V_{\rm G}))$  for the charge  $(Q_{\rm t}(V_{\rm G}))$  at the trap site  $(X_{\rm t})$  is re-described as

$$C_{\rm t}(V_{\rm G,t}) = \left| \frac{dQ_{\rm t}(V_{\rm G})}{dV_{\rm G}} \right| = \left| \left( \frac{dL_{\rm eff}(V_{\rm G})}{dV_{\rm G}} \right) \left( \frac{dX_{\rm t}}{dL_{\rm eff}} \right) \left( \frac{dQ_{\rm t}}{dX_{\rm t}} \right) \right|. \tag{14}$$

As shown in Fig. 1(e), the charge at the lateral trap can be modeled as a parallel connection to the substrate capacitance at a specific bias  $(C_t(V_{G,t}) \text{ or } C_{GD}(V_{G,gb}) \text{ in LTPS TFTs})$ . The trap capacitance  $C_t(V_{G,t})$  (or  $C_{GB}(V_{G,gb})$  in LTPS TFTs) caused by discrete traps causes an abrupt change in the experimental C-V curve when the effective gate length reaches to the trap site  $(L_{eff}(V_{G,t}) = X_t)$ .

Without discrete trap site along the channel, the capacitance change with the gate bias defined as

$$\left. \frac{dC_{G,i}(V_{G,t})}{dV_{G}} \right|_{Q_{l}=0} \cong \frac{dC_{m}(V_{G})}{dV_{G}}$$
(15)

shows a small gradient in the C-V characteristics. It also results in a negligible change in the second derivative of the C-V curve as described by

$$\frac{d^2 C_{G,i}(V_{G,t})}{dV_G^2} \bigg|_{Q_t=0} \cong \frac{d^2 C_{\rm m}(V_G)}{dV_G^2}.$$
(16)

With a considerable charges ( $Q_t$  or  $Q_{gb}$  in LTPS TFTs) at the trap site ( $X_t$  or  $X_{GB}$  in LTPS TFTs) in the channel, on the other hand, we observe an abrupt change in the measured C-V curve when the lateral edge of the conductive channel reaches the trap location ( $L_{eff}(V_{G,t}) = X_t$ ). This causes an abrupt change at  $V_{G,t}$  in the C-V characteristics as described

bv

$$\frac{dC_{G,i}(V_{G,t})}{dV_{G}} \cong \frac{dC_{m}(V_{G,t})}{dV_{G}} + \frac{dC_{t,i}(V_{G,t})}{dV_{G}}.$$
(17)

It further induces a sharp peak in the second derivative of the C-V curve as described by

$$\frac{d^2 C_{\rm G}(V_{\rm G,t})}{dV_{\rm G}^2} \cong \frac{d^2 C_{\rm m}(V_{\rm G})}{dV_{\rm G}^2} + \frac{d^2 C_{\rm t}(V_{\rm G,t})}{dV_{\rm G}^2} \cong \frac{d^2 C_{\rm t}(V_{\rm G,t})}{dV_{\rm G}^2}. \tag{18}$$

By obtaining the gate bias for an abrupt change  $(V_{G,t})$  in the measured capacitance, we can map the trap location  $X_t$  (or grain boundary  $X_{GB}$  in LTPS TFTs) through

$$X_{\rm t} \equiv L_{\rm eff} \mid_{\rm abrupt} = \alpha(V_{\rm G,t}) \times L_{\rm ch} \; ; \; V_{\rm G,t} \equiv V_{\rm G} \mid_{\rm abrupt}$$
 change (19)

for the discrete location  $(X_t)$  of the considerable traps.

We note that, with increasing the effect gate bias  $(V_{G,eff} = |V_G - V_T|)$ , the channel gets more conductive and the channel resistance in the distributed RC model. Therefore, the effective channel length contributing to the capacitance expands to the source side in the GD configuration. Consequently,  $C_G(V_G)$  monotonically increases until all of the channel gets fully conductive  $(L_{eff} = L_{ch})$  and the capacitance finally gets saturated to the maximum value  $(C_{G,max})$  at high gate bias  $(V_G \gg V_T)$ . Therefore, the CCF  $(\alpha(V_G))$  for the bias-dependent effective channel length  $(L_{eff}(V_G))$  can be empirically modeled as [19]

$$\alpha(V_{\rm G}) \equiv \frac{C_{\rm G}(V_{\rm G}) - C_{\rm ov}}{C_{\rm max} - C_{\rm ov}} \cong \frac{C_{\rm G}(V_{\rm G}) - C_{\rm min}}{C_{\rm max} - C_{\rm min}} \ (0 \le \alpha(V_{\rm G}) \le 1)$$
 (20)

with  $\alpha(V_{\rm G} < V_{\rm T}) = 0$  and  $\alpha(V_{\rm G} \gg V_{\rm T}) = 1$ . Through this model we can extract the discrete trap location from empirical C-V characteristics.

## 3. Experimental results in LTPS TFTs

We applied the proposed non-destructive C-V technique to p-channel LTPS TFTs for experimental verification. The gate bias-dependent C-V characteristics ( $C_{\rm GS}$ - $V_{\rm GS}$ ,  $C_{\rm GD}$ - $V_{\rm GD}$ ,  $C_{\rm GSD}$ - $V_{\rm GSD}$ ) and channel conduction factors ( $\alpha(V_{\rm GS})$ ,  $\alpha(V_{\rm GD})$ , and  $\alpha(V_{\rm GSD})$ ) are shown in Fig. 2(a) and (b), respectively, for GS, GD, and the gate-to-source/drain (GSD) measurement configurations of the p-channel LTPS TFT (with the gate oxide approximately:  $t_{\rm ox}=130$  [nm], the active layer:  $T_{\rm act}=50$  [nm], the bottom oxide:  $t_{\rm box}=200$  [nm], the channel length:  $L_{\rm ch}=25$  [µm]). As shown in Fig. 2,  $C_{\rm GS}$ - $V_{\rm GS}$  and  $C_{\rm GD}$ - $V_{\rm GD}$  curves have abrupt-changing hump points in the experimental C-V characteristics. In the LTPS TFTs employed for the experimental verification of the proposed technique, the lateral trap along the channel is expected to be due to a high density of grain boundary charges.

Eqs. (16)–(18) explain that the gate voltage  $(V_{\rm GD,gb})$  for the abrupt change in the measured capacitance is obtained directly from the  $1/(d^2C_{\rm GD}/dV_{\rm G}^2)$  plot. Therefore, we map  $V_{\rm GD,gb}(\equiv V_{\rm G,t}|_{\rm LTPS\ TFT})$  to  $X_{\rm GB}(\equiv X_{\rm t}|_{\rm LTPS\ TFT})$  through the combined transformation of the measured capacitance  $(C_{\rm GS,D}(V_{\rm GD,gb}))$  with the CCF  $\alpha(V_{\rm GD,gb})$  for the effective channel length  $(L_{\rm eff}(V_{\rm GD,gb}))$ . Fig. 3 provides the plot of the results. As  $C_{\rm ov}$  in poly-Si TFTs depend on the fabrication process and structural anomalies, it was obtained from the minimum capacitance  $(C_{\rm min})$  in the experimental C-V curves as shown in Fig. 2(a). Regarding the LTPS TFT employed in this work, we finally obtained two trap locations; one located at  $X_{\rm GB1}=3.13$  [µm] from the source (16.87 [µm] from the drain), and another at  $X_{\rm GB2}=3.70$  [µm] from the drain (21.30 [µm] from the source) through the proposed C-V technique with the empirical model and C-V data from the TCAD simulation.

Looking at the extracted results, it seems that the trap position is extracted only at the position closest to each terminal (Source or Drain) of the device under characterization. We note that the proposed technique is useful to find the physical location of any trap that significantly affects the electrical characteristics of the device. This technique allows extraction of multiple traps in LTPS TFTs. With multiple trap locations, multiple humps are expected to appear. The first hump corresponds to the closest trap location independent of the number of trap locations. In the case of very high density of traps, the next humps can be screened by the first trap due to the charge screening effect. However, we still detect the most influencing trap location along the channel. The above extraction results means that there are two significant trap locations influencing the electrical characteristics. We also verified this observation by TCAD simulation.

## 4. TCAD simulation and discussion

TCAD simulation was performed for a comparative verification of the proposed technique for the grain boundary location from the C-V curve. For TCAD simulation, we set the gate insulator thickness:  $t_{\rm ox}=130\,[{\rm nm}]$ , the active layer thickness:  $t_{\rm act}=50\,[{\rm nm}]$ , the bottom oxide thickness:  $t_{\rm box}=200\,[{\rm nm}]$ , the gate length  $L_{\rm ch}=25\,[{\rm \mu m}]$  and the trap length approximately  $\Delta X_{\rm GB}=4\,[{\rm nm}]$  [6] for p-channel poly-Si TFTs. Boron was doped into the active layer of the TFT as low as  $10^{16}\,[{\rm cm}^{-3}]$  and the source/drain regions as high as  $10^{20}\,[{\rm cm}^{-3}]$ . For the trap charge in the TCAD simulation, we set the density-of-state function  $g_{\rm GB}(E)\,[{\rm cm}^{-2}\,{\rm eV}^{-1}]$  for discrete traps in the channel as a combination of the donor-like traps  $(g_{\rm D}(E)\,[{\rm cm}^{-3}\,{\rm eV}^{-1}])$  and acceptor-like traps  $(g_{\rm A}(E)\,[{\rm cm}^{-3}\,{\rm eV}^{-1}])$ . Subsequently, they are modeled as a superposition of exponential and Gaussian functions [23] as

$$g_{GB}(E) \equiv \Delta X_{GB}(g_D(E) + g_A(E))$$
(21)



Fig. 2. Experimental C-V data for a p-channel poly-Si TFT. (a) Experimental  $C_{\rm GD}$ - $V_{\rm GD}$  and  $C_{\rm GS}$ - $V_{\rm GS}$  data. (b) CCFs;  $\alpha(V_{\rm GS})$  and  $\alpha(V_{\rm GD})$ .



Fig. 3. Experimental  $1/(d^2C/dV^2)$  curves for extracting the abrupt changing capacitance  $(C_{GS}(V_{GS,gb}), C_{GD}(V_{GD,gb}))$  from the C-V curves (minimum point of  $d^2V/dC^2$ ). (a) From  $C_{GS^-}V_{GS}$  curve. (b) From  $C_{GD^-}V_{GD}$  curve.



Fig. 4. TCAD Simulation parameters for the trap (a) Distribution of Trap A near source. (b) Distribution of Trap A near source.

$$g_{\rm D}(E) = N_{\rm td} \exp\left(-\frac{E - E_{\rm V}}{kT_{\rm td}}\right) + N_{\rm dd} \exp\left(-\left(\frac{E_{\rm V} - E_{\rm dd}}{kT_{\rm dd}}\right)^2\right)$$
(22)

$$g_{\rm A}(E) = N_{\rm ta} \exp\left(-\frac{E_{\rm C} - E}{kT_{\rm ta}}\right) + N_{\rm da} \exp\left(-\left(\frac{E_{\rm C} - E_{\rm da}}{kT_{\rm da}}\right)^2\right)$$
(23)

with characteristic parameters shown in Fig. 4.

Through the well-correlated  $\alpha(V_{\rm GS})$  and  $\alpha(V_{\rm GD})$  data combined with the  $1/(d^2C_{\rm GD}/d{V_{\rm G}}^2)$  plot, we extracted two trap locations from  $C_{\rm GS}$ - $V_{\rm GS}$  and  $C_{\rm GD}$ - $V_{\rm GD}$  curves using the proposed fully electrical C-V technique (Fig. 5).

To simplify the comparison, we simulated various splits of locations ( $X_{\rm t}=0.1$ –0.9 [µm] from the drain) for a single trap in p-channel LTPS TFTs with  $L_{\rm ch}=1$  [µm]. Fig. 6(a) shows the simulated  $C_{\rm GD}$ - $V_{\rm GD}$  curves with various locations of discrete traps. Fig. 6(b) shows a comparison of the extracted  $X_{\rm GB}$  through the proposed C-V technique and those set in the TCAD simulation. As expected, extracted  $X_{\rm GB}$  from the calculated C-V curves is consistent with the TCAD setup for the multiple trap locations.

Furthermore, we also simulated LTPS TFTs with  $L_{\rm ch}=1~[\mu m]$  and double traps ( $X_{\rm GB1}=0.4$  and  $X_{\rm GB2}=0.8~[\mu m]$ ) along the channel, as

shown in Figs. 7 and 8. When the effective channel length extends from the source to the drain ( $C_{\rm GS}$ - $V_{\rm GS}$  configuration), we observed two abrupt changes in the C-V curve, at the corresponding locations ( $X_{\rm GB1}$  and  $X_{\rm GB2}$ ) with a large amount of trap charges ( $Q_{\rm GB}$ ;  $g_{\rm GB}(E)$ ). Finally, we obtained two grain boundary locations from  $C_{\rm GS}$ - $V_{\rm GS}$  plot: one located at  $X_{\rm GB1}=0.417$  [µm] and another at  $X_{\rm GB2}=0.859$  [µm] from the drain by  $C_{\rm GS}$ - $V_{\rm GS}$  curve. On the other hand, When the effective channel length extends from the drain to the source ( $C_{\rm GD}$ - $V_{\rm GD}$  configuration), we could extract only one of the grain boundaries from  $C_{\rm GD}$ - $V_{\rm GD}$  curve. This is because the first grain boundary with a high density of traps screens the next grain boundary with a low-density trap. From this, it can be seen that only the trap positions of high concentration are extracted from the gate capacitance. It also shows that the responsive capacitance increases with increasing the effective channel length.

#### 5. Conclusions

We proposed a non-destructive C-V technique for extraction of the laterally distributed trap locations  $(X_t)$  in FETs, including MOSFETs and TFTs with an amorphous and poly-crystalline channel. The trap



Fig. 5. (a) Simulated C-V data. (b) CCFs  $\alpha$  ( $V_{\rm GS}$ ) and  $\alpha$  ( $V_{\rm GD}$ ) data. For consistent simulation for the C-V data,  $\alpha$  ( $V_{\rm GS}$ ) and  $\alpha$  ( $V_{\rm GD}$ ) data correlation was considered prior to the C-V data for the overlap capacitance.

locations can be mapped by combining the channel conduction factor with the transition gate bias for the abrupt change in the C-V data. This technique can be applied to characterize a single or multiple trap locations along the channel in FETs, inasmuch as the trap charges are sufficiently able to create an abrupt change in the C-V curves.

We verified the proposed technique experimentally and applied the results to p-channel poly-Si TFTs to extract the grain boundary locations  $(X_{\rm GB})$  from the gate bias-dependent C-V data. The extracted  $X_{\rm GB}$  were

consistent with those obtained from the TCAD simulation. Furthermore, we obtained a dominant trap at  $X_{\rm GB1}=3.13\,[\mu{\rm m}]$  from the source, and another at  $X_{\rm GB2}=3.70\,[\mu{\rm m}]$  from the drain. We expect that the proposed C-V technique, which is non-destructive and fully electrical, will be useful in the characterization of the trap locations in FETs. Moreover, this technique is expected to be useful in the characterization of interface and bulk trap locations along the channel in FETs, whether they are inversion channel MOSFETs or TFTs with amorphous and poly-crystalline channel.



Fig. 6. TCAD simulation result for p-channel poly-Si TFT with various trap locations (a) simulated  $C_{\rm GD}$ - $V_{\rm GD}$  data with various locations of single trap locations (b) extracted trap locations for the  $C_{\rm GD}$ - $V_{\rm GD}$  data through the proposed C-V technique compared with trap locations in the TCAD setup for various trap locations.



Fig. 7. TCAD simulation result for p-channel poly-Si TFT with double grain boundaries. (a) Grain boundary locations. (b) Simulated  $C_{GS}$ - $V_{GS}$  and  $C_{GD}$ - $V_{GD}$  plots with two ( $X_{GBA} = 0.4$  and  $X_{GBB} = 0.8$  [µm]). From the  $C_{GD}$ - $V_{GD}$  plot, two grain boundaries ( $X_{GB} = 0.417$  and 0.859 [µm]) are extracted.



Fig. 8. TCAD Simulation parameters for identifying effects with trap concentration. (a) Distribution of low concentration Trap A near source. (b) Distribution of high concentration Trap A near source.

#### Acknowledgments

This work was supported by the National Research Foundation of Korea (NRF) Grant funded by the Korean Government (MSIP) (No. 2017R1A2B4007820 and No. 2016R1A5A1012966), and the CAD software was supported by Silvaco and IC Design Education Center.

### References

- [1] Choi S, Kim H, Kim CJH-S, Choi S-J, Kim DM, Park J, et al. A study on the degradation of In-Ga-Zn-O thin-film transistor under current stress by local variation in density of states and trapped charge distribution. IEEE Electron Device Lett 2015;36(7):690-2. https://doi.org/10.1109/LED.2015.2438333.
- [2] Kim JI, Cho I-T, Joe S-M, Jeong C-Y, Lee D, Kwon H-I, et al. Effect of temperature and electric field on degradation in amorphous InGaZnO TFTs under positive gate and drain bias stress. IEEE Electron Device Lett 2014;35(4):458–60. https://doi. org/10.1109/LED.2014.2306818.
- [3] Dai M, Jiang J, Yang Y, Wu G, Wan Q. Density-of-state and trap modeling of low-voltage eletric-double-layer TFTs. IEEE Electron Device Lett 2011;32(4):512–4. https://doi.org/10.1109/LED.2011.2106194.
- [4] Bae H, Noh J, Alghamdi S, Si M, Ye PD. Ultraviolet light-based current-voltage method for simultaneous extraction of donor- and acceptor-like interface traps in β-Ga<sub>2</sub>O<sub>3</sub> FETs. IEEE Electron Device Lett 2018;39(11):1708–11. https://doi.org/10. 1109/LFD.2018.2871801.
- [5] Hsieh S-I, Chen H-T, Chen C-L, King YC. MONOS memory in sequential laterally solidified low-temperature poly-Si TFTs. IEEE Electron Device Lett Apr. 2006;27(4):272-4. https://doi.org/10.1109/LED.2006.871538.
- [6] Lee H, Lee J, Baek S, Jeong WH, Lee Y, Yang T, et al. Highly enhanced performance of network channel polysilicon thin-film transistors. IEEE Electron Device Lett 2017;38(2):187–90. https://doi.org/10.1109/LED.2016.2636924.
- [7] Kimura M, Dimitriadis CA. Characteristic degradation of poly-Si thin-film transistors with large grain from the view point of grain boundary location. IEEE Electron Device Lett 2011;58(6):1748–51. https://doi.org/10.1109/TED.2011.2135356.
- [8] Choi D-H, Matsumura M. The annealing effects of Eximer laser- produced large-grain poly-Si thin-film transistors. Jpn J Appl Phys 1994;33(1B):L83–6. https://doi.org/10.1143/JJAP.33.183
- [9] Kuriyama H, Nohda T, Aya Y, Kuwahara T, Wakisaka K, Kiyama S, et al. Comprehensive study of lateral grain growth in poly-Si by eximer laser annealing and its application to thin film transistors. Jpn J Appl Phys 1994;33(10):5657–62. https://doi.org/10.1143/JJAP.33.5657.
- [10] Kouvatsos DN, Voutsas AT, Hatalis MK. High-performance thin-film transistors in large grain size polysilicon deposited by thermal decomposition of disilane. IEEE

- Trans Electron Devices 1996;43(9):1399–406. https://doi.org/10.1109/16.535325. [11] Oh C-H, Matsumura M. A proposed single grain-boundary thin-film transistor. IEEE
- Electron Device Lett 2001;22(1):20–2. https://doi.org/10.1109/55.892431.
  [12] Yamaguchi K. Modeling and characterization of polycrystalline-silicon thin-film transistors with a channel-length comparable to a grain size. J Appl Phys
- 2001;89(1):589–95. https://doi.org/10.1063/1.1319322.
   [13] Inoue S, Utsunomiya S, Saeki T, Shimoda T. Surface-free technology by laser annealing (SUFTLA) and its application to poly-Si TFT-LCDs on plastic film with integrated drivers. IEEE Trans Electron Devices 2002;49(8):1353–60. https://doi.org/10.1109/TFD.2002.801294.
- [14] Keum CM, Kim JK, Moon SJ, Joo SK, Bae BS. Low- temperature poly-silicon thinfilm transistor developed without ion doping. J Inf Display 2014;15(3):135–8. https://doi.org/10.1080/15980316.2014.950613.
- [15] Hatalis MK, Greve DW. High-performance thin-film transistors in low-temperature crystallized LPCVD amorphous silicon films. IEEE Electron Device Lett 1987;8(8):361–4. https://doi.org/10.1109/EDL.1987.26660.
- [16] Kimura M, Inoue S, Shimoda T, Tam SW-B, Lui OKB, Migliorato P, et al. Extraction of trap states in laser-crystallized polycrystalline-silicon thin-film transistors and analysis of degradation by self-heating. J Appl Phys 2002;91(3855). https://doi. org/10.1063/1.1446238.
- [17] Kimura M, Nozawa R, Inoue S, Shimoda T, Lui BO-K, Tam SW-B, et al. Extraction of trap states at the oxide-silicon interface and grain boundary for polycrystalline silicon thin-film transistors. Jpn J Appl Phys 2001;40(pt. 1 9A):5227–36. https://doi. org/10.1143/JJAP.40.5227.
- [18] Tam SW-B, Migliorato P, Lui OKB, Quinn MJ. Observation of "Capacitance Overshoot" in the transient current measurement of polysilicon TFT's. IEEE Trans Electron Devices 1999;46(1). https://doi.org/10.1109/16.737451.
- [19] Kimura M, Inoue S, Shimoda T. Dependence of polycrystalline silicon thin-film transistor characteristics on the grain-boundary location. J Appl Phys 2001;89(1):596–600. https://doi.org/10.1063/1.1329141.
- [20] Ikeda H. Evaluation of grain boundary trap states in polycrystalline-silicon thin-film transistors by mobility and capacitance measurements. J Appl Phys 2002;91(7):4636–45. https://doi.org/10.1063/1.1454202.
- [21] Walker PM, Mizuta H, Uno S, Furuta Y, Hasko DG. Improved off-current and Subthreshold Slope in aggressively scaled poly-Si TFTs with a single grain boundary in the channel. IEEE Trans Electron Devices 2004;51(2):212–9. https://doi.org/10. 1109/TED.2003.821577.
- [22] Walker PM, Uno S, Mizuta H. Simulation study of the dependence of submicron polysilicon thin-film transistor output characteristics on grain boundary position. Jpn J Appl Phys 2005;44(12):8322–8. https://doi.org/10.1143/JJAP.44.8322.
- [23] Choi H, Lee J, Bae H, Choi S-J, Kim DH, Kim DM. Bias- dependent effective channel length for extraction of subgap DOS by capacitance-voltage characteristics in amorphous semiconductor TFTs. IEEE Trans. Electron Devices 2015;62(8):2689–94. https://doi.org/10.1109/TED.2015.2443492.



Han Bin Yoo received the B.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2018, where he is currently pursuing the M.S. degree with the Department of Electrical Engineering.



Sung-Jin Choi received the M.S. and Ph.D. degrees in electrical engineering from Korea Advanced Institute of Science and Technology, Daejeon, Korea, in 2012. He is currently an Associate Professor with the School of Electrical Engineering, Kookmin University, Seoul, Korea.



**Junyeap Kim** received the B.S. and M.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2017, and 2019.



Dae Hwan Kim (M'08–SM'12) received the B.S., M.S., and Ph.D. degrees in electrical engineering from Seoul National University, Seoul, Korea, in 1996, 1998, and 2002, respectively. He is currently a Professor with the School of Electrical Engineering, Kookmin University, Seoul, Korea. His current research interests include nanoCMOS, oxide and organic thin-film transistors, biosensors, and neuromorphic devices.



**Jintae Yu** received the B.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2019, where he is currently pursuing the M.S. degree with the Department of Electrical Engineering.



Dong Myong Kim (S'86–M'88) received the B.S. (magna cum laude) and M.S. degrees in electronics engineering from Seoul National University, Seoul, Korea, in 1986 and 1988, respectively, and the Ph.D. degree in electrical engineering from the University of Minnesota, Twin Cities, MN, USA, in 1993. He has been with the School of Electrical Engineering, Kookmin University, Seoul, since 1993.



**Hyo-Jin Kim** received the B.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2018, where he is currently pursuing the M.S. degree with the Department of Electrical Engineering.

Han Bin Yoo, Junyeap Kim, Jintae Yu, Hyo-Jin Kim, Sung-Jin Choi,
Dae Hwan Kim, Dong Myong Kim\*
School of Electrical Engineering, Kookmin University, 77 Jeongneung-ro,
Seongbuk-gu, Seoul 02707, Republic of Korea
E-mail address: dmkim@kookmin.ac.kr (D.M. Kim).

<sup>\*</sup> Corresponding author.