ELSEVIER

Contents lists available at ScienceDirect

# Physica B: Condensed Matter

journal homepage: www.elsevier.com/locate/physb



# Determination of current transport characteristics in Au-Cu/CuO/n-Si Schottky diodes



Ö.Bayraklı Sürücü<sup>a,b,\*</sup>, H.H. Güllü<sup>c</sup>, M. Terlemezoglu<sup>b,d,e</sup>, D.E. Yildiz<sup>f</sup>, M. Parlak<sup>b,d</sup>

- <sup>a</sup> Department of Physics, Kırsehir Ahi Evran University, 40100, Kırsehir, Turkey
- <sup>b</sup> Center for Solar Energy Research and Applications (GÜNAM), METU, 06800, Ankara, Turkey
- <sup>c</sup> Department of Electrical and Electronics Engineering, Atilim University, 06836, Ankara, Turkey
- <sup>d</sup> Department of Physics, Middle East Technical University (METU), 06800, Ankara, Turkey
- <sup>e</sup> Department of Physics, Tekirdag Namık Kemal University, 59030, Tekirdag, Turkey
- f Department of Physics, Hitit University, 19030, Corum, Turkey

#### ARTICLE INFO

Keywords: Thin film Schottky diode Transport mechanism Gaussian distribution

#### ABSTRACT

In this study, the material properties of CuO thin films fabricated by sputtering technique and electrical properties of CuO/n-Si structure were reported. Temperature-dependent current-voltage (I-V) measurement was carried out to determine the detail electrical characteristics of this structure. The anomaly in thermionic emission (TE) model related to barrier height inhomogeneity at the interface was obtained from the forward bias I-V analysis. The current transport mechanism at the junction was determined under the assumption of TE with Gaussian distribution of barrier height. In this analysis, standard deviation and mean zero bias barrier height were evaluated as 0.176 and 1.48 eV, respectively. Depending on the change in the diode parameters with temperature, Richardson constant was recalculated as  $110.20 \, \text{Acm}^{-2} \text{K}^{-2}$  with the help of modified Richardson plot. In addition, density of states at the interface were determined by using the forward bias I-V results.

# 1. Introduction

In recent years, transition metal oxides have great importance in many electronic device applications due to their unique material properties as an interfacial layer at metal-semiconductor (MS) diodes [1,2]. These properties are subject of interest for various applications as transistors, photovoltaics and gas sensors [2-5]. Among these metal oxides, copper oxide (CuO) which is the member of the family of II-VI oxide semiconductor with p-type semiconductor characteristics is getting wide attention as a promising candidate in various microelectronic and optoelectronic applications. In this case, the advantages of abundance and non-toxicity attract a broad spectrum of applications due to cost-effectiveness in the mass production and large-scale applications [6-8]. In addition, it shows highly effective optical characteristics in visible light with a direct band gap in the interval of 1.3 eV-2.1 eV and therefore it is widely used in the photovoltaics and photodetectors [7–10]. In addition, it is a class of material in gas sensors in the case of chemical sensitivity and high absorption of reactive gases [11,12].

CuO/Si diode is of considerable interest in the integration of optoelectronic devices based on the suitable material properties, cost-effective fabrication and constituent materials, and non-toxicity of CuO thin film and the cheapness of n-Si wafer substrate with well-known material parameters [9]. In literature, variety of deposition techniques including thermal evaporation [13], sputtering [6–8,11], chemical vapor deposition [14], chemical bath [15], spin coating [16], spray pyrolysis [17], sol-gel [9], electro deposition [18] and successive ionic layer adsorption and reaction method [12,19] have been reported for the synthesis of CuO thin films. Although CuO-based devices have been studied in the analysis of dark I-V characteristics [8,12,20], photocurrent response [5,21,22] and sensitivity to gas molecules [11,12], detailed understanding on the device characteristics including investigation of main diode parameters and dominant carrier transport mechanisms have still not been achieved.

There has been considerable interest in the experimental studies of MS type Schottky diodes and electrical characteristics of these diode structures can be modified by interlayer between metal and semiconductor [23,24]. In this case, the performance of these devices is mainly influenced by the formation and characteristics of the interface states, and also series resistance ( $R_s$ ) and interface layer thickness [23–27]. According to the literature, various models have been proposed to describe the effects of interface state and carrier transport across this layer. Among these, TE theory is found to be the most

<sup>\*</sup> Corresponding author. Department of Physics, Kırsehir Ahi Evran University, 40100, Kırsehir, Turkey. E-mail address: ozgebayrakli@gmail.com (Ö.B. Sürücü).

appropriate model to investigate the parameters for these diodes. On the other hand, depending on the possible barrier in homogeneities at the interface and  $(R_s)$  effect, I-V characteristics usually deviate from the ideal TE model, and determination of the current transport mechanism becomes more complicated [27].

In the present study, CuO films were coated onto glass and n-type silicon substrates by RF magnetron sputtering technique with the advantageous on control of both deposition rate and atomic composition in the deposition of thin films at low substrate temperatures [6]. Material characteristics of the deposited CuO film layer were investigated via X-ray diffraction (XRD), scanning electron microscope (SEM) imaging and energy dispersive X-ray spectroscopy (EDS) analysis. Hall Effect measurement was also performed at room temperature to determine the electrical properties of the films by using Nanomagnetic Hall Effect system at a magnetic field strength of 0.9 T. In literature, although there are several works on the fabrication and characterization of CuO/Si type of diode structure, the formation of Schottky barrier and interface properties have not been extensively reported. Since, temperature-dependent electrical measurements are mostly required to give detailed information on the conduction process at the interface, I-V measurements were performed in the wide temperature range in between 220 and 360 K to investigate the formation of barrier height and conduction mechanisms in this structure.

## 2. Experimental details

CuO thin films were deposited on soda-lime glass (SLG) and oneside polished n-type silicon wafer with a resistivity values of  $1-10 \Omega$ -cm using single CuO target (99.9% pure Kurt J. Lesker) by RF magnetron sputtering technique [28]. SLG substrates were ultrasonically cleaned using acetone, isopropyl alcohol and hydrogen peroxide solutions, and wafer substrates were chemically cleaned applying standard RCA procedures for removing contaminants [29]. Prior to the deposition steps, the native oxide layer was etched on the surface of the Si wafer using a diluted hydrogen fluoride solution. Al elemental evaporation and after this deposition step, 450 °C subsequent annealing under nitrogen atmosphere were performed to form ohmic back contact on the wafer substrate [5]. After loading the substrates to the single magnetron sputtering system, the base vacuum was lowered to about  $10^{-5}$  Pa, and during the deposition, it was kept at  $10^{-1}$  Pa under pure argon flow to the chamber. The substrates were maintained at room temperature and the deposition were performed with 100 W sputter power under 5 sccm argon flow after the pre-sputtering as a process to clean the target surface in a pure argon plasma. The deposition rate and thickness of the deposited film on the substrates were measured in-situ quartz crystal connected to Inficon XTM/2 deposition monitor. As a result of several optimization processes on the deposition parameters, CuO thin film layer was deposited on substrate surfaces with about 1.0 Å/s deposition rate and final thickness was measured by Dektak 6 M profilometer as about 250 nm. The crystallinity of the deposited films was investigated by Rigaku Miniflex X-ray diffraction (XRD) system equipped with Cu-Kα radiation source (λ = 1.54 Å). Top-view surface image was obtained by Zeiss EVO15 model scanning electron microscope (SEM) and the atomic percentage of the elements in the composition was determined by energy dispersive X-ray spectroscopy (EDS) detector attached to SEM. Optical measurements were carried out by PerkinElmer Lambda 45 UV/VIS/NIR spectrophotometer in the wavelength range of 300-1000 nm. Following to deposition of CuO/Si/Al layers, the fabricated diode structures were completed with elemental Cu-Au front metal contact deposition through front surface of the CuO film with dotpatterned (with the radius of 700 µm) Cu masks (see Fig. 1). In this diode, thermally evaporated Au layer was used as a front metal contact on the CuO film layer, however, at the interface, very thin Cu was evaporated on the CuO thin film surface to increase the sticking probability and durability of this contact. In the literature, there are many works about single layer metal contact [30-33]. On the other hand,



Fig. 1. The schematic diagram for Au-Cu/CuO/n-Si/Al Schottky diode.

metal contacts such as Cu-Au was found to be increase the hardness of the contact material [34,35].

After contact deposition step, the samples were annealed at  $100\,^{\circ}\mathrm{C}$  under the nitrogen atmosphere to enhance the top contact behavior. I-V measurements were carried out using a compact system controlled by Labview software and Keithley 2401 sourcemeter. For the temperature-dependent measurement, the samples were mounted on cold head of Closed Cycle Cryogenics helium cryostat and sample temperature was controlled by LakeShore 331 temperature controller. The measurement temperature was in the temperature range of 220–360 K increased by 20 K steps under dark condition.

#### 3. Results and discussion

The elemental analysis and surface morphology of the CuO thin films were studied by EDS and SEM measurements, respectively. According to the EDS analysis given in Fig. 2(a), atomic percentage of Cu and O was found as 40–60% in the structure by ignoring the atomic percentage of Si. In addition, from the  $10\times10~\mu\text{m}^2$  scan area of SEM given in Fig. 2 (b), a uniform surface was observed. The crystallinity nature of the sputtered film layer and crystalline phases in this structure were investigated from the XRD profile given in Fig. 2 (c). From this XRD pattern, the deposited thin film was found in polycrystalline behavior with two distinct peaks as shown. In a close agreement with the literature, this structure was found to be oriented along (111) direction as the main peak orientation and the second characteristic peak indicated (020) orientation direction [2,6–8,21].

In order to investigate optical properties of the deposited CuO thin films, optical transmission measurement was carried out at room temperature in the wavelength range of 300–1000 nm. As shown in Fig. 3, the transmission values were found in between 20 and 40% in the visible region with 80% maximum value in the whole spectrum. Additionally, the optical band gap of the films was estimated by a Tauc plot given in Fig. 3 as an inset [36] and the extrapolation of the linear part of this plot shows about 2.1 eV band gap energy for these samples [2,8,21]. The band gap of the film indicates that these films are transparent to the incident solar radiation when compared to the ideal band gap of the absorber layer and n-Si layer.

The deposited Au-Cu/CuO/Si/Al sandwich structure includes the oxide CuO semiconductor layer at MS interface. According to the results of room temperature Hall Effect measurement, it shows a p-type conductivity characteristic. The conductivity value was extracted from four-point probe Van der Pauw measurement as about  $10^1~(\Omega~cm)^{-1}$  and the Hall mobility and carrier concentration of this layer, were calculated as about  $4~cm^2/V$ .s and  $10^{19}~cm^{-3}$ , respectively. These experimental results are comparable to the literature [20].

The current transport properties and the diode parameters of CuO/n-Si structure were determined by studying the temperature-dependent I-V results using thermionic emission (TE) theory. The temperature dependence of the diode's I-V characteristics in the temperature range of 220–360 K is illustrated in Fig. 4.

The current through the junction barrier at the region of forward



Fig. 2. EDS results (a), SEM image (b) of CuO thin films deposited onto Si substrates and XRD results of CuO thin films deposited onto glass substrate.



**Fig. 3.** Transmission spectrum and characteristics Tauc plot (inset) of CuO thin films deposited onto glass substrate.

bias could be stated with the deviation from ideality as [37,38];

$$I = I_0 \left[ exp \left( \frac{q(V - IR_s)}{nkT} \right) - 1 \right]$$
 (1)

where  $I_0$  is the reverse saturation current, q is the electronic charge, V is the applied forward bias voltage,  $IR_s$  term is the voltage drop under the series resistance effect  $(R_s)$ , n is the ideality factor, k is the Boltzmann constant and T is the ambient temperature.  $I_0$  can be expressed as;

$$I_0 = AA^*T^2 \exp\left(-\frac{q\emptyset_{b0}}{kT}\right) \tag{2}$$

Here, A and  $A^*$  are the effective diode area and Richardson constant, respectively; and  $\emptyset_{b0}$  represents the zero bias barrier height. Using Eq. (2),  $A^*$  was determined by using the nearly free electrons in vacuum



Fig. 4. Temperature dependent I-V plots of CuO/n-Si Schottky diode. Inset shows the selected linear region of ln(I)-V plots in the voltage range of 0.1 and 0.4 V.

with TE assumptions [39].

n is also an indicative parameter for the determination of the dominant current transport mechanism in the junction. From Eq. (1), the n values can be obtained from

$$n = \frac{q}{kT} \left( \frac{dV}{d\ln(I)} \right) \tag{3}$$

n values for each temperature were deduced from the linear region of Fig. 3 using Eq. (3) and these values are listed in Table 1. The change in these values with the temperature is also given in Fig. 5. As seen from the figure, n values decreases with increasing temperature.

 $\emptyset_{b0}$  could be obtained from the  $I_0$  value as;

Table 1
The device parameters obtained from temperature dependent I-V characteristics

| T(K) | Ideality<br>factor (n) | Saturation Current $(I_0(A) \times 10^{-11})$ | Zero Bias<br>Barrier Height<br>(Ø <sub>b0</sub> (eV)) | Interface States (D <sub>it</sub> )<br>(eV.cm <sup>2</sup> ) <sup>-1</sup> x10 <sup>13</sup> |  |
|------|------------------------|-----------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------|--|
| 220  | 1.56                   | 4.02                                          | 0.67                                                  | 6.85                                                                                         |  |
| 240  | 1.47                   | 7.30                                          | 0.72                                                  | 5.76                                                                                         |  |
| 260  | 1.38                   | 9.13                                          | 0.78                                                  | 4.65                                                                                         |  |
| 280  | 1.33                   | 8.73                                          | 0.84                                                  | 3.70                                                                                         |  |
| 300  | 1.29                   | 35.33                                         | 0.87                                                  | 3.61                                                                                         |  |
| 320  | 1.26                   | 94.80                                         | 0.91                                                  | 3.52                                                                                         |  |
| 340  | 1.22                   | 175.00                                        | 0.95                                                  | 2.69                                                                                         |  |
| 360  | 1.17                   | 334.75                                        | 0.99                                                  | 2.10                                                                                         |  |
|      |                        |                                               |                                                       |                                                                                              |  |



Fig. 5. Variation of  $\emptyset_{b0}$  and n with temperature for CuO/n-Si Schottky diode.

$$\varnothing_{bo} = \frac{kT}{q} \ln \left( \frac{AA^*T^2}{I_o} \right) \tag{4}$$

The calculated  $\varnothing_{b0}$  values for each temperature are tabulated in Table 1 and the variation of  $\varnothing_{b0}$  with the temperature is shown in Fig. 5. It is indicated that  $\varnothing_{b0}$  values increase with increasing temperature. The rise in  $\varnothing_{b0}$  could be correlated with the free carriers having sufficient energy to exceed the barriers, so they can contribute to the conduction with increasing temperature [40].

As inferred from Fig. 4 and Table 1,  $\varnothing_{b0}$  and n values are inversely proportional to each other with increasing temperature. This variation might be due to the formation of non-homogeneity in the barrier height. In addition, the higher than unity value of ncan be the indication of laterally inhomogeneity in diode structures [37]. Therefore, the additional current transport mechanism to TE model could be required to analyze the current flow in the junction. It is found that there is a linear correlation in between the obtained  $\varnothing_{b0}$  and n values as illustrated in Fig. 6. This inverse linear behavior can be ascribed to the lateral inhomogeneity in the barrier height according to the Tung's approach [28,41]. A laterally homogeneous value of barrier height (lateral barrier height) was determined as about 1.13 eV for the junction from the extrapolation of this linear correlation to n=1.

The ascertained deviations from the analysis of I–V characteristics on the application of the TE model in the current flow characteristics of the fabricated structure could be modeled Gaussian distribution (GD) of the barrier height at the junction interface [42]. TE mechanism with GD of the barrier height is applied due consideration of barrier inhomogeneity with localized low barrier patches at the interface. Therefore, by utilizing standard statistical distribution, the current transport theories for homogeneous barrier height was widened with covering the effect of inhomogeneous barrier formation and the distribution of the inhomogeneity in the barrier height. The temperature



Fig. 6. Relation between  $\emptyset_{b0}$  and n for CuO/n-Si Schottky diode.

dependence of Øbodistribution could be given in terms of GD as

$$\emptyset_{ap} = \bar{\emptyset}_{b0} - \frac{q\sigma_s^2}{2kT} \tag{5}$$

where  $\varnothing_{ap}$  represents the apparent barrier height from the modification of barrier height expression [43],  $\sigma_s$  represents the standard deviation in T variation of barrier height and  $\bar{\varnothing}_{b0}$  represents the mean value [36]. At this point,  $\sigma_s$  is used in order to determine the deviation from the homogeneity of barrier height in the junction [36]. Using the plot of  $\varnothing_{b0}$  vs q/2kT having a linear relation,  $\bar{\varnothing}_{b0}$  and  $\sigma_s$  values were determined as 1.48 eV and 0.176 (about % 18), respectively. Hence, it is indicated the existence of an interfacial inhomogeneity with a GD of barrier height at the interface [28,42].

In addition, this modification could be applied to ideality factor n as the distribution functions in barrier height expression. Hence, the modified ideality factor n could be expressed as,

$$\left(\frac{1}{n_{ap}} - 1\right) = -\rho_2 + \frac{q\rho_3}{2kT} \tag{6}$$

where,  $n_{ap}$  is an apparent ideality factor which describes the barrier distribution with having any voltage dependence [42]. The parameters labeled as  $\rho_2$  and  $\rho_3$  represents the bias dependence of  $\tilde{\varnothing}_{b0}$  and  $\sigma_s$ , respectively. These parameters point out the voltage deformation of the barrier height distribution. As a matter of fact, Eq. (6) implies the effect of temperature on n and it could be used as a measurement for the homogenization of the barrier distribution [39,42].

The parameters were calculated from the slope and intercept of the linear relation given in Fig. 8 as,  $\rho_2=0.0198~V$  and  $\rho_3=0.160$ , respectively.

Besides, Richardson constant for this sample could also be obtained experimentally using the results of the GD of barrier height with the relation as given below [39,44],

$$\left(\frac{I_0}{T^2}\right) - \left(\frac{q^2 \sigma_s^2}{2k^2 T^2}\right) = \ln(AA^*) - \frac{q\bar{\emptyset}_{b0}}{kT} \tag{7}$$

Fig. 9 shows a straight line which belongs to I-V relation with the modification under the assumption of GD. The slope of this straight line gives  $\bar{\mathcal{O}}_{b0}$  and extrapolation value is used to determine A\* for a given diode area A [45,46], As shown in both Figs. 7 and 9,  $\bar{\mathcal{O}}_{b0}$  value was found to be about 1.48 eV A\* was calculated as 110.20 A/cm²K² and this value is in a good agreement with the expected value for the active semiconductor layer as 112 A/cm²K² [24].

Another device parameter effects the device performance is the value of series resistance  $(R_s)$  that is the total resistance of bulk of the semiconductor, contact wires and ohmic contacts. There are several



**Fig. 7.** Plot of Ø<sub>b0</sub> vs q/2kT for CuO/n-Si Schottky diode.



Fig. 8. Plot of  $(n^{-1}-1)$  vs q/2kT for CuO/n-Si Schottky diode.



**Fig. 9.** Plot of  $\ln(I_0/T^2) - (q^2\sigma_0^2)/(2k^2T^2)$  vs q/kT for CuO/n-Si Schottky diode.

methods to determine the  $R_s$  value of a diode such as Ohm's law  $(R_s = dV_i/dI_i)$ , Cheung's functions and Norde method [47,48]. In this work, the modified Norde method was utilized to find out the values of both  $R_s$  and  $\varnothing_{b0}$ . Fig. 10(a) illustrates the voltage dependence F(V) versus V(V) plot for CuO/n-Si Schottky diode at different temperatures.

According to this alternative method,  $\emptyset_{b0}$  and  $R_s$  values could be determined by using the expression as given;

$$F(V) = \frac{V}{Y} - \frac{kT}{q} \left[ ln \left( \frac{I(V)}{AA^*T^2} \right) \right]$$
(8)

where Y is an integer and should be chosen greater than n [39]. In addition,  $\emptyset_{b0}$  value is given as;

$$\emptyset_{b0} = F(V_0) + \frac{V_0}{\gamma} - \frac{kT}{q}$$
 (9)

where  $F(V_0)$  and  $V_0$  are denoted as the minimum point of F(V) and the minimum voltage corresponds to  $F(V_0)$ , respectively.

$$R_{s} = \frac{kT(\gamma - n)}{qI_{0}} \tag{10}$$

Also,  $R_s$  value is given as; where  $I_0$ the minimum current is corresponding to  $F(V_0)$ .

Using Eqs. (9) and (10),  $\emptyset_{b0}$  and  $R_s$  values were determined for each temperature and listed in.

Table 2. As can be seen from Table 2, there is a slight difference in the  $\emptyset_{b0}$  values obtained from TE analysis and Norde Method, which could be originated from Norde Method with by the assuming the barrier in the junction as an ideal diode (taking n = 1) [49].

In addition, Rs values have been calculated from both Cheung Method and parasitic resistance calculation " $R_i = dV_i/d (I_i)$ " in order to compare the values obtained from Norde Method and listed in Table 2. Fig. 10 (b) illustrates the plots of the dV/dln(I) versus I and H(I) versus I for different temperatures in a wide range from 220 to 360 K. These plots were used to determine the R<sub>s</sub> values from Cheung method. Fig. 11 illustrates the temperature dependence of R<sub>s</sub> values using each different method. As seen from the figure, there is a slight difference in the values of series resistance calculated from Cheung and Norde methods. This difference could results from the calculation methods. For instance; while Cheung's functions can only be applied for the nonlinear region of the forward bias I-V curve, Norde functions can be applied for the whole forward region of I-V curve of the diode [46]. Moreover, the values of R<sub>s</sub> decrease with increasing temperature, which is related to the lack of free carrier concentration at low temperatures [37].

The distribution of localized interface state density ( $D_{it}$ ) is another parameter to determine the performance of the devices. In order to investigate the values of  $D_{it}$  under the consideration of their values in equilibrium with semiconductor, the forward bias I-V results could be used [50]. When the n values greater than unity which is the non-ideal diode case, this behavior could be expressed as;

$$n(V) = 1 + \frac{\delta}{\epsilon_{i}} \left( \frac{\epsilon_{s}}{w_{D}} + qD_{it} \right) \tag{11}$$

where  $\delta$  is the interfacial insulator layer thickness calculated from high frequency Capacitance –Voltage (C-V) characteristics as few nanometer [24].  $\epsilon_i=3.9$  and  $\epsilon_s=11.8$  are the permittivity of interfacial insulator layer and semiconductor layer, respectively.  $W_D$  is the width of the space charge region which was calculated from  $C^{-2}$  vs V graph as  $100\,\text{nm}$  [24,42].  $D_{it}$  values were obtained as a function of  $E_c-E_{ss}$  values. The energy of the interface states  $E_{ss}$  with respect to the top of the conduction band at the surface of semiconductor can be expressed as

$$E_c - E_{ss} = q(\Phi_e - V) \tag{12}$$

where,  $\Phi_e$  represents the effective barrier height ant it has voltage dependence with the possible interface states in the diode structure [39].

Fig. 12 illustrates that interface state densities show a falling tendency with increasing temperature. This temperature dependency could be explained as interface layer's restructuring and the reordering with the effect of temperature [25]. Moreover, there is a clear shifting



Fig. 10. (a)F(V) versus V plot (b) dV/In(I) versus I (c) H(I) versus I for CuO/n-Si Schottky diode.

**Table 2**Norde and Cheung parameters for CuO/n-Si Schottky diode.

| T(K) | I <sub>0</sub> (A)   | V <sub>0</sub> (V) | Ø <sub>b0</sub> (Norde)<br>(eV) | $R_s$ - $F(V)$ $(k\Omega)$ | $R_s$ -dV/In(I) ( $k\Omega$ ) | $R_s$ -H(I) ( $k\Omega$ ) |
|------|----------------------|--------------------|---------------------------------|----------------------------|-------------------------------|---------------------------|
| 220  | $2.3 \times 10^{-6}$ | 0.32               | 0.37                            | 11.9                       | 12.4                          | 10.0                      |
| 240  | $2.3 \times 10^{-6}$ | 0.32               | 0.42                            | 10.2                       | 12.1                          | 9.38                      |
| 260  | $2.7 \times 10^{-6}$ | 0.32               | 0.45                            | 9.99                       | 10.0                          | 9.12                      |
| 280  | $2.9 \times 10^{-6}$ | 0.32               | 0.49                            | 8.89                       | 8.60                          | 8.72                      |
| 300  | $4.3 \times 10^{-6}$ | 0.32               | 0.53                            | 5.46                       | 6.11                          | 8.44                      |
| 320  | $5.8 \times 10^{-6}$ | 0.32               | 0.58                            | 3.40                       | 5.31                          | 8.14                      |
| 340  | $7.4 \times 10^{-6}$ | 0.32               | 0.63                            | 2.30                       | 5.10                          | 7.66                      |
| 360  | $1.3\times10^{-6}$   | 0.32               | 0.69                            | 1.02                       | 5.05                          | 7.27                      |



Fig. 11.  $R_{\rm s}$  versus T plots for CuO/n-Si Schottky diode obtained from Norde and Cheung method.

towards the conduction band in the  $D_{it}$  curves given in Fig. 12 (a), which could be considered due to the interfacial layer at different temperature [43].

#### 4. Conclusion

In this work, CuO/n-Si Schottky diode was fabricated by RF magnetron sputtering technique. Also, SEM, XRD and transmission measurements were carried out for CuO thin films deposited onto soda lime glass substrate to determine the material properties of CuO thin films. The deposited film was in polycrystalline nature with (111) direction as the main orientation direction. The optical band gap of the films was estimated as 2.1 eV by a Tauc plot. The current transport properties of CuO/n-Si Schottky diode was examined with TE method analyzing temperature-dependent forward bias I-V in the temperature range of 220–360 K. Analysis showed that both  $\emptyset_{b0}$  and  $I_0$  tend to increase while the ideality factor n decreases with the increasing temperature. This tendency was regarded to be depended on interface states, interfacial layer and series resistance. The deviation from the TE method was observed and this situation was evaluated with a GD of the barrier height. According to the modification of I-V analysis with Gaussian theory, the Richardson constant was determined as 110.20 A/cm<sup>2</sup>K<sup>2</sup> and this value is consistent with the literature. The modified Norde method was used to find the values of both  $R_s$  and  $\emptyset_{b0}$ . The values of  $R_s$ was found to have a sharp decreasing trend with increasing temperature, which was indication of the lack of free carrier concentration at low temperatures. In addition, Øb0 values increased with increasing temperature as observed from TE method analysis. The interface state densities Dit values were determined by using the forward bias I-V results. It was found that interface state densities had a decreasing behavior with increasing temperature. This temperature dependence was considered as interface layer's restructuring and the reordering with the effect of temperature.

# **Declaration of interests**

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

The authors declare the following financial interests/personal relationships which may be considered as potential competing interests:





Fig. 12. (a) D<sub>it</sub> versus E<sub>c</sub> -E<sub>ss</sub> and (b) variation of D<sub>it</sub> values with respect to T obtained from the I-V analysis.

### References

- S. Lany, Semiconducting transition metal oxides, J. Phys. Condens. Matter 27 (2015) 283203, https://doi.org/10.1088/0953-8984/27/28/283203.
- [2] A.A. Al-Ghamdi, M.H. Khedr, M. Shahnawaze Ansari, P.M.Z. Hasan, M.S. Abdelwahab, A.A. Farghali, RF sputtered CuO thin films: structural, optical and photocatalytic behavior, Phys. E Low-Dimensional Syst. Nanostructures. 81 (2016) 83–90, https://doi.org/10.1016/j.physe.2016.03.004.
- [3] J. Jang, S. Chung, H. Kang, V. Subramanian, P-type CuO and Cu2O transistors derived from a sol-gel copper (II) acetate monohydrate precursor, Thin Solid Films 600 (2016) 157–161, https://doi.org/10.1016/j.tsf.2016.01.036.
- [4] A. Dey, Semiconductor metal oxide gas sensors: a review, Mater. Sci. Eng. B 229 (2018) 206–217, https://doi.org/10.1016/j.mseb.2017.12.036.
- [5] F. Gao, X.-J. Liu, J.-S. Zhang, M.-Z. Song, N. Li, Photovoltaic properties of the p-CuO/n-Si heterojunction prepared through reactive magnetron sputtering, J. Appl. Phys. 111 (2012) 084507, https://doi.org/10.1063/1.4704382.
- [6] H. Zhu, J. Zhang, C. Li, F. Pan, T. Wang, B. Huang, Cu2O thin films deposited by reactive direct current magnetron sputtering, Thin Solid Films 517 (2009) 5700–5704, https://doi.org/10.1016/j.tsf.2009.02.127.
- [7] R. Shabu, A. Moses Ezhil Raj, C. Sanjeeviraja, C. Ravidhas, Assessment of CuO thin films for its suitablity as window absorbing layer in solar cell fabrications, Mater. Res. Bull. 68 (2015) 1–8, https://doi.org/10.1016/j.materresbull.2015.03.016.
- [8] C.R. Gobbiner, A.V.M. Ali, D. Kekuda, CuO/ZnO planar bilayer heterojunction grown by reactive dc magnetron sputtering, J. Mater. Sci. Mater. Electron. 26 (2015) 9801–9807, https://doi.org/10.1007/s10854-015-3652-5.
- [9] B. He, J. Xu, H. Ning, L. Zhao, H. Xing, C.-C. Chang, Y. Qin, L. Zhang, Preparation and optoelectrical properties of p-CuO/n-Si heterojunction by a simple sol–gel method, Int. J. Nanosci. 16 (2017) 1750013, https://doi.org/10.1142/ S0219581X17500132.
- [10] H.-S. Kim, M.D. Kumar, M. Patel, J. Kim, High-performing ITO/CuO/n-Si photodetector with ultrafast photoresponse, Sensors Actuators A Phys 252 (2016) 35–41, https://doi.org/10.1016/j.sna.2016.11.014.
- [11] P. Samarasekara, N.T.R.N. Kumara, N.U.S. Yapa, Sputtered copper oxide (CuO) thin films for gas sensor devices, J. Phys. Condens. Matter 18 (2006) 2417–2420, https://doi.org/10.1088/0953-8984/18/8/007.
- [12] S. Visalakshi, R. Kannan, S. Valanarasu, H.-S. Kim, A. Kathalingam, R. Chandramohan, Effect of bath concentration on the growth and photovoltaic response of SILAR-deposited CuO thin films, Appl. Phys. A 120 (2015) 1105–1111, https://doi.org/10.1007/s00339-015-9285-y.
- [13] L.S. Huang, S.G. Yang, T. Li, B.X. Gu, Y.W. Du, Y.N. Lu, S.Z. Shi, Preparation of large-scale cupric oxide nanowires by thermal evaporation method, J. Cryst. Growth 260 (2004) 130–135, https://doi.org/10.1016/j.jcrysgro.2003.08.012.
- [14] T. Maruyama, Copper oxide thin films prepared from copper dipivaloylmethanate and oxygen by chemical vapor deposition, Jpn. J. Appl. Phys. 37 (1998) 4099-4102, https://doi.org/10.1143/JJAP.37.4099.
- [15] D.P. Dubal, D.S. Dhawale, R.R. Salunkhe, V.S. Jamdade, C.D. Lokhande, Fabrication of copper oxide multilayer nanosheets for supercapacitor application, J. Alloy. Comp. 492 (2010) 26–30, https://doi.org/10.1016/j.jallcom.2009.11.149.
- [16] L. Armelao, D. Barreca, M. Bertapelle, G. Bottaro, C. Sada, E. Tondello, A sol-gel approach to nanophasic copper oxide thin films, Thin Solid Films 442 (2003) 48–52, https://doi.org/10.1016/S0040-6090(03)00940-4.
- [17] I. Singh, R.K. Bedi, Studies and correlation among the structural, electrical and gas response properties of aerosol spray deposited self assembled nanocrystalline CuO, Appl. Surf. Sci. 257 (2011) 7592–7599, https://doi.org/10.1016/j.apsusc.2011.03.
- [18] Y.C. Zhou, J.A. Switzer, Galvanostatic electrodeposition and microstructure of copper (I) oxide film, Mater. Res. Innov. 2 (1998) 22–27, https://doi.org/10.1007/ s100190050056.
- [19] K. Mageshwari, R. Sathyamoorthy, Physical properties of nanocrystalline CuO thin films prepared by the SILAR method, Mater. Sci. Semicond. Process. 16 (2013) 337–343, https://doi.org/10.1016/j.mssp.2012.09.016.
- [20] A. Tombak, M. Benhaliliba, Y.S. Ocak, T. Kiliçoglu, The novel transparent sputtered p-type CuO thin films and Ag/p-CuO/n-Si Schottky diode applications, Results Phys 5 (2015) 314–321, https://doi.org/10.1016/j.rinp.2015.11.001.

- [21] F.A. Akgul, G. Akgul, N. Yildirim, H.E. Unalan, R. Turan, Influence of thermal annealing on microstructural, morphological, optical properties and surface electronic structure of copper oxide thin films, Mater. Chem. Phys. 147 (2014) 987–995, https://doi.org/10.1016/j.matchemphys.2014.06.047.
- [22] P. Venkateswari, P. Thirunavukkarasu, M. Ramamurthy, M. Balaji, J. Chandrasekaran, Optimization and characterization of CuO thin films for P–N junction diode application by JNSP technique, Opt. - Int. J. Light Electron Opt. 140 (2017) 476–484, https://doi.org/10.1016/j.ijleo.2017.04.039.
- [23] B.L. Sharma, Metal-Semiconductor Schottky Barrier Junctions and Their Applications, Plenum Press, New York, 1984.
- [24] S.M. Sze, K.K. Ng, Physics of Semiconductor Devices, John Wiley & Sons, Inc., Hoboken, NJ, USA, 2006, https://doi.org/10.1002/0470068329.
- [25] F. Yigiterol, H.H. Güllü, Ö. Bayraklı, D.E. Yıldız, Temperature-dependent electrical characteristics of Au/Si3N4/4H n-SiC MIS diode, J. Electron. Mater. 47 (2018) 2979–2987, https://doi.org/10.1007/s11664-018-6155-3.
- [26] M. Terlemezoglu, Ö. Bayraklı, H.H. Güllü, T. Çolakoğlu, D.E. Yildiz, M. Parlak, Analysis of current conduction mechanism in CZTSSe/n-Si structure, J. Mater. Sci. Mater. Electron. (2018), https://doi.org/10.1007/s10854-017-8490-1.
- [27] W. Mönch, Barrier heights of real Schottky contacts explained by metal-induced gap states and lateral inhomogeneities, J. Vac. Sci. Technol. B Microelectron. Nanom. Struct. 17 (1999) 1867, https://doi.org/10.1116/1.590839.
- [28] H.H. Güllü, M. Terlemezoğlu, Ö. Bayraklı, D.E. Yıldız, M. Parlak, Investigation of carrier transport mechanisms in the Cu–Zn–Se based hetero-structure grown by sputtering technique, Can, J. Phys. 96 (2018) 816–825, https://doi.org/10.1139/ cjp-2017-0777.
- [29] W. Kern, The evolution of silicon wafer cleaning technology, J. Electrochem. Soc. 137 (1990) 1887, https://doi.org/10.1149/1.2086825.
- [30] S. Boughdachi, Y. Badali, Y. Azizian-Kalandaragh, Ş. Altındal, Current-transport mechanisms of the Al/(Bi2S3-PVA nanocomposite)/p-Si Schottky diodes in the temperature range between 220 K and 380 K, J. Electron. Mater. 47 (2018) 6945–6953, https://doi.org/10.1007/s11664-018-6593-y.
- [31] R. Mirzanezhad-Asl, A. Phirouznia, Ş. Altındal, Y. Badali, Y. Azizian-Kalandaragh, Fabrication, structural and electrical characterization of Au/(CuSe-polyvinyl alcohol)/n-Si (MPS) Schottky barrier structures, Phys. B Condens. Matter 561 (2019) 1–8, https://doi.org/10.1016/J.PHYSB.2019.02.046.
- [32] A. Büyükbaş-Uluşan, A. Tataroğlu, Y. Azizian-Kalandaragh, M. Koşal, Double-exponential current-voltage (I–V) and negative capacitance (NC) behavior of Al/ (CdSe-PVA)/p-Si/Al (MPS) structure, J. Mater. Sci. Mater. Electron. (2019), https://doi.org/10.1007/s10854-019-01291-3.
- [33] E.A. Akhlaghi, Y. Badali, S. Altindal, Y. Azizian-Kalandaragh, Preparation of mixed copper/PVA nanocomposites as an interface layer for fabrication of Al/Cu-PVA/p-Si Schottky structures, Phys. B Condens. Matter 546 (2018) 93–98, https://doi.org/10. 1016/J.PHYSB.2018.06.019.
- [34] Z. Jiang, Z. Gong, Z. Liu, Design and Simulation of Copper-Based Multimetal-Contact RF MEMS Switch, (2016), pp. 1130–1135.
- [35] R.A. Coutu, P.E. Kladitis, R. Cortez, R.E. Strawser, R.L. Crane, Micro-switches with sputtered Au,AuPd, Au-on-AuPt, and AuPtCu alloy electric contacts, Proc. 50th IEEE Holm Conf. Electr. Contacts 22nd Int. Conf. Electr. Contacts Electr. Contacts, IEEE, 2004, pp. 214–221, https://doi.org/10.1109/HOLM.2004.1353120 n.d..
- [36] D.L. Wood, J. Tauc, Weak absorption tails in amorphous semiconductors, Phys. Rev. B 5 (1972) 3144–3151, https://doi.org/10.1103/PhysRevB.5.3144.
- [37] S. Chand, J. Kumar, Current-voltage characteristics and barrier parameters of Pd<sub>2</sub> Si/p-Si(111) Schottky diodes in a wide temperature range, Semicond. Sci. Technol. 10 (1995) 1680–1688, https://doi.org/10.1088/0268-1242/10/12/019.
- [38] R.T. Tung, Recent advances in Schottky barrier concepts, Mater. Sci. Eng. R Rep. 35 (2001) 1–138, https://doi.org/10.1016/S0927-796X(01)00037-7.
- [39] H.H. Güllü, Ö. Bayraklı, D.E. Yildiz, M. Parlak, Study on the electrical properties of ZnSe/Si heterojunction diode, J. Mater. Sci. Mater. Electron. 28 (2017) 17806–17815, https://doi.org/10.1007/s10854-017-7721-9.
- [40] V. Janardhanam, H.-K. Lee, K.-H. Shim, H.-B. Hong, S.-H. Lee, K.-S. Ahn, C.-J. Choi, Temperature dependency and carrier transport mechanisms of Ti/p-type InP Schottky rectifiers, J. Alloy. Comp. 504 (2010) 146–150, https://doi.org/10.1016/ J.JALLCOM.2010.05.074.
- [41] A. Tataroğlu, Ş. Altındal, The analysis of the series resistance and interface states of MIS Schottky diodes at high temperatures using I–V characteristics, J. Alloy. Comp.

- 484 (2009) 405-409, https://doi.org/10.1016/j.jallcom.2009.04.119.
- [42] R.T. Tung, Electron transport at metal-semiconductor interfaces: general theory, Phys. Rev. B 45 (1992) 13509–13523, https://doi.org/10.1103/PhysRevB.45. 13509.
- [43] W. Mönch, Barrier heights of metal contacts on H-terminated diamond: Explanation by metal-induced gap states and interface dipoles, Europhys. Lett. 27 (1994) 479–484, https://doi.org/10.1209/0295-5075/27/6/012.
- [44] Ş. Aydoğan, M. Sağlam, A. Türüt, On the barrier inhomogeneities of polyaniline/p-Si/Al structure at low temperature, Appl, Surf. Sci. 250 (2005) 43–49, https://doi.org/10.1016/J.APSUSC.2004.12.020.
- [45] İ. Taşçıoğlu, S.O. Tan, F. Yakuphanoğlu, Ş. Altındal, Effectuality of barrier height inhomogeneity on the current-voltage-temperature characteristics of metal semiconductor structures with CdZnO interlayer, J. Electron. Mater. 47 (2018) 6059–6066, https://doi.org/10.1007/s11664-018-6495-z.
- [46] Ş. Ükrü Karataşa, K. Karataşa, F. Yakuphano Glu, Effects of illumination on

- electrical parameters of Ag/n-CdO/p-Si diode, Mater. Chem. Phys. 138 (2013) 72–77, https://doi.org/10.1016/j.matchemphys.2012.10.038.
- [47] S.K. Cheung, N.W. Cheung, Extraction of Schottky diode parameters from forward current-voltage characteristics, Appl. Phys. Lett. 49 (1986) 85–87, https://doi.org/ 10.1063/1.97359.
- [48] H. Norde, A modified forward I V plot for Schottky diodes with high series resistance, J. Appl. Phys. 50 (1979) 5052–5053, https://doi.org/10.1063/1.325607.
- [49] I. Jyothi, V. Janardhanam, H. Hong, C.-J. Choi, Current-voltage and capacitance-voltage characteristics of Al Schottky contacts to strained Si-on-insulator in the wide temperature range, Mater. Sci. Semicond. Process. 39 (2015) 390–399, https://doi.org/10.1016/J.MSSP.2015.05.043.
- [50] S. Zeyrek, Ş. Altındal, H. Yüzer, M.M. Bülbül, Current transport mechanism in Al/ Si3N4/p-Si (MIS) Schottky barrier diodes at low temperatures, Appl. Surf. Sci. 252 (2006) 2999–3010, https://doi.org/10.1016/j.apsusc.2005.05.008.