# Effect of CdS Processing Conditions on the Properties of CdS/Si Diodes and CdS/CdTe Thin-Film Solar Cells

Won-Jae Lee, *Member, IEEE*, Gilberto A. Umana-Membreno, John Dell, *Member, IEEE*, and Lorenzo Faraone, *Fellow, IEEE* 

Abstract—Thermally evaporated n-type CdS thin films were studied to determine the influence of substrate deposition temperature and postdeposition thermal annealing on their electrical, optical, and structural properties. It is shown that although increasing substrate temperature during deposition from room temperature to 200 °C results in CdS films exhibiting high optical transmittance as well as large grain size, deposition temperatures above 50 °C lead to significant degradation in carrier concentration and mobility. Postdeposition thermal annealing of CdS films deposited at room temperature is shown to yield CdS films with superior electrical and optical characteristics, resulting in an electron mobility of 17.45 cm<sup>2</sup>/Vs for films annealed at 200 °C. The electrical characteristic of n-CdS/p-Si heterojunction diodes indicated that postdeposition thermal annealing reduced parasitic series resistance and decreased the diode ideality factor to a value of 1.384 for films annealed at 300 °C, suggesting a reduction in recombination centers in the vicinity of the CdS/Si interface. In n-CdS/p-CdTe heterojunction solar cells, the photovoltaic cell parameters indicated that the deposition of CdS films at room temperature produces better performing cells with the substrate temperature required during the thermal deposition of CdTe acting as postdeposition annealing for the underlying CdS thin film.

*Index Terms*—CdS, CdS/CdTe solar cell, CdS/Si heterojunction, thermal annealing, thermal evaporation.

### I. INTRODUCTION

ADMIUM sulfide (CdS) is a direct bandgap II–VI compound semiconductor which has a number of attractive features for electronic and optoelectronic applications [1], [2]. CdS is best known for its application in thin-film heterojunction photovoltaic cells as an n-type contact and window layer on p-type CdTe or CuIn(Ga)Se absorber layers [3]–[7], since solar radiation is minimally absorbed within the wide bandgap n-type CdS layer and is, thus, efficiently absorbed within the narrower bandgap p-type absorber layer [8]. CdS has also been investigated as a window and contact layer for Si-based photovoltaic

Manuscript received July 9, 2015; revised August 19, 2015; accepted August 27, 2015. Date of publication September 24, 2015; date of current version October 19, 2015. This work was supported by the Australian Research Council under Grant DP110105082; the Western Australian node of the Australian National Fabrication Facility; the Centre for Microscopy, Characterization, and Analysis at The University of Western Australia; and the Office of Science of the State Government of Western Australia.

The authors are with the School of Electrical, Electronic, and Computer Engineering, The University of Western Australia, Crawley, W.A. 6009, Australia (e-mail: wonjae.lee@research.uwa.edu.au; gilberto.umanamembreno@uwa.edu.au; john.dell@uwa.edu.au; lorenzo.faraone@uwa.edu.au).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JPHOTOV.2015.2478025

applications [9], [10] and as an electronic and optoelectronic material for nanowire [11] and quantum-dot-based devices [12]. Many techniques have been employed to deposit CdS thin films, such as sputtering [13], [14], close-spaced sublimation [15], and chemical-bath deposition [16]–[18]. Previous studies have noted that the properties of CdS thin films are strongly influenced by the deposition method and the specific conditions employed during the deposition process [19], [20]. Thermal evaporation, which is a thin-film deposition technique that is widely used in the semiconductor industry because of its relative simplicity, allows for the optimization of the deposited CdS films through the control of substrate temperature and deposition rate [19], [21], [22]. In our previous study [23], substrate temperature effects during the deposition of CdS films were investigated regarding film properties and device characteristics. However, photovoltaic properties were not able to be explained clearly because of postdeposition temperature effects during the CdTe deposition. In this study, postdeposition thermal annealing was found to have a greater effect than the substrate deposition temperature in improving the electrical and optical properties of the CdS thin films. Heterojunction n-CdS/p-Si diodes were fabricated by depositing CdS thin films on p-silicon at room temperature, which were subsequently annealed at various temperatures to investigate the influence of annealing temperature on device performance. Finally, the effects of substrate temperature and postdeposition annealing of CdS thin films in n-CdS/p-CdTe heterojunction solar cells were characterized in terms of photovoltaic cell parameters.

# II. EXPERIMENTAL TECHNIQUES

The properties of CdS were initially investigated using thin films thermally evaporated onto glass slides. The glass substrates were cleaned in consecutive baths of acetone, methanol, and isopropyl alcohol, and then washed in a warm deionized water ultrasonic bath. The CdS thin films were deposited by a thermal evaporation technique using a 99.99% purity evaporation source at a base pressure of  $<1\times10^{-6}$  mbar, with a substrate to evaporation source distance of 19 cm. The 1- $\mu$ m-thick CdS films were deposited at different substrate temperatures from room temperature to 200 °C at deposition rates varied from 7 to 6 Å/s owing to the increase in substrate temperature. The optical and structural properties of the films were investigated via optical spectroscopy, X-ray diffraction (XRD), and scanning electron microscopy (SEM). Hall effect measurements were employed



Fig. 1. Schematics of fabricated devices. (a) n-CdS/p-Si heterojunction with Si wafer in substrate configuration and (b) n-CdS/CdTe heterojunction with ITO coated glass in superstrate configuration.

to characterize the carrier concentration and mobility in the deposited films. In order to investigate the effect of postdeposition thermal treatment, the samples were annealed for 1 h at temperatures of 100, 200, and 300  $^{\circ}\text{C}$ , in a quartz tube furnace under flowing  $N_2$  ambient conditions. All the above detailed measurements and analysis procedures were also performed on the postdeposition annealed samples.

Heterostructure n-CdS/p-Si junctions were formed by the thermal evaporation of 200-nm-thick CdS on boron-doped p-type (100) silicon substrates (100–150  $\Omega$ · cm), with the substrate held at room temperature. Prior to CdS deposition, any native oxide on the Si substrate was removed in 30% diluted HF solution. The as-deposited n-CdS/p-Si heterojunctions were then annealed at temperatures in the range of 100 to 300 °C for 1 h. Prior to forming ohmic contacts using thermally evaporated Al, device structures were defined by mesa etch to separate p-type Si and n-type CdS contact regions [see Fig. 1(a)]. Diode electrical characteristics were investigated employing room temperature current–voltage (I–V) measurements performed using a HP 4156A precision semiconductor parameter analyzer.

The n-CdS/p-CdTe heterojunction solar cells were fabricated by the thermal deposition of CdS and CdTe thin films on commercial ITO-coated glass substrates (ITO properties: 9–15  $\Omega$ /sq, 180 nm thick). Prior to thin-film deposition, the ITO substrates were cleaned in conventional solvents and subsequently annealed at 500 °C for 10 min in an N2 ambient. This step was found to be necessary in order to prevent delamination of the CdS thin films, which had been observed in previous experiments, and found to occur after high temperature annealing following the CdCl<sub>2</sub> treatment. The 150-nm-thick CdS films were thermally deposited at substrate temperatures ranging from room temperature to 200 °C, and some of the films deposited at room temperature also underwent a postdeposition annealing at either 200 or 300 °C. The CdTe films (3.5  $\mu m$  thick) were thermally deposited at a substrate temperature of 330 °C, at a deposition rate of  $\sim$ 7 Å/s. To improve the electrical characteristics of the as-deposited CdTe films, a CdCl<sub>2</sub> treatment was performed by dipping the samples in a boiling CdCl<sub>2</sub>-methanol solution, followed by an N<sub>2</sub> blow-dry and subsequent annealing at 420 °C in air for 7 min. The devices were electrically isolated by defining mesa structures by etching in a Br<sub>2</sub>:HBr:H<sub>2</sub>O (1:20:20) solution. Prior to the formation of ohmic contacts, the CdTe thin-film contact surface area was lightly etched in a bromine-methanol solution to remove any CdCl<sub>2</sub> residue, and to form a Te-rich surface. Ohmic contacts were formed by ther-



Fig. 2. Results of Hall effect measurements (carrier concentration, mobility and resistivity) on n-CdS thin films deposited on glass substrates as a function of substrate temperature during deposition (closed symbols) and postdeposition annealing temperature (open symbols).

mal evaporation of 5 nm Cu and 80 nm Au, which were then annealed at 250  $^{\circ}$ C in an N<sub>2</sub> ambient for 3 min in order to achieve low-resistance ohmic contacts to the CdTe. The fabricated n-CdS/p-CdTe thin-film heterojunction solar cell is depicted in Fig. 1(b). All photovoltaic cell parameters were extracted under AM 1.5G illumination.

### III. RESULTS AND DISCUSSION

# A. Effect of Annealing on CdS Film Properties

The effect of process temperature during deposition and after deposition on the electronic transport parameters of CdS thin films deposited on glass is illustrated in Fig. 2; the carrier concentration N, mobility  $\mu$ , and resistivity  $\rho$  were extracted from Hall effect measurements performed at room temperature under dark conditions. Although CdS thin films were deposited at substrate temperatures up to 200 °C, it was not possible to perform reliable Hall effect measurements on the thin films deposited above 100 °C because of their extremely high resistivity as shown in Fig. 2 (closed symbols). In contrast, CdS films deposited on glass at room temperature exhibited low resistivity  $(0.39 \ \Omega \cdot cm)$ , and were found to be n-type with a free electron concentration of  $3.74 \times 10^{18} \text{ cm}^{-3}$  and an electron mobility of 4.24 cm<sup>2</sup>/Vs. Native defects, such as sulfur vacancies and cadmium interstitials, are likely to be the dominant donor-like defects responsible for the observed n-type character [24], [25]. Increasing the substrate temperature resulted in degradation in electron mobility, and a decrease in the electron concentration, with CdS films deposited at 100 °C exhibiting an electron mobility of 2.03 cm<sup>2</sup>/Vs and a carrier concentration of  $1.7 \times 10^{17}$ cm<sup>-3</sup>, resulting in an increased resistivity of 18.13  $\Omega$  · cm. The observed influence of deposition substrate temperature on the electrical properties of CdS thin films indicates that substrate temperature has a significant impact on film stoichiometry. Increasing the substrate temperature changes the sticking coefficients of both Cd and S species; thus, acting to affect the Cd/S ratio during deposition. The sticking coefficient of Cd has been

found to decrease with increasing substrate temperature [21], [22], and sulfur reevaporation has been found to be important at high substrate temperature [21]. In this context, it is important to note that the Cd/S ratio has a significant influence on both the optical and electrical properties of CdS thin films. Typically, Cd-rich thin films show low resistivity and low transmittance, whereas the opposite has been reported for CdS films deposited under sulfur-rich conditions [21], [22], [26]–[28]. It is noted that the low resistivity and high carrier concentration exhibited by CdS films deposited at room temperature renders them suitable for application in photovoltaic devices, since a low resistivity is important to decrease the device sheet resistance and to obtain a high open-circuit voltage [29]. Postdeposition thermal annealing for 1 h was then employed to attempt further optimization of the properties of CdS films deposited at room temperature. The effect of postdeposition annealing temperature on the room temperature carrier concentration, mobility, and resistivity is shown in Fig. 2 (open symbols), where it is evident that thermal annealing has resulted in a significant increase in electron mobility for all annealing temperatures, monotonically increasing with temperature up to 200 °C and decreasing thereafter. At 200 °C, the electron mobility was measured to be 17.45 cm<sup>2</sup>/Vs. In contrast, the free electron concentration was found to monotonically decrease with increasing annealing temperature. As evident from Fig. 2, the rate at which the carrier concentration decreases with increasing annealing temperature was significantly lower than the rate at which the carrier concentration decreased with increasing substrate temperature during deposition. This suggests, together with the observed increase in electron mobility, that the dominant physical mechanisms responsible for the observed temperature dependence during deposition and during postdeposition annealing are significantly different. In the case of increasing substrate temperature during deposition, the formation of defects is determined by the resulting effective Cd/S ratio, whereas increasing the postdeposition annealing temperature induces defect migration and annihilation [27], [28]. The annihilation of defects present in the as-deposited films during thermal annealing effectively reduces the density of scattering centers; thus, resulting in a significant increase in electron mobility. The concomitant decrease in carrier concentration suggests the possible participation of native donor-like centers in the defect annihilation process that leads to higher electron mobility.

SEM revealed that the surface morphology of the CdS films was influenced by deposition temperature. As illustrated in Fig. 3(a), CdS films deposited at room temperature exhibited a granular surface morphology which was moderately influenced by substrate temperature during deposition up to 150 °C [as can be seen in Fig. 3(b)]. Significant grain growth was evident for temperatures above 150 °C, as shown in Fig. 3(c). Interestingly, CdS films postdeposition annealed at 300 °C showed small-grain surface morphology, as illustrated in Fig. 3(d).

The XRD spectra for CdS thin films deposited or postannealed at different substrate temperatures are shown in Fig. 4, which were obtained by scanning  $2\theta$  in the  $20^{\circ}$ – $70^{\circ}$  range. The significant overlap and/or close proximity of the H(002), H(112), and H(004) peaks of the hexagonal phase and the C(111), C(311), and C(222) peaks of the cubic phase made it difficult to



Fig. 3. SEM surface images. (a)–(c) CdS films deposited at different substrate temperature, (d) CdS film deposited at room temperature and post-deposition annealed at 300  $^{\circ}$ C for 1 h. (a) Deposited at room temperature. (b) Deposited at 150  $^{\circ}$ C. (c) Deposited at 200  $^{\circ}$ C. (d) Postannealed at 300  $^{\circ}$ C.



Fig. 4. XRD spectra of CdS thin films as a function of deposition substrate temperatures and postdeposition annealing temperatures.

unambiguously distinguish between cubic and hexagonal structure. It was found that distinct diffraction peaks appeared at around  $2\theta = 26.53^\circ$ ,  $28.21^\circ$ ,  $47.89^\circ$ , and  $51.89^\circ$ , which were assigned to the (h k l) = H(002) or C(111), H(011), H(013), and H(112), or C(311) planes, respectively, with the H(002)/C(111) being the dominant XRD peak. Other peaks that became distinguishable in samples deposited at higher substrate temperatures were found at  $36.85^\circ$ , assigned to H(012); and  $54.64^\circ$  assigned to either H(004) or C(222). However, the peaks at  $24.92^\circ$ , assigned to H(010), and  $43.73^\circ$ , corresponding to H(110), were found not to be present in samples deposited at higher substrate temperatures. The above results suggest that phase transitions within the mixed (cubic and hexagonal) structure of the CdS films occurred as the substrate deposition temperature was increased. In CdS films, which were thermally annealed after deposition,



Fig. 5. Transmission spectra of 1-μm-thick CdS thin films on glass slides. (a) CdS films deposited at different substrate temperatures. (b) CdS film deposited at room temperature and postdeposition annealed for 1 h at different temperature.

the H(002)/C(111) was found to remain the dominant XRD peak, even after annealing for 1 h, suggesting that postdeposition annealing induced no significant phase transitions. These observations are consistent with the electrical characterization results discussed previously.

A particularly important parameter in photovoltaic-cell applications is the optical transmittance of the deposited CdS films, since they are usually employed as a wide bandgap n-type window layer in solar cells. The optical transmittance spectra of CdS films prepared at different temperatures measured over the 380-1050 nm wavelength range are presented in Fig. 5, where the interference fringes associated with multiple reflections within the deposited layer are clearly evident [30]. The transmittance of the CdS thin films was found to increase as the temperature of the substrate was increased during deposition, with films deposited at above 100 °C exhibiting >73% transmittance for wavelengths above 600 nm, which was limited by the 89% transmittance of the glass substrate. Although the increase in optical transmittance achievable at deposition temperatures near and above 100 °C is desirable for CdS films as window layers, the relatively high resistivity of such films impacts negatively on solar-cell efficiency. Postdeposition annealing for 1 h was also found to lead to a significant increase in optical transmittance with increasing annealing temperature. Films annealed at 300 °C exhibited optical transmittance >73% for wavelengths above 600 nm, whereas annealing at lower temperatures resulted in films with poor optical transmittance characteristics. It is important to note that the above results indicate that the CdS films deposited at room temperature and postdeposition annealed at 300 °C for 1 h exhibit excellent optical and electrical characteristics for solar cell and optoelectronic device applications.

The optical energy bandgap  $E_g$  of the samples was extracted following the method of Tauc *et al.* [31], i.e., from the intercept of the extrapolated linear region of the  $(\alpha E)^2$  versus photon energy E characteristics, since

$$\alpha = \frac{B(E - E_g)^{1/2}}{E} \tag{1}$$

where  $\alpha$  is the absorption coefficient, E is the photon energy, and B is a form factor that depends on the transition probability,



Fig. 6. Extracted energy bandgap of CdS thin films as a function of different deposition substrate temperatures and postdeposition annealing temperatures.

which is assumed to be constant within the optical frequency range [30], [31]. The absorption coefficient of each sample was extracted from the transmittance data using [32]

$$\alpha = \frac{1}{d} \ln \left[ \frac{(1-R)^2}{2T} + \sqrt{\frac{(1-R)^4}{4T^2} + R^2} \right]$$
 (2)

where T is the transmittance, R is the reflectance, and d is the thickness of the CdS film.

The optical energy bandgap values extracted employing the above approach are presented in Fig. 6. The bandgap of CdS films was found to marginally increase from 2.32 up to 2.42 eV with increasing deposition temperature, and up to 2.41 eV with increasing postdeposition annealing temperature. These observations are in agreement with previously reported values [33], [34].

# B. Heterojunction Diodes

1) CdS/Si Heterojunction Diodes: The n-CdS/p-Si heterojunction diodes were fabricated by depositing 200-nm-thick layers of n-type CdS on p-type silicon substrates at room temperature, followed by postdeposition annealing for 1 h at temperatures from 100 to 300 °C. The resultant device structures are shown in Fig. 1(a). I–V characteristics of the fabricated diodes are shown in Fig. 7, where it can be clearly seen that all devices exhibited good rectifying characteristics. The diode ideality factor, which is a key current transport parameter in p-n junction devices [35], was extracted from the I–V characteristics using the ideal diode equation, including series resistance  $r_s$  and shunt resistance  $r_{sh}$ 

$$J = J_0 \left[ \exp\left(\frac{q}{nkT_s}(V_a - r_s J)\right) - 1 \right] + \frac{V_a}{r_{\rm sh}}$$
 (3)

where  $J_0$  is the diode saturation current density,  $V_a$  is applied bias, k is Boltzmann's constant, and  $T_s$  is the sample temperature. The ideality factor n was extracted from the I-V characteristics for  $V_a > 3kT_s$ , whereas the series resistance was



Fig. 7. (a) Experimental *I–V* characteristics of n-CdS/p-Si heterojunction diodes as a function of CdS postdeposition annealing temperature for 1 h, indicating the bias regions from which the diode ideality factors and series resistances were extracted. (b) Experimental and calculated forward *I–V* characteristics. The calculated characteristic employs a simple homogeneous p-n junction model (3). (Inset) Extracted diode ideality factors and series resistances.

extracted from the linear region for  $V_a > 0.8$  V. As evident from Fig. 7(b), the as-deposited samples exhibited a relatively high ideality factor (2.04  $\pm$  0.04), a series resistance of 15.45  $\pm$  0.13  $\Omega \cdot \text{cm}^2$ , and diode I-V characteristics that departed significantly from those modeled by (3) for  $V_a > 0.4$  V. This suggests that current transport across the n-CdS/p-Si junction is likely to be nonhomogenous, and that there is a relatively high density of recombination centers in the vicinity of the heterojunction interface, which are likely to be associated with grain boundaries in the as-deposited CdS film at or near the CdS/Si heterojunction. As illustrated in Fig. 7, postdeposition annealing was found to significantly reduce the reverse leakage current, series resistance, and ideality factor. CdS films annealed at 300 °C were characterized by an ideality factor n of 1.384  $\pm$  0.002, a series resistance  $r_s$  of 5.32  $\pm$  0.03  $\Omega$   $\cdot$  cm<sup>2</sup>, and a diode saturation current  $J_0$  of  $3.4 \times 10^{-8}$  A · cm<sup>-2</sup>. The analysis of the reverse I–V characteristics indicated that, for all devices, reverse leakage current was dominated by diode shunt resistance. The



Fig. 8. Shunt resistance and ideality factor extracted from dark *I–V* curves for n-CdS/p-CdTe solar cells.

extracted shunt resistance was  $1\times 10^6~\Omega\cdot\text{cm}^2$  for diodes with as-deposited CdS and  $8\times 10^6\Omega\cdot\text{cm}^2$  for devices annealed at 300 °C. Thus, the n-CdS/p-Si diode characteristics indicate that postdeposition thermal annealing leads to a significant improvement in the electrical characteristics of the CdS/Si interface, as well as of the "bulk" CdS films.

2) CdS/CdTe Heterojunction Photovoltaic Cells: The n-CdS/p-CdTe heterojunction photovoltaic cells were fabricated employing CdS films deposited at different substrate temperatures, as well as employing CdS films thermally annealed for 1 h after deposition. Ten devices were defined on each substrate with areas varying from 4.9 to 9 mm<sup>2</sup>, as well as different shapes, including both square and round devices. The resultant device structures are shown in Fig. 1(b). All *I–V* characteristics were measured in the dark, and shunt resistance (at  $0 \pm 0.05 \text{ V}$ ) and ideality factor (at  $0.4 \pm 0.05$  V) were extracted using (3), and are depicted in Fig. 8. The extracted shunt resistance was  $> 1 \times 10^6 \Omega \cdot \text{cm}^2$  for devices in which the CdS was deposited at room temperature, as well as for all annealed CdS films. In contrast, the shunt resistance was found to be  $< 1 \times 10^6 \Omega \cdot \text{cm}^2$ for all devices in which the CdS films were deposited at elevated temperature. Since shunt resistance is related to recombination mechanisms arising from defects close to the heterojunction interface, it is strongly correlated with the extracted value for the ideality factor, which indicated a high value for low values of shunt resistance. Although a slight rollover of the *I–V* curves at high applied voltage made it difficult to extract the series resistance, it is evident that the higher resistivity of the p-CdTe films results in higher values of series resistance, since it is much thicker and more resistive than the corresponding n-CdS layers.

All devices were characterized using conventional photovoltaic cell parameters extracted under AM 1.5 G illumination. As shown in Fig. 9, the efficiency of n-CdS/p-CdTe solar cells was found to decrease as the substrate temperature during deposition was increased, resulting also in a marginal decrease in fill factor, which is likely to be due to increasing CdS film resistance with increasing deposition temperature. In contrast,



Fig. 9. n-CdS/p-CdTe solar cell parameters (efficiency, fill factor, open-circuit voltage, and short-circuit current) under AM 1.5 G illumination.

postdeposition thermal annealing lead to no significant change in solar cell efficiency or fill factor in comparison to CdS films deposited at room temperature without postdeposition thermal annealing prior to CdTe film deposition. It is important to note, however, that all CdS films were effectively annealed during the deposition of the CdTe film, which was undertaken at a substrate temperature of 330 °C for more than 1 h. It is noted that the postdeposition annealed thin film CdS/CdTe photovoltaic cells achieved an efficiency of >11%, which compares very favorably with other thermally evaporated CdS/CdTe thin-film solar cell technologies [36].

The thermal annealing of the CdS films, which occurs during CdTe deposition, explains the observation that despite the low optical transmission of CdS films deposited at low substrate temperatures (see Fig. 5), the n-CdS/p-CdTe thin-film solar cells with CdS deposited at room temperature exhibited similar open-circuit voltage and short-circuit current levels, regardless of whether a preCdTe deposition thermal annealing step was performed, as evident from Fig. 9. The open-circuit voltage  $V_{\rm oc}$  was found to be affected by both the CdS film deposition temperature and the postdeposition annealing temperature, confirming once again that the electrical properties of CdS thin films are influenced by thermal processes during both the deposition and postdeposition processes. Since optimization of the CdS/CdTe solar cells requires carrier concentration levels above  $1 \times 10^{17} \text{ cm}^{-3}$  in the CdS films in addition to high optical transmittance through the CdS window layer [37], thermally evaporated CdS films deposited at room temperature can be considered to be suitable for photovoltaic cell applications if the subsequent CdTe deposition process involves a relatively high temperature for an extended period of time.

Fig. 10 compares *I–V* characteristics of n-CdS/p-CdTe solar cell devices fabricated using CdS films deposited at room



Fig. 10. *I–V* characteristics of fabricated solar cells measured under AM 1.5 G illumination, showing typical cells and those demonstrating the highest efficiency.

temperature and at 200 °C to show  $V_{\rm oc}$  improvement for CdS depositioned at room temperature. In addition, the measured I–V characteristics for the highest efficiency cell achieved using CdS films deposited at room temperature with MgF $_2$  antireflection coating for  $J_{\rm sc}$  improvement are shown. The fabricated solar cells achieved an efficiency of >11%, a short-circuit current of 24.16 mA/cm $_2$ , and an open-circuit voltage of 0.765 V.

## IV. SUMMARY AND CONCLUSION

In this study, we have presented detailed results of a study on the effects of substrate deposition temperature and postdeposition thermal annealing on the structural, electrical, and optical properties of thermally evaporated n-CdS thin films. It has been shown that increasing the substrate temperature during CdS deposition leads to a significant increase in the CdS film resistivity due to a reduction in carrier concentration and a degradation in the carrier mobility. It has been shown, however, that CdS films thermally deposited at higher substrate temperatures exhibit large grain size and higher optical transmission. It has been demonstrated that postdeposition thermal annealing of CdS films deposited at room temperature yields CdS films with significantly superior electrical and optical characteristics. In such films, it was found that although the grain size was not affected by postdeposition annealing temperature, the electron mobility increased significantly, thus indicating that thermal annealing effectively reduces the density of electron scattering defect centers. Similarly, the electrical characteristic of CdS/Si heterojunction diodes indicated that postdeposition thermal annealing decreased the diode ideality factor, thus suggesting a reduction in recombination at the CdS/Si interface and reduced parasitic series resistance. In CdS/CdTe heterojunction solar cells, photovoltaic cell parameters indicated that the deposition of CdS film at room temperature produces better performing cells with the substrate temperature required during thermal deposition of the CdTe acting to effectively anneal the underlying CdS film.

### REFERENCES

- [1] J. Han *et al.*, "Annealing effects on the chemical deposited CdS films and the electrical properties of CdS/CdTe solar cells," *Mater. Res. Bull.*, vol. 46, no. 2, pp. 194–198, Nov. 2011.
- [2] R. Mendoza-Prez, J. Sastre-Hernndez, G. Contreras-Puente, and O. Vigil-Galn, "CdTe solar cell degradation studies with the use of CdS as the window material," Sol. Energy Mater. Sol. Cells, vol. 93, no. 1, pp. 79–84, Oct. 2009.
- [3] K. L. Chopra, P. D. Paulson, and V. Dutta, "Thin-film solar cells: An overview," *Prog. Photovoltaics Res. Appl.*, vol. 12, no. 23, pp. 69–92, 2004.
- [4] K. D. Dobson, I. Visoly-Fisher, G. Hodes, and D. Cahen, "Stability of CdTe/CdS thin film solar cells," Sol. Energy Mater. Sol. Cells, vol. 62, pp. 295–325, 2000.
- [5] A. Abbas et al., "The effect of cadmium chloride treatment on close-spaced sublimated cadmium telluride thin-film solar cells," *IEEE J. Photovoltaics*, vol. 3, no. 4, pp. 1361–1366, Oct. 2013.
- [6] A. Chirila et al., "Highly efficient Cu(In,Ga)Se<sub>2</sub> solar cells grown on flexible polymer films," Nature Mater., vol. 10, pp. 857–861, Sep. 2011.
- [7] I. Repins et al., "19.9%-efficient ZnO/CdS/CuInGaSe<sub>2</sub> solar cell with 81.2% fill factor," Prog. Photovoltaics Res. Appl., vol. 16, no. 3, pp. 235–239, Feb. 2008.
- [8] D. H. Rose et al., "Fabrication procedures and process sensitivities for CdS/CdTe solar sells," Prog. Photovoltaics Res. Appl., vol. 7, pp. 331–340, 1999.
- [9] R. R. Arya, "Efficient cadmium sulfide on silicon solar cells," *Appl. Phys. Lett.*, vol. 41, no. 4, pp. 355–357, Aug. 1982.
- [10] C. Coluzza et al., "n-CdS/p-Si heterojunction solar cells," Appl. Phys. Lett., vol. 37, no. 6, pp. 569–572, Sep. 1980.
- [11] S. Manna, S. Das, S. P. Mondal, R. Singha, and S. K. Ray, "High efficiency Si/CdS radial nanowire heterojunction photodetectors using etched Si nanowire templates," *J. Phys. Chem. C*, vol. 116, no. 12, pp. 7126–7133, Mar. 2012.
- [12] H.-C. Chen et al., "Enhanced efficiency for c-Si solar cell with nanopillar array via quantum dots layers," Opt. Exp., vol. 19, pp. A1141–A1147, Sep. 2011.
- [13] A. D. Compaan, A. Gupta, S. Lee, S. Wang, and J. Drayton, "High efficiency, magnetron sputtered CdS/CdTe solar cells," *Sol. Energy*, vol. 77, no. 6, pp. 815–822, Aug. 2004.
- [14] A. Gupta and A. D. Compaan, "All-sputtered 14% CdSCdTe thin-film solar cell with ZnO:Al transparent conducting oxide," *Appl. Phys. Lett.*, vol. 85, no. 4, pp. 684–686, Jul. 2004.
- [15] E. M. Feldmeier et al., "Comparison between the structural, morphological and optical properties of CdS layers prepared by close space sublimation and RF magnetron sputtering for CdTe solar cells," *Thin Solid Films*, vol. 519, no. 21, pp. 7596–7599, Jan. 2011.
- [16] V. Popescua, E. M. Pica, I. Pop, and R. Grecu, "Optical properties of cadmium sulfide thin films, chemically deposited from baths containing surfactants," *Thin Solid Films*, vol. 349, pp. 67–70, 1999.
- [17] X. H. Zhao, A. X. Wei, Y. Zhao, and J. Liu, "Structural and optical properties of CdS thin films prepared by chemical bath deposition at different ammonia concentration and S/Cd molar ratios," *J. Mater. Sci.-Mater. Electron*, vol. 24, no. 2, pp. 457–462, May 2012.
- [18] T. Saeed and P. O'Brien, "Deposition and characterization of cadmium sulfide thin films by chemical bath deposition," *J. Cryst. Growth*, vol. 158, pp. 497–504, 1996.
- [19] J. Lee, "Comparison of CdS films deposited by different techniques: Effects on CdTe solar cell," *Appl. Surf. Sci.*, vol. 252, no. 5, pp. 1398–1403, Apr. 2005.
- [20] W.-J. Lee, J. Sharp, G. A. Umana-Membreno, J. Dell, and L. Faraone, "Deposition heating effect on CdS thin films prepared by thermal evaporation for CdTe solar cells," in *Proc. IEEE Conf. Optoelectron. Microelectron. Mater. Devices*, Perth, WA, Australia, 2014, pp. 153–155.
- [21] J. I. B. Wilson and J. Woods, "The electrical properties of evaporated films of cadmium sulphide," *J. Phys. Chem. Solids*, vol. 34, pp. 171–181, 1973.
- [22] S. Y. Kim, D. S. Kim, B. T. Ahn, and H. B. Im, "Electrical and optical properties of vacuum-evaporated CdS films," *J. Mater. Sci.-Mater. Electron.*, vol. 4, pp. 178–182, 1993.
- [23] W.-J. Lee, G. A. Umana-Membreno, J. Dell, and L. Faraone, "Substrate heating effects on properties of CdS thin films prepared by thermal evaporation for photovoltaic applications," presented at 42nd IEEE Photovoltaic Spec. Conf., New Orleans, LA, USA, 2015.

- [24] F. Gemain, I.-C. Robin, S. Renet, and S. Bernardi, "Photoluminescence studies of CdS layers for solar cells," *Phys. Status Solidi C*, vol. 9, nos. 8–9, pp. 1740–1743, May 2012.
- [25] S. J. Ikhmayies and R. N. Ahmad-Bitar, "Effects of annealing in nitrogen atmosphere and HCl-etching on the photoluminescence spectra of spray-deposited CdS: In thin films," *Appl. Surf. Sci.*, vol. 255, no. 20, pp. 8470–8474, Jun. 2009.
- [26] S. Chaure, N. B. Chaure, R. K. Pandey, and A. K. Ray, "Stoichiometric effects on optical properties of cadmium sulphide quantum dots," *IET Circuits Devices Syst.*, vol. 1, no. 3, pp. 215–219, 2007.
- [27] G.-X. Liang et al., "Room-temperature preparation and properties of cadmium sulfide thin films by ion-beam sputtering deposition," Appl. Surf. Sci., vol. 273, pp. 491–495, Feb. 2013.
- [28] V. Senthamilselvi, K. Saravanakumar, R. Anandhi, A. T. Ravichandran, and K. Ravichandran, "Effect of annealing on the stoichiometry of CdS films deposited by SILAR technique," *Optoelectron. Adv. Mater. Rapid Commun.*, vol. 5, pp. 1072–1077, Oct. 2011.
- [29] K. V. Zinoviev and O. Zelaya-Angel, "Influence of low temperature thermal annealing on the dark resistivity of chemical bath deposited CdS films," *Mater. Chem. Phys.*, vol. 70, pp. 100–102, 2001.
- [30] J. I. Cisneros, "Optical characterization of dielectric and semiconductor thin films by use of transmission data," *Appl. Opt.*, vol. 37, pp. 5262–5270, Aug. 1998.
- [31] J. Tauc, R. Grigorovici, and A. Vancu, "Optical properties and electronic structure of amorphous germanium," *Phys. Status Solidi*, vol. 15, pp. 627–637, 1966.
- [32] S. Zahedi and D. Dorranian, "Effect of laser treatment on the optical properties of poly(methyl methacrylate) thin films," *Opt. Rev.*, vol. 20, pp. 36–40, 2013.
- [33] N.-H. Kim, S.-H. Ryu, H.-S. Noh, and W.-S. Lee, "Electrical and optical properties of sputter-deposited cadmium sulfide thin films optimized by annealing temperature," *Mater. Sci. Semicond. Process.*, vol. 15, no. 2, pp. 125–130, Sep. 2012.
- [34] R. Castro-Rodrguez, J. Mendez-Gamboa, I. Perez-Quintana, and R. Medina-Ezquivel, "CdS thin films growth by fast evaporation with substrate rotation," *Appl. Surf. Sci.*, vol. 257, no. 22, pp. 9480–9484, Jun. 2011.
- [35] D. A. Neamen, Semiconductor Physics and Devices: Basic Principles, 3rd ed. New York, NY, USA: McGraw-Hill, 2003.
- [36] G. Khrypunov et al., "Recent developments in evaporated CdTe solar cells," Sol. Energy Mater. Sol. Cells, vol. 90, pp. 664–677, Sep. 2006.
- [37] A. Morales-Acevedo, "Can we improve the record efficiency of CdS/CdTe solar cells?" Sol. Energy Mater. Sol. Cells, vol. 90, no. 15, pp. 2213–2220, Apr. 2006.



Won-Jae Lee (M'15) received the B.E. degree in electrical and information engineering from Kunsan National University, Kunsan, Korea, and the M.E. degree in semiconductors and circuits from Chungnam National University, Daejeon, Korea, in 2005 and 2007, respectively. He is currently working toward the Ph.D. degree in electrical, electronic, and computer engineering from the University of Western Australia, Perth, Australia.

In 2007, he joined Samsung Electronics Ltd. (System LSI), Yongin, Korea, where he worked, for a

couple of years, to develop a 65-nm low-power logic chip. His current research interests include thin film and tandem (multijunction) solar cells.

**Gilberto A. Umana-Membreno** received the B.E.(Hons.) and Ph.D. degrees in electronic engineering from The University of Western Australia, Perth, Australia, in 1997 and 2007, respectively.

He is currently a Principal Research Fellow with the Microelectronics Research Group, The University of Western Australia. His current research interests include the general areas of electronic transport characterization, semiconductor materials and device optimization, and radiation-induced effects. Specific research interests include the characterization and optimization of narrow bandgap materials for infrared detector applications, as well as III-nitride-based materials for biochemical sensing.



**John Dell** (M'89) received the B.E. (with honors) and Ph.D. degrees in electronic engineering from the University of Western Australia (UWA), Perth, Australia, in 1980 and 1989, respectively.

He is a Professor of electrical engineering with UWA. His primary areas of interest are semiconductor optoelectronics and optical microelectromechanical system (MEMS) devices. He has worked in both industry and academia in these fields. Work undertaken by his group on robust, low-cost microspectrometer technology has attracted funding from the

United State and Australian Defence Departments and, more recently, from the Australian Grains Research and Development Corporation. This latter funding is for the development of low-cost tools using infrared (IR) spectroscopy for broad acre agriculture applications. He has several patents and over 200 journal and conference publications.



**Lorenzo Faraone** (F'15) received the Ph.D. degree from the University of Western Australia (UWA), Perth, Australia, in 1979.

He was with Lehigh University, Bethlehem, PA, USA, and RCA Laboratories prior to joining UWA. His research interests include semiconductor materials and devices and optical microelectromechanical (MEMS) systems.

Prof. Faraone is a Member of the Order of Australia and a Fellow of both the Australian Academy of Science and the Australian Academy of Techno-

logical Sciences and Engineering.