

# Device Performance as a Metrology Tool to Detect Metals in Silicon

Cor Claeys\* and Eddy Simoen

Herein, the impact of transition metals (TMs) on the electrical device performance, i.e., carrier lifetime, leakage current, low-frequency noise, photocurrent, and solar cell efficiency is reviewed. Defect information is obtained by using either simple device structures such as metal-oxide-semiconductor (MOS) capacitors and pn-diodes or transistors. The impact of metals on complementary MOS (CMOS) image sensors (CIS) and solar cells is also briefly addressed. Scaled devices are a power tool to detect small-sized defect clusters or even single metal atoms. Examples are given for a variety of both slow- and fast-diffusing metals. The final section outlines the power of density functional theory (DFT) ab initio calculations to support the experimental observations and to get a deeper physical insight into the defect structure.

#### 1. Introduction

Metallic contamination in silicon has been investigated for more than half a century and is still today an extensive research topic as clearly outlined in a recent book by the authors.<sup>[1]</sup> While for photovoltaic (PV) applications relative high metal concentrations can be allowed, more stringent requirements are imposed for integrated circuits (IC). The electrical device performance is degraded by their impact on essential parameters such as carrier lifetime, leakage current, gate oxide integrity, and retention times of memories. The detrimental impact can be restricted or in some cases even eliminated by defect-control techniques such as ultraclean processing, gettering schemes, and defect passivation techniques by hydrogen annealing.<sup>[2]</sup>

A variety of techniques is available for the chemical and structural characterization of metal-related defect complexes, each with their resolution and detection limit. A combination of different techniques will be needed in case that the origin of the detrimental defect is unknown. However, due to the sensitivity limit of these techniques, the electrical performance evaluation

Prof. C. Claeys
Department of Electrical Engineering
KU Leuven
Kasteelpark Arenberg 10, 3001 Leuven, Belgium
E-mail: c.claeys@ieee.org
Prof. E. Simoen
UPM Department
Imec
Kapeldreef 75, B-3001 Leuven, Belgium

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/pssa.201900126.

DOI: 10.1002/pssa.201900126

of devices enables to show defect concentrations at a much lower detection level, as e.g., in the case of CMOS imager sensors (CIS) where even a single metal atom in a pixel can be detected. This review will mainly focus on the impact of metallic contamination on silicon devices and circuits.

For the detection of metals and also grown-in defects (precipitates, clusters, extended defects), one can use simple structures such as capacitors and diodes or more complexes components such as transistors and circuits. The aim is to obtain defect information using basic electrical parameters. Several of the analysis techniques will be briefly discussed and illustrated. Attention is also given to the

impact of metals on the performance of CMOS imagers and solar cells, respectively. A brief discussion will also be given related to the use of ab initio calculations to achieve a better insight into the structure of the metal defects. The use of density functional theory (DFT) calculations to optimize metal gettering approaches will be outlined and illustrated.

### 2. Metal Contamination and Device Processing

Analyzing the semiconductor IC fabrication cycle from crystal growth to device packaging, there are ample places for picking up metallic contamination. This is discussed in detail in Chapter 3 of previous study.<sup>[1]</sup> Many fabrication modules such as wafer handling, wafer cleaning, lithography, wet/dry etching, and thermal processing (diffusion, layer deposition, annealing, rapid thermal processing, epitaxial growth, etc.) are nowadays well controlled.

Special attention has to be given to ion implantation where the effects such as sputtering,<sup>[3]</sup> cross contamination from previous implantation steps,<sup>[4]</sup> and mass interference (e.g., BF<sub>2</sub> and Mo<sup>[5]</sup>) are often the origin of metallic contamination. Examples of Al sputtering during P<sup>+</sup> implantation at 45 keV and As<sup>+</sup> at 25 keV,<sup>[6]</sup> respectively, and Fe sputtering during an As<sup>+</sup> implantation at 60 keV,<sup>[7]</sup> are illustrated in **Figure 1**. For a detailed analysis, one has to take into account the type of implanted species, the dose, and the energy and the metal that is sputtered away.

For advanced processing schemes, an important source of metallic contamination is the metal layer that is used for, e.g., silicidation or germanidation, back-end metallization (BEOL), via filling in damascene structures, through silicon vias (TSV) and ferroelectric layers for nonvolatile memories (NVMs). For TSV processing, the stress around the via influences the metal



www.pss-a.con



**Figure 1.** Al concentration due to sputtering during an ion implantation  $(P^+, 45 \text{ keV}, ^{[3]} \text{ and As}^+, 25 \text{ keV})$  and Fe concentration  $(As^+, 60 \text{ keV})$  versus implantation dose.

diffusion so that a Keep-Out Zone around the via has to be respected to avoid impact on the lifetime and the leakage current of the devices.<sup>[8,9]</sup>

# 3. Capacitance-Voltage Analysis

Since the early days of semiconductors, capacitance–voltage (C-V) analysis has been the workhorse to gain insight in the properties of dielectric layers by studying mobile, fixed, and interface charges (as shown in previous studies<sup>[10,11]</sup>).

Metal precipitates at the surface influence the oxidation rate resulting in a locally reduced oxide thickness, a lower breakdown voltage, and an increased leakage current due to tunnelling phenomena. Furthermore, metals can diffuse and segregate in the oxide creating fixed or mobile traps (charges) in the dielectric, thereby shifting the flat band voltage and distorting the *C*–*V* characteristics. A good insight into the diffusion, precipitation, and segregation of transition metals in dielectrics is crucial.

The Fe segregation coefficient  $k_{\text{Fe}}^{[12]}$  is given as follows

$$k_{\rm Fe} = \frac{N_{\rm Fe(Si)}}{N_{\rm Fe(SiO_2)}} = 3.76 \exp\left(\frac{-196({\rm eV})}{k_{\rm B}T}\right)$$
 (1)

with  $k_{\rm B}$  the Boltzmann constant and T the temperature, leads to a strong Fe segregation in the oxide and limits the in-diffusion in the Si bulk.

The influence of Cu contamination on the oxide breakdown voltage is illustrated in **Figure 2**.<sup>[14]</sup> The n-type wafers received a backside Cu contamination in the 300–600 °C range. It can be clearly seen that the Cu threshold concentration for initiating degradation depends on the oxide thickness and reduces for thinner oxides. This can be explained by either the Cu precipitation at or near the interface creating a short or the local enhancement of the electric field.

The dependence of the critical Fe concentration for reducing the oxide breakdown voltage with the oxide thickness  $t_{\rm ox}$  (in nm) obeys the formula  ${\rm [Fe]}_{\rm crit}=1.53\times 10^{11}\,\cdot\,10^{0.12t_{\rm ox}}.^{[13]}$ 



Cor Claeys is a Professor at the KU Leuven (Belgium) since 1990. He was with IMEC, Belgium, from 1984 to 2016. His main interests are semiconductor technology, device physics, low frequency noise phenomena, radiation effects, and defect engineering.



devices.

Eddy Simoen is an IMEC Senior Researcher, investigating defect and strain engineering in high-mobility and epitaxial substrates, defect studies in germanium and III-V compounds, and defects in quantum dot transistors using low-frequency noise and DLTS. Since 2013, he is a part-time Professor at the Ghent University in the field of the impact of defects on semiconductor

Metal-oxide-semiconductor (MOS) capacitors are also commonly used to determine the generation lifetime and the surface recombination velocity, based on the so-called Zerbst technique that analyzes the capacitance transient response after applying a bias pulse from accumulation to deep depletion. [15]

The Zerbst plot represents  $-d(C_{ox}/C(t)^2)/dt$  versus  $(C_f/C-1)$ , with  $C_{ox}$  the oxide capacitance and  $C_f$  the final steady-state capacitance. This leads to the expression

$$-\frac{\mathrm{d}}{\mathrm{d}t} \left(\frac{C_{\mathrm{ox}}}{C(t)}\right)^{2} = \frac{2\varepsilon_{\mathrm{ox}} n_{\mathrm{i}} s_{\mathrm{g,eff}}}{\varepsilon_{\mathrm{s}} t_{\mathrm{ox}} N_{\mathrm{a}}} + \frac{2n_{\mathrm{i}}}{\tau_{\mathrm{g,eff}} N_{\mathrm{a}}} \frac{C_{\mathrm{ox}}}{C_{\mathrm{f}}} \left(\frac{C_{\mathrm{f}}}{C(t)} - 1\right) \tag{2}$$

with  $N_{\rm a}$  the doping concentration,  $n_{\rm i}$  the intrinsic carrier concentration,  $s_{\rm g,eff}$  the effective surface generation velocity, and  $\tau_{\rm g,eff}$  the effective generation lifetime. The slope  $(2n_{\rm i}C_{\rm ox})/(\tau_{\rm g,eff}N_{\rm a}C_{\rm f})$ 



**Figure 2.** Average oxide breakdown electric field as a function of copper concentration for various oxide thickness. Reproduced with permission.<sup>[14]</sup> Copyright 1999, ECS-The Electrochemical Society.



**Figure 3.** Zerbst plots of iron-doped p-type Si before and after a heat treatment at 200 °C for 5 min and remeasured after different times. Reproduced with permission. [16] Copyright 2000, IEEE.

enables to calculate the generation lifetime, and the intercept is proportional with the surface generation velocity.

The transient response will be influenced by the presence of metals both near the surface and in the semiconductor. The Zerbst technique has been used to study the Fe contamination in silicon and can show the impact of both Fe-B pairs and interstitial Fe<sub>i</sub> as illustrated in **Figure 3**. The figure shows the Zerbst plots of p-type Si wafers contaminated with  $3.9 \times 10^{12} \, \mathrm{cm^{-3}}$  Fe after a 5 min annealing at 200 °C and recorded after different waiting times. Initially, all the Fe is in FeB complexes. Due to the annealing step, these complexes dissociate into Fe<sub>i</sub><sup>+</sup>. After a certain waiting time, part of the Fe<sub>i</sub><sup>+</sup> will again be transformed in FeB complexes, resulting in an increase in the generation lifetime. The pairing time  $t_p$  of Fe<sub>i</sub><sup>+</sup> and B<sub>s</sub><sup>-</sup> to form a FeB complex is  $t_p = 557T/[D_{\rm Fe}.N_{\rm a}]$ , with  $D_{\rm Fe}$  the Fe<sub>i</sub><sup>+</sup> diffusivity. After 1400 min, all Fe<sub>i</sub><sup>+</sup> is again in the FeB state.

The MOS technique has also been used to characterize the TSV processing, which is schematically shown in **Figure 4**a. After the Si etching, a liner (e.g., TEOS/O<sub>3</sub> CVD) is deposited before depositing a barrier layer (e.g., Ta PVD) followed by the via filling with a metal (e.g., Cu). The process is completed by a chemical–mechanical polishing step (CMP).

The impact of TSV processing on the generation time is illustrated in Figure 4b.<sup>[18]</sup> The scalloping of the sidewalls is due to the repeated etching and passivation step. When the roughness of the scalloping increases, there is a poorer coverage of the sidewall by the barrier enabling more Cu atoms from the TSV to diffuse in the substrate during processing. The resistance of the Ta barrier during a 300 °C annealing step depends on its thickness. An increased thickness and/or a smoother profile are required for a high-generation lifetime.

#### 4. Diode Analysis

Diode analysis is a simple and straightforward method to investigate the generation  $\tau_{\rm g}$  and recombination lifetime  $\tau_{\rm r}$  of the material. For a lightly doped substrate with an uniform lifetime, the area current density  $J_{\rm gen}$  in reverse operation for  $V_{\rm R} >> k_{\rm B}T/q$ , is given by



(a)



**Figure 4.** a) Schematic drawing of a TSV process. b) Generation lifetime  $(\tau_g)$  of minority carriers measured from C-t analysis versus the annealing time at 300 °C. Reproduced with permission.<sup>[18]</sup> Copyright 2011, IEEE.

$$J_{\rm gen} = \frac{qn_{\rm i}W}{\tau_{\rm g}} \tag{3}$$

with W the depletion region width at  $V_R$ , which can be obtained from a C–V plot. The generation lifetime depends on the position of the trap level  $E_T$  in relation to the intrinsic level  $E_T$ 

$$\tau_{\rm g} = \tau_{\rm r} \, 2 \cosh\left(\frac{E_{\rm T} - E_{\rm i}}{k_{\rm B} T}\right) \tag{4}$$

The most efficient trapping levels are lying near midgap.

The impact of the surface concentration of metals on the leakage current of  $n^+p$  diodes is shown in **Figure 5** for Cu, Ni, and Fe.  $^{[20]}$  While Ni has only a minor impact, there is an increased leakage current for concentrations above about  $2\times 10^{12}\, {\rm cm}^{-2}$  for Fe and Cu. The Cu activity is caused by the Cu gettering in the  $n^+$  layer forming precipitates with extended defects.

It is also possible to calculate the generation current per defect center, given by

$$I_{\text{g,defect}} = \frac{qn_i \sigma_{\text{n,p}} \nu_{\text{thn,p}}}{2 \cosh\left(\frac{E_T - E_i}{k_{\text{n}}T}\right)}$$
 (5)

This expression has been used to calculate the leakage current for a variety of metals in both silicon and germanium. <sup>[21]</sup> The graphical representation for Mn, Fe, Co, and Ni and Cu is given in **Figure 6**. The metals with an energy level close to



**Figure 5.** The relationship between leakage current and surface metal concentration before heat treatment (junction area of  $n^+p$  diode is  $1 \text{ mm}^2$ ). [20]

midgap (Fe and Ni) and small capture cross sections are the most effective current generators. For the current generation, however, the dominant factor is the position of the energy level, yielding an exponential dependence on the temperature, while the capture cross sections are only influencing the prefactor. As the intrinsic carrier concentration depends exponentially on the band gap ( $E_{\rm g,Si}=1.12~{\rm eV},~E_{\rm g,Ge}=0.66~{\rm eV}$ ), this means that at 222 K, Ge has the same intrinsic carrier concentration as Si at 300 K. As can be seen in Figure 6, metals have a larger impact in Ge than in Si.

In case that the metal precipitates are associated with dislocations, one has also to take into account the electrical activity of the dislocation, i.e., both the generation current caused by the metal atoms in the cluster and the dislocation-induced current are important.

It should also be mentioned that by using different diodes with different geometries (i.e., different area and perimeters), one can calculate both the physical (diffusion current and generation current) and the different geometrical components, i.e.<sup>[19]</sup>



Figure 6. Leakage current per deep level in Ge and Si.

$$I = AI_A + PI_P + N_cI_C + I_{par}$$

$$\tag{6}$$

with A the diode area,  $J_A$  the area current density (A m<sup>-2</sup>), P the perimeter (m),  $J_P$  the perimeter current density (A m<sup>-1</sup>),  $N_C$  the number of corners,  $I_C$  the corner current density (A/corner), and  $I_{\rm par}$  the parasitic current related to the measurement system. The different parameters in Equation (6) can be obtained by solving a set of four equations for four nearby diodes with different area/perimeters ratio and design layout (e.g., finger or comb structure). If the corner and the parasitic components can be neglected, then a simple graphical technique can be used to determine the other components, as illustrated in **Figure 7** for a set of Si<sub>0.8</sub>Ge<sub>0.2</sub> diodes. The slope of the graph gives  $J_A$ , whereas  $J_P$  is obtained from the intercept.

# 5. CMOS Image Sensors

Since the early days, much attention has been given to charge coupled devices (CCDs) for imaging applications. A defect in a pixel leads to a white spot in the image, making these devices very sensitive to metallic contamination and/or defects such as dislocations, stacking faults, and precipitates. Since the last decade, CMOS image sensors (CIS) to replace CCDs have gained enormous interest in the field as it is a low-cost manufacturing process with a good reproducibility and enabling high-volume production and yield.

Over the years, a good control has been obtained to avoid or even eliminate extended defects so that nowadays, the main concern is focused on metallic contaminants. Since the very high sensitivity of the imager, dedicated analytical techniques have been developed such as dark current spectroscopy. [22]

Also, for CIS applications, there is a great concern about metallic contamination during ion implantation, mainly caused by possible cross contamination. A systematic study resulted in a good model for the observed dark current histograms given by<sup>[23]</sup>

$$I_{\text{dark}} = AT^3 \exp\left(-\frac{E_g}{k_B T}\right) + BT^{3/2} \exp\left(-\frac{\frac{E_g}{2} + \Delta E}{k_B T}\right) \tag{7}$$

The first term is the diffusion current, which is a measure for the recombination lifetime, while the second term is the generation current. The relative contribution to the two currents is



Figure 7. Current density versus P/A ration at  $V_R = -1~V$  and 300 K for a set of  $Si_{0.8}Ge_{0.2}$  diodes.



www.pss-a.con





Figure 8. Impact of different metals on a) the diffusion and b) the generation current. The data are taken from Russo et al. $^{[23]}$ 

shown in **Figure 8** for different metals. This allows to draw some conclusions:<sup>[23]</sup> 1) Mo is a slow diffusor and the number of white spots increases with the implant dose; 2) W is also a slow diffusor but a much stronger dark current generator; 3) Cu has also a rather strong impact on the dark current; 4) Ti mainly influences the generation current; and 5) the impact of Ni and Cr is rather limited.

Based on Equation (5), one can calculate how much metallic contamination can be allowed to keep the dark current below  $10^{-8} \, \text{A cm}^{-3}$ , which corresponds to a space charge layer of 1  $\mu$ m and a dark current of 1 pA cm<sup>-2</sup>. As illustrated in **Figure 9** (based on Equation (5)), this corresponds with a Cu contamination level of  $10^9 \, \text{cm}^{-2}$ , which is much lower than the requirements for logic CMOS.<sup>[24]</sup> CIS are thus much more prone to



**Figure 9.** Calculated contribution of metal impurities to the trap-assisted dark current generated per unit volume as a function of the metal volume concentration.

metallic contamination. The present calculations are based on a simple Shockley–Read–Hall (SRH) expression, and as mentioned before, the electrical activity of the metals also strongly depends on their charge state so that additional effects (interactions with dopant atoms, extended defects, etc.) may have to be taken into account.

Because of the stringent contamination levels for CIS applications, much attention has been given to the implementation of appropriate gettering techniques. Good results have been obtained by implementing a proximity carbon-implantation which getters Fe, Ni and also slow diffusing metals such as W.<sup>[25]</sup> Besides optimizing the C implantation conditions, attention must also be given to the appropriate rapid thermal annealing (RTA) step, the post-treatments, and the design layout of the C-implantation mask, i.e., in the middle of the contact area, only on one side, or at both sides of the contact area. Some results are given as an illustration in Figure 10, clearly indicating the strong reduction of the white spots. The gettering of W is easier than the gettering of Fe or Ni, and the post treatment of the proximity getter process is very important for achieving an optimal reduction of the white spots.

Other approaches giving good results are based on the use of  $p/p^{++}$  epitaxial wafers and relaxation gettering-based hydrogen-ion-induced nanocavities created in the substrate underneath the depletion region of the photodiodes. [26] Some results are shown in **Figure 11**, giving for Fe, Cu, Ni, and Co the change in dark photocurrent

$$V_{\rm dark-photo}(\%) = \frac{V_{\rm dark-photo\,(metal\,\, contamination)}}{V_{\rm dark-photo\,(no\,\, contamination)}} \tag{8}$$

for two different substrates, i.e., p-substrates with and without  $H^+$  implantation (6  $\times$   $10^{16}\,cm^{-2}$  at 26 keV + 3  $\mu m$  epitaxial layer) and  $p/p^{++}$  epitaxial wafers.

The figure allows to conclude that 1) Cu and Ni severely degrade the dark photocurrent performance; 2)  $H^+$ -cavities have a good gettering capability for all studied metals; and 3) a  $p/p^{++}$  epitaxial wafer can be used for gettering Fe but not for Cu and Ni.



Figure 10. White spots reduction by the optimization of carbon gettering implantation and post treatment (PT). Reproduced with permission. [16] Copyright 2016, IEEE.

#### 6. Transistor Performance

Due to the scaling of the device dimensions, the sensitivity of many analytical techniques is no longer sufficient. For dimensions below 100 nm, the device volume becomes smaller than 10<sup>-15</sup> cm<sup>-3</sup> making it a real challenge to detect defects. Therefore, investigation of the electrical device performance can be used to show the presence of small-size defects in low

concentrations. A good example of a powerful tool for defect detection is low-frequency noise analysis, enabling to detect even single defects. Both defects in the dielectric and in the depletion layer can be detected by the investigation of the gate voltage dependence of the current noise power spectral density. [27,28]

A systematic low-frequency noise analysis in both the frequency and the time domain as a function of the operating parameters enables to determine the energy level, capture cross section and its activation energy, and the trap position with respect to the interface with the channel for individual defects. [29,30] The energy levels and capture cross sections can then be compared with, e.g., data obtained from deep-level transient spectroscopy (DLTS) studies to identify the origin of the defects. Figure 12 illustrates the use of noise spectroscopy to show different defect levels in silicon-on-insulator (SOI) MOSFETs.[31] Four defect levels have been detected of which three could be identified by comparing with the DLTS data in the literature. The unidentified one is the most likely related to etching-induced defects.

Although the same approach can be used to study devices with metal contamination, not much information has been reported in the literature. An early report on Fe-contaminated wafers pointed out that for the studied devices, Fe had no impact on the low-frequency noise, although degradation of the lifetime and leakage were observed. [32] This may be caused by a too low contamination level and/or the dominance of possible other defects on the noise performance.



Figure 11. Change in dark photocurrent before and after contamination with a) Fe, b) Cu, c) Ni, and d) Co for different substrates and with or without hydrogen implantation (after Kim et al.[26]).



Figure 12. Arrhenius plot for a SOI MOSFET with a gate length of 1  $\mu$ m, showing four different defect levels.

#### 7. Solar Cells

Extensive studies have been reported on the impact of metallic contamination on the performance of solar cells as often metallurgical grade silicon is used as a low-cost starting material.

The metals have deep levels in the band gap, can form clusters and/or precipitates, and may decorate other extended defects present in the material, increasing their electrical activity. For multicrystalline (mc) Si metals can also precipitate at the grain boundaries increasing their electrical activity. The main parameter that will be influenced is the recombination lifetime, and depending on the doping level (e.g., in the emitter region), the Auger recombination can become more dominant than



**Figure 14.** Fraction of the surface area which shows light emission due to breakdown. This graph shows measurements made on solar cells which were taken from the three ingots at different ingot heights (denoted by the percentage: 0% = bottom; 100% = top). Reproduced with permission.<sup>[36]</sup> Copyright 2009, AIP Publishing.



**Figure 13.** The effect of metallic contaminants on the solar cell efficiency. The indicated impurity concentration is that in the wafer prior to cell processing.<sup>[35]</sup>

the Shockley–Read–Hall component.<sup>[34]</sup> Besides the solar cell efficiency, metal-defects will have an impact on the open-circuit voltage  $V_{\rm oc}$ , the short-circuit current  $I_{\rm sc}$ , and the fill factor.

**Figure 13**, showing the impact of metals on the loss in solar cell efficiency, clearly indicates that a more pronounced impact is found for the slow-diffusing elements such as Mo, W, and Ti compared with the fast diffusers such as Fe, Ni, Cu, Co, and Cr. [35]

The presence of metal precipitates may also result in a local breakdown of the solar cell. This phenomenon can be observed by light emission in dedicated spots on the wafer surface. The spots can lead to a soft reverse diode behavior or a hard destructive breakdown. The origin is related to the increased electrical field at the precipitate/Si interface due to the Schottky barrier formation. This is clearly illustrated in **Figure 14**, giving for intentionally contaminated ingots the surface fraction showing light emission. <sup>[36]</sup>

In the literature, there are many reports available on the impact of specific metals such as Fe, Ti, and Au. For an in-depth review, the reader is referred to the study by Claeys and Simoen.<sup>[1]</sup>

Recently, a study has been reported on the use of a Cu/Ni contact scheme as a future viable and cost-effective contact technology for solar cells.<sup>[37]</sup> Although this leads to a high-conductivity and low-contact resistance, there is a risk that metal contamination may degrade the cell performance.

In the passivated emitter and rear cell (PERC) solar cell, the plated Ni layer acts as a diffusion barrier for Cu as shown in **Figure 15**.



**Figure 15.** Schematic drawing and process sequence of a PERC solar cell. Reproduced with permission.<sup>[37]</sup> Copyright 2018, Elsevier.







Figure 16. DLTS spectra before and after annealing for a PERC sample prepared by soft laser ablation. Reproduced with permission.<sup>[37]</sup> Copyright 2018, Elsevier B.V.

After the deposition of the backside Al layer, laser ablation is used to open the contact area before the Ni plating.

A DLTS study showed a hole trap H1 around 80 K, as shown in Figure 16.[37] Arrhenius plot analysis and comparison with the literature data pointed out that the trap corresponds with the substitutional Ni<sub>s</sub> donor, and its concentration is not influenced by thermal annealing after the sintering step. The concentration of Ni is estimated at about  $10^{11}$ – $10^{12}$  cm<sup>-3</sup>. The Ni may impact the recombination activity, especially when it interacts with the dislocations induced during the laser ablation step.

Normally, Ni is interstitially incorporated in the lattice but becomes substitutional by interacting with vacancies, which are released by dislocations. [38] Therefore, more Ni<sub>s</sub> is found in samples with hard laser ablation because these samples have a higher dislocation density than soft laser ablated samples.<sup>[37]</sup> No migration of the Cu in the p-type Si base has been observed by DLTS.

### 8. Density Functional Calculations

To develop theoretical defect models, it is essential to have information on the different defect structures, to be able to define the lowest-energy state, and to get insight in the migration and diffusion properties of the metals. Electron paramagnetic resonance (EPR) is a powerful but also timeconsuming analytical technique. Experimental observations of several transition metals have been explained based on both the Ludwig and Woodbury<sup>[39]</sup> model for the interstitial and substitutional T<sub>d</sub> sites of the metal and the Watkins vacancy  $model^{[40]}$  for the substitutional  $T_d$  site for heavy metals like Au, Ag, and Cu.

Over the last two decades, enormous progress has been achieved on the use of first-principle techniques for calculating deep levels and vibration spectra. The first total energy calculations were performed for Cu in Si, based on the Hartree-Fock theory, using 44 host Si atoms in the super cell.<sup>[41]</sup>



Figure 17. Total magnetic moments for a TM atom doped in Si at a substitutional site, an interstitial site with tetrahedral symmetry, and an interstitial site with hexagonal symmetry. Reproduced with permission.<sup>[42]</sup> Copyright 2008, American Physical Society.

An illustration of the DFT calculations for the magnetic moment  $\mu_B$  of the 3D series of metals is given in Figure 17. [42] The explanation is based on a simple filling scheme leading to the 5, 4, and  $3 \mu_B$  for vanadium, chromium, and manganese, respectively. Similar calculations have been done for the magnetic moments of these transition metals (TMs) in Ge. [43]

The DFT approach has also successfully been used to study radiation and implantation defects such as the divacancy  $(V_2)$ , the oxygen-vacancy (VO), and the dioxygen-vacancy (VO<sub>2</sub>). Additionally, the binding energy of TM with these defects can be calculated as shown in Figure 18 for VO and VO2 in silicon. [44] It can be noticed that some metals have a stronger binding energy than other. The gettering by VO2 is smaller compared with the getter action of the VO complex. For the latter, the stable position of the Fe atom is at the interstitial site. As a reference, the binding energy of the BFe complex is also indicated.

These ab initio calculations turn out to be very helpful in the atomistic understanding and optimization of metal gettering approaches. It can also lead to new insights in the physics behind gettering schemes such as the phosphorus diffusion gettering (DFG). For a long time, it was believed that the P diffusion was dominant for the gettering by the injection of self-interstitials associated with the dissociation of the PI pairs. [45] However, ab initio calculations demonstrated that the Fe gettering occurs by the dominant P<sub>4</sub>V site forming M-PV<sub>4</sub> complexes.<sup>[46]</sup>

A final example of ab initio calculations is related to the effectiveness of Fe and Ti gettering by a p/p<sup>+</sup> epitaxial wafer, as shown



Figure 18. Binding energy for different metals to VO and  $\mathrm{VO}_2$  defects in silicon. Reproduced with permission.<sup>[44]</sup> Copyright 2016, Elsevier B.V.



Figure 19. Temperature dependence of the ratio of the equilibrium metal solubility concentration in the epi-layer and in the substrate for Fe and Ni in p/p+ epitaxial silicon wafers (based on data from Yamada and Sueoka<sup>[47]</sup>).

in **Figure 19** for DFT calculations in the  $10^{15}$ – $10^{20}$  cm<sup>-3</sup> boron doping range. [47] In the case that the p-substrate has the same doping concentration as the epitaxial layer, no gettering occurs as the concentration ratio is then equal to the thickness ratio epi-layer and substrate. It can be noticed that Fe gettering works well for T < 400 K, while this is the case below 700 K for Ti. For Fe, one can notice that most of the Fe atoms are not gettered for  $T > 700 \,\mathrm{K}$  (1100 K); for an epi B concentration of  $10^{18}$ (10<sup>20</sup>) cm<sup>-3</sup> of the p<sup>+</sup> silicon substrate, Ni gettering starts at about 600 K and is very effective below 300 K. [44] For Hf atoms, the temperatures are 1300 and 700 K.

Besides getting fundamental insight by DFT calculations, the exercise can be extended by adding continuum modeling and device simulation enabling to use realistic process conditions and to predict the device performance.

#### 9. Conclusion

Metal contamination control remains an important challenge for silicon processing both for logic technologies, CIS applications, and solar cells. Although many of the classical sources of metallic contamination have been suppressed or eliminated, one has to remain careful with ion implantation and the introduction of advanced metal-based process modules (ferroelectrics, BEOL, TSV, etc.).

The impact of metals on the device performance is directly linked to the basic metal properties such as solubility, diffusivity, defect configuration, precipitation, clustering, energy levels in the band gap, and defect signature. The metal configuration in the lattice (interstitial, substitutional or precipitate), which depends on the type of metal and the thermal history of the material, has a strong impact on the electrical activity of the metal.

Because of the stringent requirements put on allowable metal concentrations, the optimization of appropriate gettering schemes remains of crucial importance. Fundamental insight and modeling based on the DFT approaches are a very strong starting basis and can be linked to process and device modeling. Of all analytical techniques, the microelectronics device itself remains one of the most sensitive tools for showing the presence of defects and metallic contamination.

### **Conflict of Interest**

The authors declare no conflict of interest.

# **Keywords**

complementary metal-oxide-semiconductor (CMOS) imagers, diode analysis, functional density theory, low-frequency noise, metal-oxide-semiconductor capacitors, solar cell efficiencies, transition metals

> Received: February 20, 2019 Revised: June 14, 2019 Published online: August 8, 2019

- [1] C. Claeys, E. Simoen, Metal Impurities in Silicon- and Germanium-Based Technologies: Origin, Characterization, Control and Device Impact, Springer, Berlin/New York 2018.
- S. M. Meyers, M. Seibt, W. Schroter, J. Appl. Phys. 2000, 88, 3795.
- [3] H. Ryssel, L. Frey, N. Streckfuss, R. Schork, F. Kroninger, T. Falter, Appl. Surf. Sci. 1993, 63, 79.
- M. L. Polignano, D. Codegoni, A. Galbiati, S. Grasso, L. Mica, G. Moccia, G. Nardone, F. Russo, ECS J. Solid State Sci. Technol. 2016, 5, P3048.
- [5] S. Fujimura, H. Yano, J. Electrochem. Soc. 1988, 135, 1995.
- [6] T. Tomita, T. Nigita, S. Shimonishi, T. Shibata, T. Ohmi, T. Nitta, I. Electrochem. Soc. 1995, 142, 1692.
- [7] M. L. Polignano, D. Caputo, A. Giussani, V. Soncini, G. Di Toma, Proc. IEEE 10th Int. Conf. Ion Implantation Techn., IEEE, New York 2000, p. 686.
- [8] N. Watanabe, M. Aoyago, D. Katagawa, T. Bandoh, T. Itsui, E. Yamamoto, Proc. IEEE 66th Electon. Comp. and Techn. Conf., IEEE, New York 2016, p. 1259.
- [9] T. Kauerauf, A. Branka, K. Croes, A. Redolfi, Y. Civale, C. Torregiani, G. Groeseneken, E. Beyne, Proc. Reliab. Phys. Symp - IPRS, IEEE, New York 2010, p. 712.
- [10] M. Klar, A. S. Grove, E. H. Snow, J. Electrochem. Soc. 1967, 144, 266.
- [11] E. H. Nicollian, J. R. Brews, M. O. S. Physics and Technology, Wiley Interscience, New York, NY 1982.
- [12] D. A. Ramappa, W. B. Henley, J. Electrochem. Soc. 1999, 146, 3773.
- [13] B. D. Choi, D. K. Schroder, Appl. Phys. Lett. 2001, 79, 2645.
- [14] D. A. Ramappa, W. B. Henley, J. Electrochem. Soc. 1999, 146, 2258.
- [15] M. Zerbst, Z. Angew. Phys. 1996, 22, 30.
- [16] S.-E. Tan, S. K. Schröder, M. Kohno, M. Miyazaki, IEEE Trans. Electron Dev. 2000, 12, 2392.
- [17] C. Kimerling, J. L. Benton, J. J. Rubin, Inst. Phys. Conf. Ser. 1981, 59,
- [18] J. Bea, K. Lee, T. Fukushima, T. Tanaka, M. Koyanagi, IEEE Electron Dev. Lett. 2011, 32, 66.
- [19] J. Vanhellemont, E. Simoen, C. Claeys, Defect Diffus. Forum 2007, 261-262, 1,
- [20] M. Miyazaki, M. Sano, S. Sumita, N. Fujino, Jpn. J. Appl. Phys. 1999, 30. L295.
- [21] J. Vanhellemont, E. Simoen, J. Electrochem. Soc. 2007, 154, H572.
- [22] F. Domengie, J. L. Regolini, D. Bauza, J. Electron. Mater. 2010, 39, 625.



#### www.advancedsciencenews.com



- [23] F. Russo, G. Nardone, M. L. Polignano, A. D'Ercole, F. Pennella, M. Di Felice, A. Del Monte, A. Matarozzo, G. Moccia, G. Polsinelli, A. D'Angelo, M. Liverani, F. Irrera, ECS J. Solid State Sci. Technol. 2017, 6, P217.
- [24] P. W. Mertens, S. Lavizzari, S. Guerrieri, Solid State Phenom. 2016, 255, 309.
- [25] T. Yamaguchi, T. Yamashita, T. Kamino, Y. Goto, T. Kuroi, M. Matsuura, Tech. Dig. VLSI Symp., IEEE, New York 2016, 978.
- [26] L. H. Kim, J. S. Park, T. A. Shim, J. G. Park, IEEE Trans. Electron Dev. 2017, 64, 2345.
- [27] W. Fang, E. Simoen, M. Aoulaiche, J. Luo, C. Zhao, C. Claeys, *Phys. Status Solidi* 2015, 212, 512.
- [28] E. Simoen, B. Cretu, W. Fang, M. Aoulaiche, J.-M. Routoure, R. Carin, J. Luo, C. Zhao, C. Claeys, Solid State Phenom. 2016, 242, 449.
- [29] E. Simoen, H.-C. Lin, A. Alian, G. Brammertz, C. Merckling, J. Mitard, C. Claeys, IEEE Trans. Device Mater. Reliab. 2013, 13, 444.
- [30] E. Simoen, C. Claeys, Random Telegraph Signals in Semiconductor Devices, The Institute of Physics, Bristol 2016.
- [31] B. Cretu, E. Simoen, J.-M. Routoure, R. Carin, M. Aoulaiche, C. Claeys, Proc. Int. Conf. On Noise and Fluctuations, IEEE, New York 2015, p. 1.
- [32] L. K. Vandamme, E. P. Vandamme, J. J. Dobbelsteen, Solid-State Electron. 1997, 41, 901.
- [33] S. Pizzini, L. Bigoni, M. Beghi, C. Chemelli, J. Electrochem. Soc. 1986, 133, 2363.

- [34] D. Macdonald, A. Cuevas, Prog. Photovoltaics Res. Appl. 2000, 8, 363.
- [35] J. R. Davis Jr, A. Rohatgi, R. H. Hopkins, P. D. Blais, P. Rai-Choudhury, J. R. McCormick, H. C. Mollenkopf, *IEEE Trans. Electron. Dev.* 1980, ED-27, 677.
- [36] W. Kwapil, M. Kasemann, P. Gundel, M. C. Schubert, W. Warta, P. Bronsveld, G. Coletti, J. Appl. Phys. 2009, 106, 063530.
- [37] C. Dang, R. Labie, E. Simoen, J. Poortmans, Sol. Energy Mater. Sol. Cells 2018, 184, 57.
- [38] M. Yoshida, K. Saito, Ipn. J. Appl. Phys. 1967, 6, 573.
- [39] C. W. Ludwig, H. H. Woodbury, Solid State Phys. 1962, 13, 223.
- [40] G. D. Watkins, P. M. Williams, Phys. Rev. B 1995, 52, 16575.
- [41] S. K. Estreicher, Phys. Rev. B 1990, 41, 5447.
- [42] Z. Z. Zhang, B. Partoens, K. Chang, F. M. Peeters, Phys. Rev. B 2008, 77, 155201.
- [43] A. Continenza, G. Profeta, S. Picozzi, Phys. Rev. B 2006, 73, 035212.
- [44] S. Shirasawa, K. Sueoka, T. Yamaguchi, K. Maekawa, Mater. Sci. Semicond. Process. 2016, 44, 13.
- [45] W. Schröter, A. Döller, A. Zozime, V. Kveder, M. Seibt, E. Spiecker, Solid State Phenom. 2004, 95, 527.
- [46] R. Chen, B. Trzynadlowski, S. T. Dunham, J. Appl. Phys. 2014, 115, 054906.
- [47] A. Yamada, K. Sueoka, ECS J. Solid State Sci. Technol. 2017, 6, 125.