# Temperature-dependent barrier height in CdSe Schottky diode

S. K. Tripathi

Received: 23 March 2010/Accepted: 5 May 2010/Published online: 4 June 2010 © Springer Science+Business Media, LLC 2010

**Abstract** This article reports the measurements of temperature-dependent barrier height (BH) of CdSe Schottky diodes. These diodes have been made by thermal evaporation technique on ITO glass and glass substrates at room temperature. The XRD measurements have been made and the average particle size has been calculated which comes out to be  $\sim 20$  nm. The Au dots have been made for nonohmic contacts. I-V characteristics have been measured at different temperatures (280–330 K). These characteristics obey the thermionic emission theory. The BH decreases and ideality factor increases with the increase in temperature. Richardson's plot has been made and Richardson's constant has been calculated which is less than the expected value. Capacitance measurements have been done at different frequencies and the interface states have been calculated. The results have been explained on the basis of BH inhomogeneities.

### Introduction

The synthesis of binary metal chalcogenides of groups II— VI semiconductors in a nanocrystalline form is a rapidly growing area of research due to their important nonlinear optical properties, luminescent properties, quantum-size effect, and other important physical and chemical properties [1, 2]. In this group, cadmium selenide is a widely used semiconductor whose band gap lies in the solar energy spectrum. CdSe has been studied intensively in recent years

S. K. Tripathi (X) Department of Physics, Panjab University, Chandigarh 160 014, India e-mail: surya@pu.ac.in; surya\_tr@yahoo.com



because of its potential use as a photoanode in photoelectrochemical cells, gas sensors, solar cells, etc. [3-6].

Schottky barrier diodes (SBD) are of the most simple of metal-semiconductor (MS) contact devices [7, 8]. Although Schottky interfaces have been well studied for over 50 years, it is only in the past decade that inhomogeneous contact has been considered as an explanation for voltage-dependent barrier height (BH) [9–11]. The BH is likely to be a function of the interface atomic structure, and the atomic inhomogeneities at an MS interface which are caused by grain boundaries, multiple phases, facets, defects, a mixture of different phases, etc. [9, 10]. The nonideal behavior in the SBD could be quantitatively explained by assuming specific distribution of nanometerscale interfacial patches (small regions) with lower BH than the junction's main BH [12]. In such cases, the current across the MS contact may be greatly influenced by the presence of the BH inhomogeneity [11, 12]. Some authors have been able to account for much of the observed nonideal behavior by assuming certain distributions of microscopic BHs for the different diodes [13–15].

Measurements of current-voltage (I-V) of Schottky barrier, only at room temperature, do not give satisfactory information about the conduction process and the nature of barrier formation at the MS interface. However, the temperature dependence of the I-V characteristics allows to understand different aspects of conduction mechanisms. The Schottky barriers with low BH have found applications in devices operating at cryogenic temperatures as infrared detectors and sensors in thermal imaging [13, 16–18]. Thermionic emission (TE) theory is widely used to extract the SBD parameters [16-18]. Some authors have also stressed [13, 16] the importance of BH inhomogeneities over the MS contact. The nature and origin of the temperature dependence of BH have been successfully

explained on the basis of a TE mechanism with Gaussian distribution of BHs by some authors [16–18]. Simulation studies on I-V characteristics of inhomogeneous diodes with a Gaussian distribution have also yielded results similar to those observed in experimental data [19].

So, the homogeneity or uniformity of the Schottky BH is an issue with important implications on the theory of Schottky BH formation and important ramifications for the operation of SBD and contacts. The devices are produced to show the ability of employing CdSe as a candidate in semiconductor device production. In this study, the I-V characteristics of Au Schottky contacts on CdSe films on ITO substrate are measured over the temperature range 280-330 K. These characteristics will be discussed and analyzed to show the ability of obtaining the rectifying properties of these structures to be used as Schottky diodes. The capacitance measurements have also been made at different frequencies (1-400 kHz). The following section describes the experimental part. Results are presented and discussed in the "Results and discussion" section. Last section deals the conclusion of this study.

# **Experimental**

The semiconducting Cd<sub>30</sub>Se<sub>70</sub> alloy is prepared from its constituents (5 N pure) by melt-quenching technique as described earlier [20]. Thin films of this material are prepared in a conventional vacuum coating system on welldegassed ITO-coated glass substrates. These substrates have been heated at 380 K to remove any moisture or methanol present. The vacuum chamber is evacuated to  $2 \times 10^{-4}$  Pa. Thermal evaporation of the material is carried out from the Mo boat. The distance between the source and the substrate is about 7 cm. Crystallographic study is carried out using a Phillips PW-1610 X-ray diffractometer using Cu  $K_{\alpha}$  radiation in the  $2\theta$  range from  $10^{\circ}$  to  $70^{\circ}$ . Thin film of gold (thickness  $\sim 100$  nm) is deposited for making the nonohmic contact onto the CdSe thin film. The area of the Schottky diode is  $\sim 3.14 \times 10^{-3}$  cm<sup>-2</sup>. *I–V* measurements are performed using a high impedance electrometer (Keithley 614) and a dc voltage source. The capacitance measurements at different frequencies are carried out with a digital LCR bridge. The temperature dependence of I-V measurements has been done in the temperature range 280-330 K.

# Results and discussion

XRD pattern of CdSe film deposited on the glass substrates at room temperature has been made. The spectrum (figure not shown) shows a single diffraction peak at  $2\theta$  value of

25.3°. The comparison of observed 'd' values with standard 'd' values [111] confirms the sphalerite cubic (zinc blende type) nanocrystalline structure of CdSe thin films. The particle size has been calculated using Scherrer's relation:

$$\beta = k\lambda/D \cos\theta \tag{1}$$

where  $\beta$  is the full width at half maximum (FWHM) and D is the diameter of the particles. The average particle size is found to be  $\sim 20$  nm. Aneva et al. [2] have also deposited the thin films of CdSe of different thicknesses (50–100 nm) by thermal evaporation technique. They have studied the structure of these films by AFM technique.

According to the SBD theory, the relationship between current and voltage is given by [21]:

$$I = I_0 \exp(qV/nkT) \left[ 1 - \exp(-qV/kT) \right]$$
 (2)

here

$$I_0 = AA^{**}T^2 \exp\left[-q\Phi_{B0}/kT\right] \tag{3}$$

where  $I_0$  is the saturation current obtained from the straight line intercept of  $\ln I$ –V, plot at V=0, V is the forward-bias voltage, k is the Boltzmann constant, q is the electronic charge, A is the effective diode area, T is the absolute temperature,  $A^{**}$  is the effective Richardson constant,  $\Phi_{B0}$  is the BH, and n is ideality factor. The ideality factor n is defined as the deviation of the experimental I–V data from the ideal TE diffusion model as given below

$$n = (q/kT)[dV/d(\ln I)] \tag{4}$$

Figure 1 shows the forward *I–V* plots of ITO/CdSe/Au SBD in the temperature range 280–330 K. In the case of best rectifying system, ITO/CdSe/Au, which I took into consideration for the rest of the analysis, the device is forward biased when the ITO side is made positive with



Fig. 1 The current density (J) versus forward bias voltage ( $V_{\rm F}$ ) at different temperatures



respect to the Au electrode. The barrier is a typical Schottky barrier, formed when electrons are transferred from the metal to the semiconductor. At the equilibrium, the current flows in both the directions, i.e., from metal-to-semiconductor and vice versa. For the Schottky diodes operated at moderate temperature (e.g., 300 K), the dominant transport mechanism is TE of majority carrier from semiconductor over the potential barrier into the metal. At the semiconductor surface, carriers may recombine with the recombination centers due to dangling bonds of the surface region. Thus, I may suggest a potential barrier at the interface. The experimental values of n and  $\Phi_{B0}$  have been obtained from intercepts and slopes of the forward bias plots at each temperature, respectively.

Figure 2 shows the plots between the zero-bias BHs  $(\Phi_{R0})$  at different temperatures. It is clear from the figure that the value of  $\Phi_{R0}$  increases with the increase in temperature. The value of n decreases as the temperature increases. These changes are indicative of deviations from the pure thermionic mechanism as explained by other workers [22, 23]. Such temperature dependence is in obvious disagreement with the reported negative temperature coefficient of the Schottky BH. Since the current transport across the metal-semiconductor interface is a temperature-activated process, electrons are able to surmount the lower barriers. Therefore, the current flow through the lower SBH and a larger ideality factor will dominate current transport. In other words, more electrons have sufficient energy to overcome the higher barrier when the BH builds up with increasing temperature and bias voltage.

Figure 3 shows the activation energy plot,  $\ln(J_s/T^2)$  versus 1000/T of the forward bias ITO/CdSe/Au Schottky diode. It is clear from the figure that the plot is a straightline and the value of the Richardson constant,  $A^{**}$ ,



**Fig. 2** The **BH** versus temperature; *solid lines* are obtained by simulating the data as discussed in the text





**Fig. 3** The plot of  $ln(J/T^2)$  versus 1000/T

is found to be  $\sim 2.66 \times 10^{-4} \text{ A cm}^{-2} \text{ K}^{-2}$ . This value is lower by four times than the known value of 15.6 A cm<sup>-2</sup> K<sup>-2</sup> [24]. This variation on the value of Richardson's constant may be due to the spatial inhomogeneous BHs and potential fluctuations at the interface and consist of low and high barrier areas [25]. In other words, the current of the diode will flow preferentially through the lower barrier in the potential distribution. The  $A^{**}$  value obtained from the temperature dependence of the I-V characteristics may be affected by the lateral inhomogeneity of the barrier.

An alternative method has been suggested by the Tung [13]. He has shown that the lateral inhomogeneities are found in the Schottky barrier interfaces. The Schottky barriers consist of laterally inhomogeneous patches of different BHs. Larger ideality factor is obtained due to the patches of lower BHs and vice versa. Schmitsdorf et al. [16] using Tungs' [25] theoretical approach have found a linear correlation between the experimental zero-bias SBHs and ideality factors. So, a graph has been plotted between the BHs and the ideality factor (see Fig. 4) in the measured temperature range (280–330 K). It is clear from the figure that these two values are correlated linearly with each other and thus justify the lateral inhomogeneities in the Schottky barrier area.  $\Phi_{B0}$  is calculated theoretically as suggested by Chand and Kumar [26] at different temperatures and shown in Fig. 2 with solid line which matches well with the experimental results.

Figure 5 shows the variation of capacitance with frequency at the zero bias. It is clear from the figure that the variation of capacitance with frequency at low frequency is stronger than at higher frequencies. The variation at low and high frequencies is due to the presence of interface states at the Schottky junction.



Fig. 4 Plot between the BH and the ideality factor



Fig. 5 Variation of capacitance with frequency at zero bias

The number of interface states (N) can be estimated by using the following relation:

$$N = (C_{\text{low}} - C_{\text{high}})/q \tag{5}$$

where  $C_{\rm low}$  and  $C_{\rm high}$  denote the low and high frequency capacitance values, respectively. At the zero bias and room temperature, the number of interface states is calculated from the above equation and is found to be  $\sim 7.8 \times 10^8 \ {\rm cm}^{-2} \ {\rm V}^{-1}$ .

#### **Conclusions**

Thin films of nanocrystalline CdSe have been deposited on glass and ITO substrates. The average particle size has been calculated using XRD technique. The forward bias I-V characteristics of ITO/CdSe/Au Schottky barrier have been measured in the temperature range 280–330 K. The value of  $\Phi_{B0}$  decreases and the value of n increases with the decrease in temperature. BH inhomogeneities at the interface cause the deviation in  $\Phi_{B0}$  and n and produce an additional current such that the I-V characteristics continue to remain consistent with the TE process. The number of interface states (N) has been calculated using measured frequency dependence capacitance values. The value of the band gap has been calculated from the spectral response of the diode. The inhomogeneities can be described by the Gaussian distribution of the BHs.

**Acknowledgement** This study was financially supported by DST (Major Research Project), New Delhi.

#### References

- Han L, Qin D, Jiang X, Liu Y, Wang L, Chen J, Cao Y (2006) Nanotechnology 17:4736
- Aneva Z, Nesheva D, Main C, Reynolds S, Fitzgerald AG, vateva E (2008) Semicond Sci Technol 23:095002
- Lade SJ, Uplane MD, Lokhande CD (2001) Mater Chem Phys 68:36
- 4. Loizos Z, Spyrellis N (1991) Thin Solid Films 204:139
- 5. Fendler JH (2001) Chem Mater 13:3196
- Hodes G, Howell IDJ, Peter LM (1992) J Electrochem Soc 139:3136
- 7. Qiang L, Wanqi J (2006) Semocond Sci Technol 21:72
- Kim SW, Lee KM, Lee JH, Seo KS (2005) IEEE Electron Dev Lett 26:787
- 9. Ayyildiz E, Cetin H, Horvath Zs (2005) Appl Surf Sci 252:1153
- Im HJ, Ding Y, Pelz JP, Choyke WJ (2001) Phys Rev B 64(9):075310
- 11. Osvald J (2006) Solid State Electron 50:228
- Vanalme GM, Van Meirhaeghe RL, Cardon F, van Daele P (1997) Semicond Sci Technol 12:907
- 13. Tung RT (1992) Phys Rev B 45:13509
- 14. Cimilli FE, Saglam M, Turut A (2007) Semicond Sci Technol
- Leroy WP, Opsomer K, Forment S, Van Meirhaeghe RL (2005) Solid State Electron 49:878
- Schmitsdorf RF, Kampen TU, Monch W (1997) J Vac Sci Technol B 15:1221
- Coskun C, Aydoğan S, Efeoğlu H (2004) Semicond Sci Technol 19:242
- 18. Gumus A, Turut A, Yalcin N (2002) J Appl Phys 91:245
- 19. Dobrocka E, Osvald J (1994) Appl Phys Lett 65:575
- 20. Tripathi SK, Kumar A (1988) Thin Solid Films 165:687
- Rhoderick EH, Williams RH (1988) Metal-semiconductor contacts. Clarendon Press, Oxford, pp 20, 48
- 22. Duman S (2008) Semicond Sci Technol 23:075042
- 23. Chand S, Kumar J (1996) Semicond Sci Technol 11:1203
- Prakash O, Muurlidhara KN, Ravindra K (1990) IEEE Technol Rev 7:260
- 25. Tungs RT (2001) Mater Sci Eng R 35:1
- 26. Chand S, Kumar J (1997) J Appl Phys 82:5005

