## Understanding the charge transport mechanisms through ultrathin $SiO_x$ layers in passivated contacts for high-efficiency silicon solar cells

Cite as: Appl. Phys. Lett. **114**, 083902 (2019); doi: 10.1063/1.5081832 Submitted: 16 November 2018 · Accepted: 6 February 2019 · Published Online: 27 February 2019







## **AFFILIATIONS**

- Chemical and Biological Engineering Department, Colorado School of Mines, 1613 Illinois Street, Golden, Colorado 80401, USA
- <sup>2</sup>National Renewable Energy Laboratory, 15013 Denver West Parkway, Golden, Colorado 80401, USA

<sup>a)</sup>Electronic addresses: akale@mymail.mines.edu; William.Nemeth@nrel.gov; Harvey.Guthrey@nrel.gov; ellisrae@berkeley.edu; Andrew.Norman@nrel.gov; Matthew.Page@nrel.gov; mowafak.aljassim@nrel.gov; David.Young@nrel.gov; sagarwal@mines.edu; and Pauls.Stradins@nrel.gov

## **ABSTRACT**

We report on the microscopic structure of the  $SiO_x$  layer and the transport mechanism in polycrystalline Si (poly-Si) passivated contacts, which enable high-efficiency crystalline Si (c-Si) solar cells. Using electron beam induced current (EBIC) measurements, we accurately map nanoscale conduction-enabling pinholes in  $2.2\,\mathrm{nm}$  thick  $SiO_x$  layers in a  $poly-Si/SiO_x/c-Si$  stack. These conduction enabling pinholes appear as bright spots in EBIC maps due to carrier transport and collection limitations introduced by the insulating  $2.2\,\mathrm{nm}$   $SiO_x$  layer. Performing high-resolution transmission electron microscopy at a bright spot identified with EBIC reveals that conduction pinholes in  $SiO_x$  can be regions of thin tunneling  $SiO_x$  rather than a geometric pinhole. Additionally, selectively etching the underlying poly-Si layer in contacts with  $1.5\,\mathrm{and}$   $2.2\,\mathrm{nm}$  thick  $SiO_x$  layers using tetramethylammonium hydroxide results in pinhole-like etch features in both contacts. However, EBIC measurements for a contact with a thinner,  $1.5\,\mathrm{nm}$   $SiO_x$  layer do not reveal pinholes, which is consistent with uniform tunneling transport through the  $1.5\,\mathrm{nm}$   $SiO_x$  layer. Finally, we theoretically show that reducing the metal to the c-Si contact size from microns, like in the p-type passivated emitter rear contact, to tens of nanometers, like in poly-Si contacts, allows lowering of the unpassivated contact area by several orders of magnitude, thus resulting in excellent passivation, as has been demonstrated for these contacts.

Published under license by AIP Publishing. https://doi.org/10.1063/1.5081832

Solar energy is a prime candidate for meeting future world energy demands, and Si photovoltaics (PV) is the leading technology dominating the solar market. However, to utilize its full potential and lower the net \$/kWh cost of electricity, it is important to increase the cell efficiency. Efficiency improvements in monocrystalline silicon (c-Si) based solar cells have been achieved by transitioning from the traditional Al-back surface field (20.3%)¹ to the *p*-type passivated emitter rear contact (*p*-PERC) (25.0%),¹ to polycrystalline Si (*poly*-Si) contacts (26.1%),² and to Si heterojunction cells (26.7%).³ These improvements are enabled by lowering or almost completely eliminating the fraction of the silicon surface that is directly in contact with the metal used for charge collection. Amongst these higherificiency architectures, *poly*-Si contacts are prime candidates

for next-generation Si PV because their high thermal stability makes them compatible with current mainstream cell manufacturing processes like Ag-paste firing.<sup>4-9</sup> However, the wide-scale industrial implementation of these structures has been limited due to high processing costs and a lack of fundamental understanding from a manufacturing perspective.

The very low defect density at the  $SiO_x/c$ -Si interface is crucial to enable the ultrahigh efficiencies reported for these cells. Passivation with  $SiO_x$  has been previously utilized in both the Al-BSF and p-PERC cells. <sup>10</sup> The poly-Si/SiO<sub>x</sub>/c-Si structure has also been well studied in various Si based electronic devices such as bipolar junction transistors. <sup>11</sup> The poly-Si/SiO<sub>x</sub> contact structure was introduced into c-Si solar cells by Yablonovitch in the 1980s, <sup>4</sup> followed by Gan in the 1990s. <sup>5</sup> However, only

<sup>&</sup>lt;sup>3</sup>Department of Materials Science and Engineering, University of California, Berkeley, California 94720, USA

recently, significant improvements to this structure were reported.  $^{6.7}$  Since then, interest in this topic has piqued, but one of the main factors still not well understood is the carrier transport through the  $\mathrm{SiO}_x$  layer.  $^{12,13}$ 

Based on the thickness of the SiO<sub>x</sub> layer, poly-Si/SiO<sub>x</sub> passivated contacts can be classified into two broad categories. The first category is described as tunneling contacts with SiO<sub>x</sub> thickness <1.5 nm incorporated into a poly-Si/SiO<sub>x</sub>/c-Si stack, which are then annealed between 850 and 900 °C and have resulted in 25.8% cell efficiency. 14 For these contacts, tunneling through the  $SiO_x$  layer is likely the dominant conduction mechanism. <sup>12,15</sup> The second category, described as pinhole contacts, consists of an  $SiO_x$  layer with thickness >2nm within the poly-Si/SiO<sub>x</sub>/c-Si stack, which are annealed at significantly higher temperatures between 1000 and 1050 °C and have resulted in 26.1% cell efficiency.<sup>2</sup> For these contacts, the dominant conduction mechanism is proposed to be direct conduction between the poly-Si layer and the c-Si absorber through geometric pinholes in the SiO<sub>x</sub> layer, formed due to high temperature annealing.<sup>5,13</sup> Nanoscale pinhole formation via balling-up of SiO<sub>x</sub> is governed by thermodynamics and occurs so as to reduce the surface energy of the SiO<sub>x</sub> layer. 16 The extent of balling-up depends on both SiO<sub>x</sub> thickness and annealing temperature, and hence, these parameters need to be taken into consideration while optimizing the poly-Si/SiO<sub>x</sub>/c-Si contact performance for passivation and conduction. While evidence of localized conducting regions in an otherwise insulating SiO<sub>x</sub> layer can be inferred by measuring conductivity through the  $SiO_x$  layer<sup>17</sup> and via selective etching with a tetramethylammonium hydroxide (TMAH) solution, 18 the actual observation of the pinhole structure through imaging techniques is challenging due to their small size, likely 10 s of nm, and the low surface density,  $\sim 10^5 - 10^9$  cm<sup>-2</sup>.

In this work, we aim to verify the existence of pinholes in both thick (>2 nm) and thin (<2 nm) SiO<sub>x</sub> passivating contacts using electron-beam-induced current (EBIC) measurements that allow for the detection of conductive regions nondestructively, while revealing their microscopic origin through high-resolution transmission electron microscopy (TEM). Our EBIC measurements support the hypothesis that uniform tunneling transport and locally enhanced conduction through thinner SiO<sub>x</sub> regions are the dominant transport mechanisms in contacts with 1.5 and 2.2 nm SiO<sub>x</sub> layer, respectively. Performing TEM in a region identified as a pinhole with EBIC reveals this location to be a thinner SiO<sub>x</sub> region facilitating tunneling transport instead of direct conduction between poly-Si and c-Si. To maintain consistency with the current terminology, we use the term "pinholes" to refer to features that allow for locally enhanced conduction through an otherwise non-conducting SiO<sub>x</sub> layer, which are not necessarily a geometric pinhole.

Double-side-polished, phosphorous-doped, float-zone Si(100), 1–5  $\Omega$ -cm resistivity,  $\sim$ 280  $\mu$ m thick wafers were cleaned followed by treatment with 1% aqueous HF. Subsequently, either a 1.5 or 2.2 ( $\pm$ 0.05) nm thick dry thermal SiO $_x$  layer was grown on the cleaned wafers in a quartz tube furnace with a 6:1 N $_2$ -to-O $_2$  gas flow ratio. The SiO $_x$  thickness was determined by spectroscopic ellipsometry. Doped or intrinsic (i) hydrogenated amorphous Si (a-Si:H) was then deposited on both sides of the

oxidized wafers using plasma enhanced chemical vapor deposition. For the contacts with a 1.5 nm SiO<sub>x</sub> layer, the  $n^+$ -a-Si:H/  $SiO_x/c$ -Si/SiO<sub>x</sub>/ $p^+$ -a-Si:H structures were annealed at 850 °C for 30 min in a quartz tube furnace under N<sub>2</sub>. For the pinhole contacts with a 2.2 nm  $SiO_x$  layer, first the  $i-a-Si:H/SiO_x/c-Si/$ SiO<sub>x</sub>/i-a-Si:H structures were annealed at 1025 °C for 30 min. Following treatment with 1% aqueous HF, doped a-Si:H layers were deposited to form  $n^+$ -a-Si:H/i-poly-Si/SiO<sub>x</sub>/c-Si/SiO<sub>x</sub>/ *i-poly-Si/p*<sup>+</sup>-*a-Si:H* structures and the samples were annealed at 850 °C for 30 min resulting in  $n^+$ -poly-Si/SiO<sub>x</sub>/ c-Si/SiO<sub>x</sub>/ p<sup>+</sup>-poly-Si structures. We performed a two-step annealing process for the  $2.2\,\text{nm}\,\text{SiO}_x$  contacts to ensure that the extent of conduction pinhole formation in SiO<sub>x</sub> was not influenced by different dopant types, i.e., phosphorous and boron, 20 thus resulting in the best passivation. The structures were then coated with Al<sub>2</sub>O<sub>3</sub> grown by atomic layer deposition, followed by annealing in forming gas. 19,21 Few of these samples were metallized with Al via thermal evaporation through shadow masks to create 4 cm<sup>2</sup> bifacial test cells. No post-metallization annealing was performed. Cell performance was quantified using currentvoltage (J-V) measurements. EBIC measurements were performed on the same cells, in un-metallized regions, using a scanning electron microscope (SEM) (JEOL JSM-7600) with images acquired using an electron beam accelerating voltage of 5 kV and a beam current of ~1 nA. Unmetallized sister samples were used for TMAH etching experiments.

The open-circuit voltage ( $V_{oc}$ ) of test cells with 1.5 and 2.2 nm SiO $_x$  layers was  $705\pm2$  and  $695\pm2\,\mathrm{mV}$ , respectively, indicating good passivation in both contacts. The corresponding fill-factors were  $75.1\%\pm0.5\%$  ( $1.5\,\mathrm{nm}$  SiO $_x$ ) and  $66.3\%\pm0.5\%$  ( $2.2\,\mathrm{nm}$  SiO $_x$ ), which translate into series resistances $^{22}$  of 0.86 and  $1.46~\Omega\cdot\mathrm{cm}^2$  respectively, indicating that there is sufficient conduction through the SiO $_x$  layer in both the contacts. Thus, we can infer that both the cells have passivated contacts suitable for follow-up measurements. To ensure unambiguous interpretation of TMAH-etching and EBIC experiments, the bifacial test cells were fabricated with polished Si wafers without a transparent conducting oxide or anti-reflection layer. We have demonstrated  $\sim$ 21.4% front/back poly-Si cells using very similar processing conditions.  $^{23}$ 

TMAH is very selective in removing Si over SiO<sub>x</sub>. For example, using a 15% TMAH solution at 75°C, the etch times for our 50 nm thick  $n^+$ -poly-Si layer and 1.5 nm thermal SiO<sub>x</sub> layer are  $\sim$ 10 and  $\sim$ 300 s, respectively. Hence, by over-etching the  $n^+$ poly-Si, in our case for 3 min, etch pits can be created in the underlying c-Si wafer through pinholes that may be present in the SiO<sub>x</sub> layer. However, a similar experiment is difficult to perform for  $p^+$ -poly-Si contacts due to comparable etch times for a 50 nm thick  $p^+$ -poly-Si and a 1.5 nm thermal SiO<sub>x</sub> layer. Figure 1 shows the SEM images of the wafer surface with different initial film stacks after etching with TMAH solution. Etching of a wafer with a 2.2 nm thermal SiO<sub>x</sub> layer does not result in any surface features [see Fig. 1(a)]. However, when a  $n^+$ -poly-Si layer with  $2.2 \,\mathrm{nm}$  SiO<sub>x</sub> is etched [see Fig. 1(b)], we observe numerous inverted pyramid-like features, highlighted by dotted circles. These are formed due to local non-uniformities in the SiO<sub>x</sub> layer which originate due to annealing of the 2.2 nm SiO<sub>x</sub> contact at

 $1025\,^{\circ}$ C. Figure 1(c) shows the SEM image of an etched wafer surface with a 1.5 nm thermal SiO<sub>x</sub> layer only. Surprisingly, we notice numerous inverted pyramid-like features. These are observed for various etching conditions, 3–15 min in TMAH at 60–75 °C. Since it is known that SiO<sub>x</sub> grows uniformly and almost stressfree on a flat c–Si surface, <sup>24</sup> we speculate that the etch pits in Fig. 1(d) ( $n^+$ –poly–Si with 1.5 nm SiO<sub>x</sub> contact) are artifacts created by non-uniform TMAH-etching of the thin SiO<sub>x</sub> layer. Hence, the reason for the formation of etch pits in a 1.5 nm SiO<sub>x</sub> contact is unclear. Therefore, we further studied these contacts using EBIC measurements, which are non-destructive and sensitive to electronic effects.

The intensity in EBIC images results from the separation of electron-hole pairs generated by the electron beam within a SEM and subsequent collection of these excited carriers, which results in a current.<sup>25</sup> The generated current depends on the interaction of charge carriers with defects or inhomogeneities in the device and the carrier collection probability. Thus, EBIC measurements can result in maps with no features due to spatially uniform carrier collection, darker features due to carrier recombination in regions with defects, or brighter features due to enhanced local carrier collection. Figures 2(a) and 2(b) show the EBIC images of the metallized test cells measured on the  $p^+$ poly-Si side with 2.2 and 1.5 nm SiO<sub>x</sub> contacts, respectively. Figures 2(c) and 2(d) show the schematic of the proposed carrier recombination and current pathways. The density of bright spots in the EBIC images for the  $n^+$ -poly-Si side of the same test cells was similar to that for the  $p^+$ -poly-Si side and therefore not discussed. We can see that while the EBIC map for the 2.2 nm  $SiO_x$  contact shows numerous bright spots, the 1.5 nm  $SiO_x$  contact does not show any features. We attribute the bright spots in



**FIG. 1.** SEM images of a polished *c*-Si surface after etching different test structures in 15% TMAH solution at 75 °C for 3 min. The images correspond to (a) a *c*-Si wafer with a 2.2 nm thick SiO<sub>x</sub> layer, (b) a  $n^+$ -poly-Si contact with a 2.2 nm thick SiO<sub>x</sub> layer that was annealed at 1025 °C, (c) a *c*-Si wafer with a 1.5 nm thick SiO<sub>x</sub> layer, and (d) a  $n^+$ -poly-Si contact with a 1.5 nm thick SiO<sub>x</sub> layer that was annealed at 850 °C

Fig. 2(a) to enhanced conduction through the  $2.2 \,\mathrm{nm}\,\mathrm{SiO}_x$  layer. If recombination at a pinhole in a conducting SiO<sub>x</sub> layer is significant, then a pinhole region should appear darker in EBIC. However, for the case of a contact where the SiO<sub>x</sub> layer is nonconducting, carrier collection probability is much higher in proximity to a pinhole, thus resulting in a higher EBIC signal.<sup>25</sup> As shown schematically in Fig. 2(c), there are two components in the locally enhanced EBIC signal in Fig. 2(a): first, a depletion region forms underneath a pinhole due to higher dopant diffusion from  $p^+$ -poly-Si into the wafer directly through the SiO<sub>x</sub> pinhole compared to the continuous SiO<sub>x</sub> layer, thus improving carrier separation.<sup>26</sup> Second, there is reduced charge collection far from pinholes due to lateral diffusion requirements introduced by the insulating  $2.2 \,\mathrm{nm}$  thick continuous  $\mathrm{SiO}_x$  layer. Any holes excited away from the pinhole need to first diffuse to a pinhole location before being collected by the  $p^+$ -poly-Si layer. The measured current will reduce due to hole recombination during this diffusion. While the quantification of these and/or other effects is difficult, nonetheless, we can infer from the bright spots in the EBIC image in Fig. 2(a) that local pinhole-like transport dominates for the contacts with a  $\sim$ 2.2 nm thick SiO<sub>x</sub> layer. Further analysis shows that the intensity of the bright spots varies: this suggests that the size of the pinhole-like features varies or carrier collection probability varies due to differences in the structures of these defects.

The lack of contrast in the EBIC image for the  $1.5\,\mathrm{nm}\,\mathrm{SiO}_x$  contact [Fig. 2(b)] means that the carrier collection efficiency is uniform over the sample surface. This is possible only when the resistance to carrier transport through a  $\mathrm{SiO}_x$  layer and pinholes (if they exist) is comparable during the EBIC measurement. Thus, we can conclude that tunneling through  $\mathrm{SiO}_x$  is the likely dominant carrier transport mechanism for the  $1.5\,\mathrm{nm}\,\mathrm{SiO}_x$  contact. It must be noted that the absence of any bright or dark spots compared to the background in the EBIC image for these



**FIG. 2.** EBIC maps of  $p^+$ -poly-Si passivated contacts with (a) 2.2 nm and (b) 1.5 nm thick SiO<sub>x</sub> layers. Schematic of proposed current transport pathways in passivated contact cell test structures with (c) 2.2 nm and (d) 1.5 nm thick SiO<sub>x</sub> layers.

contacts cannot be interpreted as the absence of pinholes. It is possible that the diffused junction underneath the  $\mathrm{SiO}_x$  layer, formed due to dopant diffusion during the  $850\,^{\circ}\mathrm{C}$  anneal,  $^{26}$  separates the carriers very efficiently. Hence, recombination at pinholes, which would otherwise lead to dark spots, might not influence EBIC intensity, i.e., field-effect passivation dominates over chemical passivation.  $^{27}$ 

Since the probability of detection of pinholes using techniques like TEM is very low due to their small size and low surface density, we perform site-specific TEM of a potential pinhole via EBIC imaging in a dual-beam focused ion beam (FIB) workstation. After identifying a region with a few bright spots in EBIC [see the dotted rectangle in Fig. 3(a)], a protective Pt layer was locally deposited on top of it. The TEM cross-section specimen was then prepared near the center of bright spots by standard FIB liftout methods. Diffraction and phase contrast highresolution TEM imaging were then performed on the prepared sample using a TEM operated at 200 kV. Most of our ~260 highresolution TEM images appear as shown in Fig. 3(b); a uniform layer of  $\sim$ 2.3 nm thick SiO<sub>x</sub> separating the c-Si wafer and the poly-Si layer. However, in one image [see Fig. 3(c)], we observed significant localized thinning of the  $\sim$ 2.3 nm thick SiO<sub>x</sub> layer to  $\sim$ 1.4 nm. We refer to this thinned down SiO<sub>x</sub> region as a conduction pinhole. We consider this as a significant finding since previous TEM studies demonstrating SiO<sub>x</sub> balling-up were performed on samples intentionally annealed to very high temperatures or had a very thin  $SiO_x$  layer causing significant  $SiO_x$ balling-up, resulting in very poor passivation. 12,16 Our sample still retained good passivation (695 mV Voc) and conduction. The  $\sim$ 1.4 nm thick SiO<sub>x</sub> layer is within the tunneling regime and should manifest similarly to a geometric pinhole, i.e., enable conduction, may create etch pits during TMAH-etching, and appear as a bright spot in EBIC. Additionally, the thinner SiO<sub>x</sub> layer will allow for more dopant diffusion than the thicker SiO<sub>x</sub> layer, as shown by the secondary ion mass spectrometry (SIMS) depth profile in Fig. 3(d), which has been reproduced from our previous work.<sup>26</sup> This enhanced dopant diffusion will create a local depletion region under the thinner SiO<sub>x</sub> region allowing for more efficient carrier separation during the EBIC measurements, thus resulting in conduction pinholes to appear bright as witnessed in Fig. 2(a). We would like to clarify that in our experiments we have separated the conduction pinhole formation step (1025 °C) and the dopant diffusion step (850 °C). Since SIMS does not have the lateral resolution to distinguish the locally thin  $\sim 1.4 \,\mathrm{nm}$  SiO<sub>x</sub> regions from the surrounding 2.2 nm thick  $SiO_x$  regions [see Fig. 3(c)], we instead performed SIMS on two separate samples with 1.5 and 2.2 nm thick SiO<sub>x</sub> layers within the poly-Si/SiO<sub>x</sub>/c-Si stack annealed to 850 °C.

The results in Figs. 2 and 3 show that tunneling through  $SiO_x$  is the dominant transport mechanism in both 1.5 and 2.2 nm  $SiO_x$  contacts. The visual identification of the conduction pinhole as a locally thinned tunneling  $SiO_x$  layer was possible due to in situ milling within the vicinity of a bright spot identified during the EBIC measurement. However, it is possible that we may have milled away the actual pinhole and are instead just imaging a section that is away from the center of a crater-shaped structure. We also cannot rule the possibility that while some



**FIG. 3.** (a) EBIC image of the region lifted out by FIB for TEM. The dotted rectangle shows the signal generated under the protective Pt layer. The cross-sectional TEM image of the pinhole type passivated contact at two different locations showing (b) uniform SiO $_x$  thickness and (c) local thinning of the SiO $_x$  layer. (d) The SIMS depth profile of phosphorous underneath the SiO $_x$  layer of a passivated contact with 1.5 (black) and 2.2 (red) nm thick SiO $_x$  layers after annealing at 850 °C. SIMS data reproduced from Ref. 26.

conduction pinholes may be true geometrical pinholes, others might correspond to regions with a locally thin tunneling  $\mathrm{SiO}_x$  layer as suggested in Fig. 3(c). This agrees with the fact that the brightness of the pinholes varies in the EBIC image for the pinhole type contact shown in Fig. 2(a).

The high performance of Si solar cells is enabled by passivated contacts with low contact resistivity while maintaining a high degree of surface passivation. In p-PERC cells with an efficiency potential of  $\sim\!24\%$ ,  $^{28}$  good surface passivation is realized by localized back surface field contacts between Al and c-Si through 10s of microns of wide openings made through a dielectric  ${\rm Al_2O_3/SiN_x}$  passivation layer stack. Below, we show that the contact performance is expected to improve remarkably by reducing the local contact (geometric pinhole) size to nanometers. Indeed, the metal to semiconductor contact area fraction f determines the surface recombination losses in the cell via the total diode current pre-factor  $J_{o,total}$ , which is given by Eq. (1), where  $J_{o,pinhole}$  and  $J_{o,oxide}$  are the pre-factors for the unpassivated metallized region and the passivated oxide region, respectively

$$J_{o, total} = f \times J_{o, pinhole} + (1 - f) \times J_{o, oxide}.$$
 (1)

On the other hand, the total contact resistivity, which determines the fill-factor, is a sum of area-independent specific contact resistivity,  $R_{pinhole}$  ( $\Omega$ -cm<sup>2</sup>), in the pinhole and the spreading resistance within the wafer underneath the pinhole. The spreading resistance for pinhole radii, r, which are much less than the

wafer thickness, can be approximated as  $\rho_{\rm w}/4r$  for the wafer bulk resistivity  $\rho_{\rm w}$ .<sup>29</sup> Thus, the total contact resistivity,  $R_{\rm total}$ , is

$$R_{\text{total}} = \left(R_{\text{pinhole}} + \frac{\rho_{\text{w}}}{4r} \times \pi r^2\right) / f \approx \pi \rho_{\text{w}} r / 4f. \tag{2}$$

The 2nd term in Eq. (2), which relates to the spreading resistance, is 2-3 orders of magnitude greater than the Rpinhole term for pinhole sizes between 1nm and 10  $\mu$ m. The interesting conclusion from Eq. (2) is that for the same  $R_{total}$ , as the size of the pinhole decreases from  $\sim$ 10  $\mu$ m in p-PERC to  $\sim$ 10 nm in pinhole containing poly-Si contact, the unpassivated area fraction f can be lowered by nearly three orders of magnitude. This feature of nanostructured >2 nm SiO<sub>x</sub> contacts allows for sufficient conduction through the pinholes in the SiO<sub>x</sub> layer in passivated contacts, while resulting in very low Jo. It must be noted that while the  $J_{o, pinhole}$  term in Eq. (1) has some inverse dependence on the pinhole size,<sup>30</sup> the 26.1% cell demonstrated by such contacts shows a clear advantage in device performance when using nanostructured contacts.<sup>2</sup> Hence, we can treat pinhole containing poly-Si contacts as a category of PERC, i.e., "nano-PERC" contacts, exhibiting nanometer size instead of micron size holes in the passivating SiO<sub>x</sub> layer. We also propose that instead of using high temperature annealing, other pinhole formation techniques such as nano-imprint lithography<sup>31</sup> could be explored. Therefore, local nano-pinhole contacts are excellent candidates for the next generation c-Si PV and could have potential uses in other photovoltaic and electronic technologies.

In summary, we have demonstrated the use of EBIC to map conduction-enabling pinholes in poly-Si/SiO<sub>x</sub> passivated contacts. Pinhole-like structures appear as bright spots in EBIC for contacts with a  $\sim$ 2.2 nm SiO<sub>x</sub> layer due to carrier transport and collection limitations. Site-specific TEM investigation reveals that a conduction pinhole can be a region of the tunneling SiO<sub>x</sub> layer. The detection of similar pinholes in 1.5 nm SiO<sub>x</sub> contacts was challenging due to TMAH-etching artifacts and defect detection limitations in EBIC measurements: this is consistent with the tunneling nature of the 1.5 nm SiO<sub>x</sub> layer. Thus, the carrier transport mechanism in both 1.5 and 2.2 nm thick SiO<sub>x</sub> contacts is through tunneling, the difference being uniform tunneling in the first case while tunneling through locally thin SiO<sub>x</sub> regions in the latter. Finally, we propose a nano-PERC concept which might allow for high efficiency c-Si cells.

This work was supported by the U.S. Department of Energy under Contract No. DE-AC36-08GO28308 with the National Renewable Energy Laboratory. Funding provided by U.S. DOE EERE Solar Energy Technologies Office contract SETP DE-EE00030301.

## **REFERENCES**

<sup>1</sup>M. A. Green, Y. Hishikawa, E. D. Dunlop, D. H. Levi, J. Hohl-Ebinger, and A. W. Y. Ho-Baillie, Prog. Photovoltaics: Res. Appl. **26**, 3 (2018).

- <sup>2</sup>F. Haase, F. Kiefer, S. Schäfer, C. Kruse, J. Krügener, R. Brendel, and R. Peibst, Jpn. J. Appl. Phys. Part 1 **56**, 08MB15 (2017).
- <sup>3</sup>K. Yoshikawa, H. Kawasaki, W. Yoshida, T. Irie, K. Konishi, K. Nakano, T. Uto, D. Adachi, M. Kanematsu, H. Uzu, and K. Yamamoto, Nat. Energy 2, 17032 (2017).
- <sup>4</sup>E. Yablonovitch, T. Gmitter, R. M. Swanson, and Y. H. Kwark, Appl. Phys. Lett. 47, 1211 (1985).
- <sup>5</sup>J. Gan, thesis, Stanford University, 1990.
- <sup>6</sup>D. L. Young, W. Nemeth, S. Grover, A. Norman, B. G. Lee, and P. Stradins, in Proceedings of the 40th IEEE Photovoltaic Specialist Conference (2014), p. 1.
- p. 1.

  7F. Feldmann, M. Bivour, C. Reichel, H. Steinkemper, M. Hermle, and S. W. Glunz, Sol. Energy Mater. Sol. Cells 131, 46 (2014).
- <sup>8</sup>G. Yang, A. Ingenito, O. Isabella, and M. Zeman, Sol. Energy Mater. Sol. Cells 158, 84 (2016).
- <sup>9</sup>G. Nogay, J. Stuckelberger, P. Wyss, Q. Jeangros, C. Allebé, X. Niquille, F. Debrot, M. Despeisse, F.-J. Haug, P. Löper, and C. Ballif, ACS Appl. Mater. Interfaces 8, 35660 (2016).
- <sup>10</sup>A. G. Aberle, Prog. Photovoltaics: Res. Appl. 8, 473 (2000).
- <sup>11</sup>P. V. Halen and D. L. Pulfrey, IEEE Trans. Electron Devices **32**, 1307 (1985).
- <sup>12</sup>F. Feldmann, G. Nogay, P. Löper, D. L. Young, B. G. Lee, P. Stradins, M. Hermle, and S. W. Glunz, Sol. Energy Mater. Sol. Cells 178, 15–19 (2018).
- <sup>13</sup>N. Folchert, M. Rienäcker, A. A. Yeo, B. Min, R. Peibst, and R. Brendel, Sol. Energy Mater. Sol. Cells 185, 425 (2018).
- <sup>14</sup>A. Richter, J. Benick, F. Feldmann, A. Fell, M. Hermle, and S. W. Glunz, Sol. Energy Mater. Sol. Cells 173, 96 (2017).
- <sup>15</sup>M. L. Green, E. P. Gusev, R. Degraeve, and E. L. Garfunkel, J. Appl. Phys. **90**, 2057 (2001).
- <sup>16</sup>J. C. Bravman, G. L. Patton, and J. D. Plummer, J. Appl. Phys. **57**, 2779 (1985).
- <sup>17</sup>A. S. Kale, W. Nemeth, S. U. Nanayakkara, H. Guthrey, M. Page, M. Al-Jassim, D. L. Young, S. Agarwal, and P. Stradins, in Proceedings of the 7th World Conference on Photovoltaic Energy Conversion (2018).
- <sup>18</sup>T. F. Wietler, D. Tetzlaff, J. Krügener, M. Rienäcker, F. Haase, Y. Larionova, R. Brendel, and R. Peibst, Appl. Phys. Lett. **110**, 253902 (2017).
- <sup>19</sup>B. Nemeth, D. L. Young, M. R. Page, V. LaSalvia, S. Johnston, R. Reedy, and P. Stradins, J. Mater. Res. 31, 671 (2016).
- <sup>20</sup>T. Yamamoto, K. Uwasawa, and T. Mogami, IEEE Trans. Electron Devices 46, 921 (1999).
- <sup>21</sup>M. Schnabel, B. W. H. van de Loo, W. Nemeth, B. Macco, P. Stradins, W. M. M. Kessels, and D. L. Young, Appl. Phys. Lett. 112, 203901 (2018).
- <sup>22</sup>M. A. Green, Solar Cells: Operating Principles, Technology, and System Applications (Prentice-Hall, Inc., Englewood Cliffs, NJ, USA, 1982), p. 96
- <sup>23</sup>D. L. Young, V. LaSalvia, B. Nemeth, S. Theingi, A. Kale, D. Findley, J. Atkins, M. Page, and P. Stradins, in Proceedings of the 35th European Photovoltaic Solar Energy Conference and Exhibition (2018).
- <sup>24</sup>S. M. Hu, J. Appl. Phys. **70**, R53 (1991).
- <sup>25</sup>G. J. Russell, M. J. Robertson, and J. Woods, Phys. Status Solidi A 57, 253 (1980).
- <sup>26</sup>A. S. Kale, W. Nemeth, S. P. Harvey, M. Page, D. L. Young, S. Agarwal, and P. Stradins, Sol. Energy Mater. Sol. Cells 185, 270 (2018).
- <sup>27</sup>R. S. Bonilla, B. Hoex, P. Hamer, and P. R. Wilshaw, Phys. Status Solidi A 214, 1700293 (2017).
- <sup>28</sup>B. Min, M. Müller, H. Wagner, G. Fischer, R. Brendel, P. P. Altermatt, and H. Neuhaus, IEEE J. Photovoltaics 7, 1541 (2017).
- <sup>29</sup>M. W. Denhoff, J. Phys. D: Appl. Phys. **39**, 1761 (2006).
- <sup>30</sup>M. Schöfthaler, U. Rau, and J. H. Werner, J. Appl. Phys. **76**, 4168 (1994).
- <sup>31</sup>E. L. Warren, E. A. Makoutz, K. A. W. Horowitz, A. Dameron, A. G. Norman, P. Stradins, J. D. Zimmerman, and A. C. Tamboli, in Proceedings of the 43rd IEEE Photovoltaic Specialists Conference (2016), p. 1938.