# Sources of error and methods to improve accuracy in interface state density analysis using quasi-static capacitance-voltage measurements in wide bandgap semiconductors

Cite as: J. Appl. Phys. 134, 125302 (2023); doi: 10.1063/5.0158333 Submitted: 16 May 2023 · Accepted: 6 September 2023 · Published Online: 25 September 2023







B. D. Rummel, <sup>1,a)</sup> J. A. Cooper, <sup>2</sup> D. T. Morisette, <sup>3</sup> L. Yates, <sup>1</sup> C. E. Glaser, <sup>1</sup> A. T. Binder, <sup>1</sup> D

K. Ramadoss, <sup>3</sup> and R. J. Kaplar <sup>1</sup>

# **AFFILIATIONS**

- Sandia National Laboratories, Albuquerque, New Mexico 87123, USA
- <sup>2</sup>Sonrisa Research, Inc., Santa Fe, New Mexico 87506, USA

a)Author to whom correspondence should be addressed: bdrumme@sandia.gov

ABSTRACT
Characterizing interface trap states in commercial wide bandgap devices using frequency-based measurements requires unconventionally high probing frequencies to account for both fast and slow traps associated with wide bandgap materials. The  $C-\psi_S$  technique has been  $\frac{80}{50}$ suggested as a viable quasi-static method for determining the interface trap state densities in wide bandgap systems, but the results are shown to be susceptible to errors in the analysis procedure. This work explores the primary sources of errors present in the  $C - \psi_S$  technique using an analytical model that describes the apparent response for wide bandgap MOS capacitor devices. Measurement noise is 🕏 shown to greatly impact the linear fitting routine of the  $1/C_S^{*2}$  vs  $\psi_S$  plot to calibrate the additive constant in the surface potential/gate voltage relationship, and an inexact knowledge of the oxide capacitance is also shown to impede interface trap state analysis near the band edge. In addition, a slight nonlinearity that is typically present throughout the  $1/C_S^{*2}$  vs  $\psi_S$  plot hinders the accurate estimation of interface trap densities, which is demonstrated for a fabricated n-SiC MOS capacitor device. Methods are suggested to improve quasi-static analysis, including a novel method to determine an approximate integration constant without relying on a linear fitting routine.

Published under an exclusive license by AIP Publishing. https://doi.org/10.1063/5.0158333

# I. INTRODUCTION

The large breakdown electric field strength and high electron saturation velocity of wide bandgap (WBG) materials make them favorable candidates for high-power and high-frequency applications. 1-5 However, WBG-based structures are known to exhibit large charge trap densities at or near the dielectric/semiconductor interfaces,6 introducing threshold-voltage instabilities in contemporary MIS (Metal-Insulator-Semiconductor) devices.<sup>7,8</sup> Interface trap states are also known to adversely alter the current response and channel transport dynamics in MISFET and MIS-HEMT devices. Mitigating these charge traps requires reliable characterization techniques to better correlate processing methods with device performance and reliability. Furthermore, large-scale device fabrication processes would greatly benefit from simple and consistent defect characterization techniques that can be readily implemented into the manufacturing procedure. The typical techniques used to characterize the density of interface states in siliconbased systems, such as the high-low method or the Terman method, 10 are not suitable for WBG-based devices because they require unconventionally high probing frequencies to account for fast trap states associated with WBG materials. 11-13 More rigorous techniques such as the conductance method<sup>14</sup> or deep-level transient spectroscopy<sup>15,16</sup> require more time-consuming measurements that hinder their adoption as a prescreening process in manufacturing.

<sup>&</sup>lt;sup>3</sup>Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana 47907, USA

A consistent and straightforward method for measuring interface trap densities,  $D_{IT}$ , in WBG material systems would prove invaluable in developing more robust high-power and highfrequency device technologies. The  $C - \psi_S$  technique is a quasistatic capacitance-voltage characterization method used to evaluate D<sub>IT</sub> distributions in WBG MOS structures and has been demonstrated extensively for SiC-based systems. 17-20 Nevertheless, Belanche *et al.* have demonstrated that the  $C - \psi_S$  technique is susceptible to measurement errors.<sup>21</sup> Specifically, the fitting routine used for the  $C - \psi_S$  technique to determine the surface potential/ gate voltage calibration constant can be inconsistent and may lead to an incorrect evaluation of interface trap density distributions as a function of bandgap energy.

In this work, a SiO<sub>2</sub>/n-SiC MOS capacitor is simulated to investigate errors in interface trap analysis using quasi-static data generated to mimic experimental measurements and demonstrate the validity of the  $C - \psi_S$  technique under ideal conditions. The  $C - \psi_S$  technique is then applied to simulated data generated under different measurement conditions, showing that the analysis is highly sensitive to measurement noise and an inaccurately approximated oxide capacitance. In addition, an unexplained nonlinearity present throughout the  $1/C_s^{*2}(\psi_s)$  vs  $\psi_s$  plot, demonstrated on a fabricated n-SiC MOS capacitor device, shows a disagreement between theoretical analysis and real devices. This non-ideal behavior, most readily observed in deep depletion, hinders the accurate estimation of interface trap densities for WBG-based structures.

# II. SIMULATING A WBG MOS CAPACITOR

The WBG-based MOS capacitor structure is simulated based on an n-type SiC substrate with a uniform doping concentration of  $1.30 \times 10^{16} \, \mathrm{cm}^{-3}$  and a 40-nm SiO<sub>2</sub> gate dielectric ( $\varepsilon_{\mathrm{SiO}_2} = 3.9$ ). The capacitance response for high-frequency measurements,  $C_{HF}$ , and quasi-static measurements,  $C_{QS}$ , are calculated as a function of surface potential,  $\psi_S$ , using the following relationships:

$$C_{\text{QS}}(\psi_{\text{S}}) = \left(\frac{1}{C_{\text{D}}(\psi_{\text{S}}) + C_{\text{IT}}(\psi_{\text{S}})} + \frac{1}{C_{\text{OX}}}\right)^{-1},$$
 (1)

$$C_{\rm HF}(\psi_{\rm S}) = \left(\frac{1}{C_{\rm D}(\psi_{\rm S})} + \frac{1}{C_{\rm OX}}\right)^{-1},$$
 (2)

where  $C_D$  is the semiconductor depletion capacitance,  $C_{TT}$  is the interface trap state capacitance, and  $C_{OX}$  is the oxide capacitance. Equivalent circuit diagrams for each measurement configuration described by Eqs. (1) and (2) are concisely illustrated and described by Yoshioka et al.

In a quasi-static measurement, the capacitance contribution from interface traps is determined in accordance with the time constants associated with the trap states opposite the Fermi level as a function of energy within the bandgap,

$$C_{\rm IT}(\psi_{\rm S}) = q D_{\rm IT}(\psi_{\rm S}) (1 - e^{-t_0/\tau_{\rm IT}(\psi_{\rm S})}),$$
 (3)

where q is the fundamental charge,  $D_{\rm IT}$  is the density of interface

traps opposite the Fermi level at surface potential  $\psi_S$ , and  $t_0$  is the integration time of the capacitance measurement. The time constant for interface trap states,  $\tau_{IT}$ , is defined as

$$\tau_{\rm IT}(\psi_{\rm S}) = \frac{e^{-q\psi_{\rm S}/kT}}{N_{\rm D}\sigma_{\rm n}(\psi_{\rm S})\nu_{\rm T}},\tag{4}$$

where  $N_D$  is the bulk equilibrium electron concentration  $(N_D = 1.30 \times 10^{16} \text{ cm}^{-3})$ ,  $v_T$  is the electron thermal velocity  $(v_T = 1 \times 10^7 \frac{\text{cm}}{\text{c}})$ , k is Boltzmann's constant, and T is the device temperature. Reported capture cross-sectional values for the SiO<sub>2</sub>/SiC system span a tremendous range (i.e., 10<sup>-12</sup>-10<sup>-23</sup> cm<sup>2</sup>), as investigated by many different techniques.<sup>22-24</sup> This work assumes an energy-independent capture cross section  $\sigma_{\rm n}$  of  $2 \times 10^{-18}$  cm<sup>2</sup>, which agrees well with the work conducted by Yoshioka et al.22

The surface potential  $\psi_s$  is then associated with a corresponding gate voltage V<sub>G</sub> to emulate a typical capacitance-voltage measurement using the following relationship:

$$V_{G} = \Phi_{GS} - \frac{Q_{F}}{C_{OX}} - \frac{Q_{IT}(\psi_{S})}{C_{OX}} + \psi_{S}$$

$$+ \operatorname{Sign}(\psi_{S}) \frac{kT}{q} \frac{\varepsilon_{S} \varepsilon_{0}}{C_{OX} L_{D}} \left[ e^{\frac{q\psi_{F}}{kT}} \left( e^{-\frac{q\psi_{S}}{kT}} + \frac{q\psi_{S}}{kT} - 1 \right) + e^{-\frac{q\psi_{F}}{kT}} \left( e^{\frac{q\psi_{S}}{kT}} - \frac{q\psi_{S}}{kT} - 1 \right) \right]^{\frac{1}{2}}, \tag{5}$$

where  $\Phi_{GS}$  is the gate-to-semiconductor work function,  $Q_F$  is the fixed oxide charge at the interface,  $\epsilon_S$  is the semiconductor dielectric constant,  $\psi_{\rm F}$  is the Fermi potential of the bulk substrate,  $\varepsilon_0$  is  $\stackrel{\aleph}{\approx}$ the permittivity of free space, and  $L_D$  is the intrinsic Debye length.  $\beta$ In this work,  $\Phi_{GS}$  and  $Q_F$  are both set equal to 0 to simplify the analysis.

Figure 1 shows the capacitance-voltage response for the simulated n-type MOS capacitor for various measurement configurations as a function of gate voltage. The simulated quasi-static curves utilize the  $D_{\rm IT}$  distribution input shown in Fig. 2, while the high-frequency curve assumes no contribution from interface traps. Annotations above the plot refer to the major MOS capacitor bias regions for a WBG-based device (i.e., accumulation, depletion, and deep depletion).

For applied gate voltages that induce band bending beyond the flatband condition ( $\psi_{S} > 0$ ), the MOS capacitor is in weak accumulation and majority carriers collect near the dielectric/semiconductor interface. The Fermi level position at the semiconductor/dielectric interface is near the conduction band edge and can reside above the conduction band edge for sufficiently high gate voltages. In accumulation, the depletion capacitance is large, and the oxide capacitance dominates the measured capacitance of the device. As the gate voltage moves further into accumulation, the measured capacitance asymptotically approaches the oxide capacitance, as shown by the inset in Fig. 1. Continuing to increase the gate voltage will eventually induce oxide breakdown, limiting the maximum gate voltage in accumulation. Therefore, measuring a device in strong accumulation typically underestimates the true



FIG. 1. An n-type  $(1.30 \times 10^{16} \, \text{cm}^{-3})$  SiC-based MOS capacitor with a 40-nm-thick SiO<sub>2</sub> gate dielectric is simulated to demonstrate the CV response for a quasi-static measurement and a high-frequency measurement. The quasistatic measurement includes the capacitance contribution of interface trap states, while the high-frequency measurement assumes a sufficiently fast signal that interface states cannot respond to. The inset shows how, gradually, the quasi-static and high-frequency measurements approach  $\boldsymbol{\mathcal{C}_{\text{OX}}}$  in strong accumulation. This is in part due to stretch-out of the capacitance-voltage curve along the voltage axis due to a high density of interface states near the conduction band. In WBG-based MOS capacitors, thermal generation is unable to supply holes at the interface to form an inversion layer.

oxide capacitance of a device. This will give rise to errors in the determination of  $D_{\text{IT}}(E)$  near the conduction band, as will be shown below.

In either a high-frequency measurement or a quasi-static measurement, interface traps can exchange charge with the majority carrier band if the time constant of the states opposite the Fermi level is less than the period of the ac signal in a highfrequency measurement or less than the integration time of a quasi-static measurement. Figure 2 depicts a DIT distribution that extends deep into the SiC bandgap and the corresponding  $D_{\text{IT}}(E)$  detected by a simulated quasi-static measurement with integration time of 2 s and a 0.2 V step size. In addition,  $\tau_{\rm IT}$  is plotted as a function of trap energy with respect to the conduction band edge. With the assumed parameters, the simulated measurement detects interface traps up to 0.5 eV below the conduction band, below which the charge contribution precipitously dissipates.

For a large enough applied  $V_{\rm G}$ , the Fermi level at the interface moves past the intrinsic Fermi level of the substrate and the device enters deep depletion. This is because in a widebandgap semiconductor, thermal generation is unable to supply holes to the interface to form an inversion layer. Without an external source of excitation such as photogeneration, 26 the MOS capacitor remains in deep depletion. Figure 3 illustrates the semiconductor band diagram for an n-type MOS capacitor



FIG. 2. The simulation  $D_{IT}$  (solid line) extends far into the bandgap. An accurate analysis (red circles) of the quasi-static capacitance-voltage curve only detects  $D_{IT}$  to about 0.5 eV below the band edge due to the exponentially increasing time constants (dashed line) of states deep in the bandgap. The blue cross symbol denotes the 2.0 s characteristic time used within the simulation. The shaded region refers to the range of energies within which interface traps can be efficiently measured.

in its various bias regions (i.e., accumulation, depletion, and inversion/deep depletion) and suggests how the distribution of interface traps are positioned relative to the Fermi level in each region. In this figure,  $\psi_F$  is the Fermi potential of the bulk subregion. In this figure,  $\psi_F$  is the Fermi potential of the bulk substrate,  $E_g$  is the bandgap,  $E_F$  is the semiconductor Fermi energy, and  $E_i$  is the intrinsic semiconductor Fermi energy and is used as a reference energy.

# III. CHARACTERIZING THE MOS CAPACITOR **RESPONSE**

The interface trap state density distribution as a function of bandgap energy is measured through analysis of capacitancevoltage data, from which the oxide capacitance,  $C_{OX}$ , and the gate voltage/surface potential relationship,  $\psi_S(V_G)$  vs  $V_G$ , must also be determined. As previously mentioned, the oxide capacitance can be approximated by measuring the capacitance of the device in strong accumulation. The surface potential  $\psi_{\rm S}$  and gate voltage  $V_{\rm G}$  are found using the Berglund equation,

$$\psi_{\text{S,Berg.}}(V_{\text{G}}) = \int \left(1 - \frac{C_{\text{QS}}}{C_{\text{OX}}}\right) dV_{\text{G}} + \Delta,$$
 (6)

where  $\Delta$  is an additive constant that must be determined. The  $D_{\mathrm{IT}}$ distribution is calculated by

$$D_{\rm IT}(\psi_{\rm S}) = \frac{C_{\rm S}^*(\psi_{\rm S}) - C_{\rm D, theory}(\psi_{\rm S})}{q^2},\tag{7}$$

where  $C_{\rm S}^{\star} = (C_{\rm D} + C_{\rm IT})_{\rm QS}$  is the quasi-static semiconductor capacitance, which includes the interface trap capacitance, and  $C_{D,theory}$  is



FIG. 3. (a) In accumulation mode, majority carriers (electrons) collect at the semiconductor-oxide interface, and interface trap states with energies within the bandgap are empty for sufficiently large gate voltages. (b) In depletion mode (i.e., beyond the flatband condition,  $\psi_S < 0$ ), majority carriers move away from the interface. Interface trap states fill as the  $D_{rr}$  distribution moves across the Fermi level. For some arbitrary integration constant (e.g., 2 s), a quasi-static capacitance-voltage measurement can only detect interface states that have a time constant smaller than the integration time of the measurement. (c) In (weak) inversion mode, majority carriers have been completely depleted at the interface such that doping inversion occurs and minority carriers (holes) begin to collect at the interface. In WBG-based devices, thermal generation is unable to supply minority carriers to the interface to form an inversion layer, and the device remains in deep depletion mode.

the theoretical depletion capacitance. For an *n*-type MOS structure, the theoretical depletion capacitance is calculated by

$$C_{\text{D,theory}}(\psi_{S}) = \frac{qN_{\text{D}} \left| \exp\left(\frac{q\psi_{S}}{kT}\right) - 1 \right|}{\sqrt{\frac{2kTN_{\text{D}}}{\varepsilon_{S}}} \left\{ \exp\left(\frac{q\psi_{S}}{kT}\right) - \frac{q\psi_{S}}{kT} - 1 \right\}}$$
(8)

The results determined by Eq. (7) are often expressed as a function of the trap energy,  $E_T$ , relative to the band edge,  $E_C$ ,

$$E_C - E_T = \left(\frac{E_g}{2} - \psi_F\right) - \psi_S. \tag{9}$$

Determining the exact relationship between  $\psi_S$  and  $V_G$  from experimental data is a challenging task, given the inherent ambiguity of the integration constant  $\Delta$ . Some approaches to determine  $\Delta$  rely on calculating the flatband voltage  $V_{\rm FB}$ .<sup>29</sup> In the commonly used high-low method, a calculated flatband capacitance CFB is compared to a high-frequency capacitance measurement that is assumed to contain no contributions from interface trap response. 9,25 While the high-low method is a common approach to determine  $D_{\rm IT}$  in a MOS device, problems arise when the probe frequency is not sufficiently high to eliminate all interface trap responses for Fermi level positions in the range of the measurement. For WBG materials, the time constant associated with interface trap states close to the band edge becomes much smaller than the period of conventional high frequencies (~1 MHz) used in the high-low method. 12 These unaccounted-for traps lead to an inaccurate determination of  $V_{\rm FB}$  and result in under-reporting the interface state density distribution. Accurately measuring interface trap densities using the high-low method in SiC-based devices, for

example, requires unconventionally high probing frequencies (~100 MHz) to calibrate  $\psi_S(V_G)$  vs  $V_G$ .

Yoshioka et al. propose using the  $C - \psi_S$  technique to  $\omega$ account for fast trap states associated with WBG materials and gremove the need for frequency-based measurements by comparing the theoretical high-frequency capacitance with a quasi-static by capacitance measurement.<sup>17</sup> This technique recognizes that, in the linear portion of the  $1/C_s^*(\psi_s(V_G))^2$  vs  $\psi_s(V_G)$  relationship, the Fermi level is deep in the bandgap where interface states cannot grespond during the integration time of the quasi-static measurement, and only the depletion capacitance responds. The  $C-\psi_S$ technique then performs a linear fit to the  $1/C_S^{*2}$  vs  $\psi_S(V_G)$  plot and extrapolates to  $1/C_S^{*2} = 0$  ( $C_D = \infty$ ).  $\Delta$  is then chosen so that this intercept occurs at  $\psi_S = 0$ . A similar technique for determining  $\Delta$  is also suggested by Schroder.<sup>25</sup>

Here, we briefly describe a novel method to identify  $\Delta$ , which first considers a  $\psi_S(V_G)$  vs  $V_G$  relationship determined by

$$\psi_{\text{S,Ext.}}(V_{\text{G}}) = -\left(\frac{q\varepsilon_{\text{S}}\varepsilon_{0}N_{\text{D}}}{2C_{\text{S}}^{*2}(V_{\text{G}})} + \frac{kT}{q}\right),\tag{10}$$

where  $N_{\rm D}$  is the uniform n-type doping concentration. This relationship provides a viable approximation when  $C_{\rm S}^{\star}$  is measured so that interface traps do not contribute to the measurement (i.e., high-frequency capacitance-voltage measurements). As previously discussed, extracting  $C_S^*$  with minimal contribution from interface traps is difficult close to the band edge because of the extremely high frequencies needed to exclude an interface trap response. However, the approximation provided by Eq. (10) remains accurate in ideal deep depletion where interface trap time constants are longer than the time scale of the measurement process, even for quasi-static or low-frequency measurements as shown in Fig. 2.



FIG. 4. The  $\psi_{S,Real}(V_G)$  vs  $V_G$  relationship (solid line), calculated by Eq. (5), is accurately predicted using the Berglund equation, assuming the correct  $\Delta$  value is used (dashed line). The shaded region refers to a range of gate voltages, wherein interface traps impact the measurement and corresponds to the shaded region shown in Fig. 2. In addition to the C  $-\psi_{\rm S}$  technique,  $\Delta$  may be determined by comparing  $\psi_{S,Ext.}(V_G)$  defined by Eq. (10) and  $\psi_{S,Berg.}(V_G)-\Delta$ defined by Eq. (6) in deep depletion. The correct  $\Delta$  value for the presently simulated structure is 240 mV, as given by the lower curve for  $V_{\rm G}<-1$ .

Comparing  $\psi_{S,Ext.}(V_G)$  and  $\psi_{S,Berg.}(V_G) - \Delta$  in deep depletion and measuring the offset between the two calculations should, therefore, provide a solution for  $\Delta$ . In Fig. 4, the calculated offset in deep depletion (i.e.,  $V_G < -1$ ) for the presently simulated device provides the correct Δ value of 240 mV. Additionally, the position of the maximum vertical offset observed at a gate voltage of -0.6 V directly corresponds to when the simulated interface traps would no longer efficiently exchange charge during the 2-second integration time of the quasi-static measurement (i.e., 0.5 eV below the conduction band edge).

# IV. SOURCES OF ERRORS IN THE $C - \psi_S$ TECHNIQUE

Belanche et al. have shown that the  $C - \psi_S$  technique is highly susceptible to measurement errors when determining the surface potential/gate voltage calibration constant  $\Delta$ , and this may lead to an incorrect evaluation of interface trap density distributions.<sup>21</sup> The problem is demonstrated here on an n-type SiC MOS capacitor. The device is formed on a 4H-SiC (0001) epilayer with a nitrogen concentration of  $1.5 \times 10^{16}$  cm<sup>-3</sup> as determined by highfrequency capacitance-voltage measurements. The substrate is cleaned and then oxidized in a pyrogenic furnace at 1100 °C for 130 min, followed by an 1175 °C anneal for 120 min in nitric oxide (NO). The resulting gate oxide is approximately 40-nm thick, as determined by profilometry. Circular-gate MOS capacitors are formed by thermal evaporation of a 100-nm Ni layer with a diameter of  $600 \, \mu \text{m}$ . The backside contact is 200 nm of Al deposited by thermal evaporation.

Measurements are carried out at room temperature in a probe station connected to a Keysight B1505A power device analyzer. The quasi-static capacitance measurement with leakage compensation is recorded at gate voltage steps of 0.2 V and an integration time of 2.0 s per step and is shown in Fig. 5. The gate voltage is stepped from 20 to -20 V (accumulation to depletion) for both sets of devices. Point-to-point measurement noise is approximated by applying a Savitsky-Golay smoothing filter to the measured data, then comparing the filtered result with the as-measured capacitance measurement and expressing the result as a relative percentage value.  $C_{\rm OX}$  is estimated to be 85.88 nF/cm<sup>2</sup> by averaging the last five capacitance points in strong accumulation. The true  $C_{OX}$  is likely to be slightly larger than this value because the capacitance in strong accumulation never exactly reaches the oxide capacitance due to stretch-out along the voltage axis, as illustrated in the inset of Fig. 1.

Analysis of the capacitance-voltage measurement shown in Fig. 5 is conducted using the  $C - \psi_S$  technique for various practical fitting scenarios to determine  $\Delta$ . The linear fitting results for four different fitting scenarios of the  $1/C_S^{*2}$  vs  $(\psi_S - \Delta)$  plot are shown in Fig. 6(a), and all show reasonable agreement with the data. The  $\Delta$  value for each linear extrapolation is the respective offset from the origin at the x-intercept, as shown in the inset of Fig. 6(a). The  $\Delta$  solutions for the four fitting scenarios are 250, 190, 120, and 60 mV. The  $\psi_S(V_G)$  vs  $V_G$  relationships for each fitting scenario, given by Eq. (6), are compared in Fig. 6(b). The flatband voltages are indicated by dots, with values of 4.53, 5.04, 6.02, and 8.25 V. are indicated by dots, with values of 4.53, 5.04, 6.02, and 8.25 V. While the differences between the  $\Delta$  solutions in Fig. 6(a) seem  $\aleph$ 



FIG. 5. Quasi-static capacitance measurement of the n-SiC device reveals an approximate Cox value of 85.88 nF/cm<sup>2</sup>. Filtering the capacitance response and comparing it with the as-measured curve demonstrates a non-negligible noise distribution (circles) present throughout the measurement.



**FIG. 6.** The linear extrapolation of the  $1/C_s^{*2}$  curve is strongly dependent on the choice of linear fitting bounds  $\psi_1$  and  $\psi_2,$  as shown in (a). The  $\Delta$  solutions for the four linear fits are 250 (double dashed), 190 (dotted), 120 (solid), and 60 mV (dashed). The  $\psi_{\rm S}(V_{\rm G})$  vs  $V_{\rm G}$  relationships for each fitting scenario are vertically shifted from each other in accordance with their  $\Delta$  solutions, as shown in (b). The respective  $V_{FB}$  values are 4.53, 5.04, 6.02, and 8.25 V, as indicated

relatively small, large shifts in  $V_{\rm FB}$  highlight a critical issue when extrapolating a linear fit to calibrate the  $\psi_S(V_G)$  vs  $V_G$  relationship.

The resulting interface trap distributions for each fitting scenario are plotted in Fig. 7, which shows that the variation in calculated  $D_{\rm IT}$  distributions can span multiple orders of magnitude. In addition, DIT values do not drop abruptly at trap energies well below the conduction band where trap response times are purportedly longer than the measurement integration time. The large inconsistencies possible using the  $C - \psi_S$  technique are a cause for concern, and an analysis technique that minimizes the uncertainty



**FIG. 7.** The resulting distributions for each fitting-bound-dependent  $\Delta$  show how  $D_{IT}$  can be over-estimated or underestimated. In addition, the inferred  $D_{IT}$  does not abruptly drop at some point below the conduction band, but rather extends deep into the bandgap. The solid black line reports the results using the proposed method discussion in Sec. IV C.

is urgently needed. In this work, the source errors in the  $C - \psi_S$ technique are explored by studying the impact of random point-to-point measurement errors on an analytically modeled MOS capacitor and by comparing the simulated capacitancevoltage output with data collected from a fabricated device. Three primary sources of errors are identified and presently discussed: (1) random point-to-point measurement errors can introduce large uncertainties into the linear fitting routine, (2) an inaccurate estimation of oxide capacitance dramatically affects accuracy near the band edge, and (3) departure from ideal linearity of experimental  $1/C_S^*(\psi_S(V_G))^2$  vs  $\psi_S(V_G)$  plots make the linear extrapolations especially sensitive to the region of the plot chosen for the linear fit.

### A. Random point-to-point measurement noise

Point-to-point measurement errors due to electrical noise (e.g., shot noise, thermal noise, and power line cycle noise) are present in any parametric test setup, though measurement strategies are typically implemented to mitigate their impact. The simulated quasi-static capacitance response influenced by point-to-point measurement errors due to electrical noise is defined by

$$C_{\text{QS, Noise}}(V) = C_{\text{QS}}(V)(1 + N_{\text{F}}\delta(V)), \qquad (11)$$

where  $N_{\rm F}$  is the noise factor expressed as a relative percentage value and  $\delta(V)$  is a randomly generated value between -1 and +1 for each gate voltage step. The linear fitting routine considers  $\psi_{S}$ fitting bounds of -1 and -3 V to emulate a typical fitting range. A larger fitting range would reduce the impact of measurement noise on the linear fit, though a commonly reported nonlinearity in the measured  $1/C_s^{*2}$  plot limits the range with which linear fitting can  $\frac{8}{8}$ be conducted to within the depletion range of the device. 17,2

The absolute error in the measured  $\Delta$  value compared to the actual  $\Delta$  is denoted as  $\xi_{\Delta}$ . Figure 8(a) depicts the  $\xi_{\Delta}$  probability distribution determined by the Monte Carlo method<sup>32</sup> for the calculated  $\Delta$  value influenced by different values of  $N_{\rm F}$ . The corresponding standard deviations,  $\sigma_{\Delta}$ , are 5.27, 10.55, and 21.10 mV for  $N_{\rm F}$  values of 0.25%, 0.50%, and 1.00%, respectively. Random point-to-point measurement noise can be mitigated by adjusting the voltage step size and quasi-static integration time.<sup>2</sup> However, too large of a step size reduces the number of points utilized by the linear fitting routine, and too short of an integration time limits the range from the band edge to detect interface traps.

Figure 8(b) demonstrates how the corresponding  $\xi_{\Delta}$  distribution propagates through  $C - \psi_S$  analysis and impacts the calculated  $D_{\rm IT}$  distribution by illustrating the  $\pm 3\sigma_{\Delta}$  bounds for each  $N_{\rm F}$ value. Even for small N<sub>F</sub> values, the uncertainty may mislead the analysis to arbitrarily suggest an increase or decrease of the semiconductor/dielectric interface quality relative to interfaces within identically fabricated devices. The wider  $\pm 3\sigma_{\Delta}$  bound shows that the  $C - \psi_S$  technique is unreliable when unmitigated point-to-point errors are present within the measurement. The noise approximation for the fabricated device shown in Fig. 5 suggests a noise factor  $N_{\rm F}$  value in the range of 0.2% and 0.4%. Increasing the integration time or decreasing the voltage step size



**FIG. 8.** (a) Each of the average  $N_F$  values imposed on the simulated signal is shown to directly impact the precision of the measured  $\Delta$  and an increasing  $N_F$  value corresponds with an increasing standard deviation,  $\sigma_{\Delta}$ . (b) The  $\pm 3\sigma_{\Delta}$  bounds determined for each of the injected noise magnitudes demonstrate the wide range of  $D_{IT}$  distributions possible due to point-to-point measurement noise.

rapidly raises the approximate  $N_{\rm F}$  to values higher than 1.0%. Under such conditions, the  $C-\psi_S$  technique requires many repeated measurements of the same device to establish a sufficient confidence interval. In addition, quasi-static capacitance measurements may benefit from a data-filtering routine to reduce point-to-point measurement noise and increase the precision of the linear fitting routine.

# B. An inaccurate approximation of Cox

As discussed previously, the oxide capacitance  $C_{\rm OX}$  value is experimentally determined by measuring the maximum quasi-static capacitance value observed in strong accumulation. The inset of Fig. 1 demonstrates how the measured  $C_{\rm OX}$  value from the simulated quasi-static curve does not represent the actual  $C_{\rm OX}$  value, but rather a slight under approximation. In addition, substantial oxide leakage in a real device may be incorrectly interpreted by the quasi-static measurement's leakage compensation routine to erroneously overestimate the quasi-static capacitance in strong accumulation. Measurement noise would also exacerbate the uncertainty in  $C_{\rm OX}$ . In this work, the relative error in the measured  $C_{\rm OX}$  value,  $\bar{\xi}_{\rm OX}$ , is defined as a percentage value relative to the actual  $C_{\rm OX}$  value used in this simulation. Due to the oxide breakdown limit or substantial oxide leakage restricting the maximum applied gate voltage and the impact of measurement noise,  $\bar{\xi}_{\rm OX}$  is reasonably expected to be in the range of  $\pm 0.5\%$ .

Figure 9 depicts the calculated  $D_{\rm TT}$  results from the MOS capacitor simulation, when using an exact knowledge of the integration constant  $\Delta$  for a reasonable set of  $\overline{\xi}_{\rm OX}$  values, and shows a very large variation in  $D_{\rm TT}$  results near the band edge. An inaccurate determination of  $C_{\rm OX}$  directly alters the determination of  $C_{\rm S}^*(\psi_{\rm S})$ , especially when the Fermi level is positioned near the band edge and, therefore, misguides the estimation of

the  $D_{\rm IT}$  distribution. For this reason,  $D_{\rm IT}$  values reported near the band edge are unreliable and reported values should be restricted to ranges that exclude trap energies close to the band  $\Theta$  edge, unless an accurate estimation of  $C_{\rm OX}$  is provided. This source of error in determining  $D_{\rm IT}$  is not limited to the  $C-\psi_S$  technique but extends to any capacitance-based analysis method



**FIG. 9.** Calculated  $D_{IT}$  distributions are shown to be inaccurate near the band edge for small  $\bar{\xi}_{OX}$  values, which restricts the range of reliable energies for which  $D_{IT}$  values should be reported. The simulated  $D_{IT}(E)$  input (double dash) is included for comparison.



**FIG. 10.** The non-ideal curvature observed in the  $1/C_s^{\circ 2}(\psi_s)$  vs  $\psi_s$  plot complicates the determination of  $D_{lT}$  when using the  $C-\psi_s$  technique. The shaded bands on the right and left of the figure define the fitting bounds in depletion and deep depletion, respectively.

of MOS capacitor devices, such as the high-low method or the Terman method. It is also worth noting that any technique that relies on Eq. (10) to define the  $\psi_S(V_G)$  vs  $V_G$  relationship would be particularly impacted.

# C. Nonlinearity in the $1/C_S^{*2}(\psi_S)$ plot deep in depletion

Figure 10 demonstrates a nonlinearity observed in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship for the fabricated device over a wide range of  $\psi_S$  that extends far into deep depletion. This non-ideal behavior impacts the linearity of the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship over the entire span of  $\psi_S$  and obfuscates the accurate determination of  $D_{\rm IT}$  by the  $C-\psi_S$  technique. Without an analytical description of nonlinearity as a function of an accurately calibrated  $\psi_{S}$ , determining a correct linear fitting range when calculating an accurate  $\Delta$  is made unrealistic. Conversely, determining an accurately calibrated  $\psi_s$  to define such an analytical description requires prior knowledge of an accurate  $\Delta$ . Furthermore, the additional semiconductor capacitance associated with this nonlinearity is unaccounted for in the theoretical depletion capacitance described by Eq. (8). As a result, the calculated  $D_{\rm IT}$  distribution never permanently dissipates when measured deep in the bandgap. This is because the additional semiconductor capacitance is interpreted by the  $C - \psi_S$  technique as due to an interface state contribution. In addition, this non-ideal behavior obscures the energy level within the bandgap where interface traps with time constants greater than the integration time of the measurement no longer contribute to the interface trap measurement.

The nonlinearity observed in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship could be attributed to slight variations in apparent doping within the depletion width of the MOS capacitor. The linear fits shown in Fig. 10 describe the apparent constant doping for the

respective fitted regions by considering the following relationship:<sup>25</sup>

$$N_D = \frac{-2}{q\varepsilon_S \varepsilon_0 \frac{d(1/C_S^{*2})}{d\psi_S}}.$$
 (12)

Assuming an average doping value over the entire range of  $\psi_S$ allows an approximate depletion depth to be calculated as a function of  $\psi_S$ . The doping observed close to the depletion region (dashed line) is calculated to be  $1.52 \times 10^{16}$  cm<sup>-3</sup> at an approximate depth of  $0.3 \,\mu\text{m}$ , while the doping observed far into deep depletion (double-dashed line) is calculated to be  $1.70 \times 10^{16} \, \text{cm}^{-3}$  at an approximate depth of  $1.1 \, \mu m$ . However, the curvature observed in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship tends to be negative for all measured devices over many separately fabricated device sets, suggesting that doping profiles preferentially increase with increasing depth. On the contrary, epitaxial n-SiC grown by chemical vapor deposition techniques to form a constant doping distribution is unlikely to feature such large variations in doping over such short distances. Additional mechanisms are likely needed to explain the non-linearities observed in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship. In present, it is still unclear the exact cause of the nonlinearity, and additional research is required.

Figure 11 depicts the comparison of  $\psi_{S,Ext.}(V_G)$  and  $\psi_{S,Berg.}(V_G) - \Delta$  determined from measured data and shows that the two calculations notably diverge in deep depletion, contrary to theoretical expectations. While  $\psi_{S,Ext.}$  remains accurate in deep depletion under ideal conditions, the nonlinearity observed in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship implies a non-ideal behavior in the  $C_S^*$  measurement and, therefore, negates the accuracy of Eq. (10) in deep depletion. However, comparing  $\psi_{S,Ext.}(V_G)$  and  $\psi_{S,Berg.}(V_G) - \Delta$  may still suggest an approximate  $\Delta$  value by considering the region of minimum difference in deep depletion,  $\frac{86}{56}$ 



**FIG. 11.** Comparing  $\psi_{S.Ext.}(V_G)$  and  $\psi_{S.Berg.}(V_G) - \Delta$  reveals a diverging response in deep depletion, contrary to theoretical expectations. However, the circled range suggests an approximate  $\Delta$  value of 180 mV without relying on a linear fit, though an exact value is still obscured by the non-ideal behavior. The position of the local maximum observed around a gate voltage of 3.4 V suggests the point when interface traps stop responding to the quasi-static capacitance measurement.

which is circled for reference, and does not rely on a linear fitting routine. Within this region, the non-ideal behavior only marginally impacts the determination of  $C_S^*$  relative to values in deep depletion. The average  $\Delta$  value between gate voltages  $V_G$  of 0-2 V is 180 mV, which compares very well with the  $\Delta$  values approximated by the  $C - \psi_S$  technique, as shown in Fig. 7. In addition, the position of the local maximum observed at a gate voltage of 3.4 V suggests the point when interface traps no longer respond to the quasi-static integration and corresponds to a  $E_C - E_T$  value of 0.55 eV.

This approximation is still sensitive to the choice of  $C_{OX}$ which directly impacts the calculation of Eq. (10) by way of  $C_{\rm S}^{*2}(V_{\rm G})$ , and special attention must be paid to ensure an accurate analysis and logical results. The non-ideal behaviors that induce a negative curvature in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship would still make this calculated value for  $\Delta$  an over-approximation of the real  $\Delta$  value with limited means to determine the approximate error. An over-approximation in  $\Delta$  results in an under approximation of  $D_{\rm IT}$  magnitudes. Therefore, the proposed technique would provide a lower bound for the correct  $D_{IT}$  distribution as a function of trap energy within the bandgap. In addition, without a correction for the nonlinearity observed in the  $1/C_S^{*2}(\psi_S)$  vs  $\psi_S$  relationship,  $D_{IT}$ magnitudes measured deep in the bandgap, where interface trap time constants are greater than the integration time of quasi-static measurement, should not be reported.

# V. CONCLUSION

In this work, a SiO<sub>2</sub>/n-SiC MOS capacitor structure is modeled to investigate the accuracy of interface trap analysis using the  $C - \psi_S$  technique. We find that  $D_{IT}$  distributions inferred from the  $C-\psi_S$  technique are highly sensitive to measurement noise and an underestimated oxide capacitance. In addition, a small nonlinearity in experimental  $1/C_s^{*2}$  vs  $\psi_s$  plots observed in most *n*-type SiC MOS capacitors deep in depletion can lead to significant errors in the determination of the additive constant in the Berglund equation, and therefore, in the energy position of the measured  $D_{\rm IT}$ . In addition, a novel method for determining an approximate  $\Delta$  value is demonstrated, which does not rely on a linear fitting routine. The discussed strategies for measuring interface traps in WBG-based systems may benefit other still-developing WBG material systems, especially those used in GaN- and Ga2O3-based devices. Further work will be conducted to verify the wide-ranging applicability of the proposed methods. The  $C - \psi_S$  technique is a useful analytical tool for characterizing the MOS interface in widebandgap semiconductors, but care must be taken during both measurement and data analysis to avoid misleading and erroneous conclusions.

# **ACKNOWLEDGMENTS**

Sandia National Laboratories is a multi-mission laboratory managed and operated by the National Technology and Engineering Solutions of Sandia, LLC, a wholly owned subsidiary of Honeywell International Inc., for the U.S. Department of Energy's National Nuclear Security Administration under Contract No. DE-NA0003525. This article describes objective technical results and analysis. Any subjective views or opinions that might be

expressed in the article do not necessarily represent the views of the U.S. Department of Energy or the U.S. Government. Additional support was provided by ARPA-E, the PowerAmerica Institute, the Coherent/II-VI Foundation, and the Margot A. and Carl J. Johnson Foundation.

# **AUTHOR DECLARATIONS**

### **Conflict of Interest**

The authors have no conflicts to disclose.

### **Author Contributions**

B. D. Rummel: Conceptualization (lead); Data curation (lead); Formal analysis (lead); Investigation (equal); Methodology (equal); Software (equal); Validation (lead); Writing - original draft (lead); Writing - review & editing (lead). J. A. Cooper: Conceptualization (equal); Funding acquisition (equal); Investigation (equal); Methodology (equal); Software (equal); Visualization (equal); Writing - review & editing (equal). D. T. Morisette: Conceptualization (equal); Formal analysis (equal); Funding acquisition (supporting); Methodology (equal); Software (supporting); Visualization (equal); Writing - review & editing (equal). L. Yates: Conceptualization (supporting); Supervision (lead); Writing review & editing (equal). C. Glaser: Resources (supporting); Writing - review & editing (equal). A. T. Binder: Supervision (sup-Writing – review & editing (equal). A. T. Binder: Supervision (supporting); Writing – review & editing (equal). K. Ramadoss: Resources (equal); Writing – review & editing (equal). R. J. Kaplar: Funding acquisition (lead); Supervision (supporting); Writing – review & editing (equal).

NOMENCLATURE  $C_D$  Depletion capacitance  $C_{D, theory}$  Theoretical depletion capacitance  $C_{C, theory}$  Quasi-static semiconductor capacitance

| $C_{\mathrm{D}}$                         | Depletion capacitance                              |
|------------------------------------------|----------------------------------------------------|
| _                                        | Theoretical depletion capacitance                  |
| $C_{ m D,theory} $<br>$C_{ m S}^{\star}$ | Quasi-static semiconductor capacitance             |
| $C_{\rm FB}$                             | Flatband capacitance                               |
| $C_{ m HF}$                              | High-frequency device capacitance                  |
| $C_{\mathrm{IT}}$                        | Interface trap state capacitance                   |
| $C_{\rm OX}$                             | Oxide capacitance                                  |
| $C_{QS}$                                 | Quasi-static device capacitance                    |
| $D_{ m IT}$                              | Density of interface traps                         |
| Δ                                        | Integration constant for the Berglund equation     |
| $E_{\rm C}$                              | Conduction band edge energy                        |
| $E_{ m g}$                               | Semiconductor bandgap                              |
| $E_{ m F}$                               | Semiconductor Fermi energy                         |
| $E_{\mathrm{i}}$                         | Intrinsic semiconductor Fermi energy               |
| $E_{ m T}$                               | Interface trap energy                              |
| $oldsymbol{arepsilon}_{	ext{S}}$         | Semiconductor dielectric constant                  |
| $oldsymbol{arepsilon}_{	ext{SiO}_2}$     | Oxide dielectric constant                          |
| $oldsymbol{arepsilon}_0$                 | Permittivity of free space                         |
| k                                        | Boltzmann constant                                 |
| $L_{ m D}$                               | Intrinsic Debye length                             |
| $N_{\rm C}$                              | Effective density of states in the conduction band |
| $N_{ m D}$                               | Bulk equilibrium electron density                  |
| $N_{ m F}$                               | Noise factor                                       |
| $ u_{ m T}$                              | Electron thermal velocity                          |

Relative capacitance measurement error

| ۶              | D 1 ( | • 1 | capacitance |  |
|----------------|-------|-----|-------------|--|
|                |       |     |             |  |
| $\xi_{\rm OX}$ |       |     |             |  |
|                |       |     |             |  |

 $Q_{\rm F}$  Fixed oxide charge  $Q_{\rm IT}$  Interface trap charge q Universal charge constant

 $\sigma_{\Delta}$  Standard deviation due to measurement noise

 $\sigma_{\rm n}$  Capture cross section T Device temperature

*t*<sub>0</sub> Integration time for the quasi-static measurement

 $\tau_{\rm IT}$  Interface trap time constant

 $V_{\rm FB}$  Flatband voltage  $V_{\rm G}$  Gate voltage

 $\begin{array}{lll} \Phi_{\text{GS}} & \text{Gate-to-semiconductor work function} \\ \psi_F & \text{Fermi potential of the bulk substrate} \\ \psi_S & \text{Fermi potential at the substrate surface} \\ \psi_{\text{S,Berg.}} & \psi_{\text{S,Ext.}} & \text{Surface potential predicted by Eq. (6)} \\ \text{Surface potential predicted by Eq. (10)} \end{array}$ 

# **DATA AVAILABILITY**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### REFERENCES

- <sup>1</sup>J. A. Cooper and D. T. Morisette, "Performance limits of vertical unipolar power devices in GaN and 4H-SiC," IEEE Electron Device Lett. **41**(6), 892–895 (2020).
- <sup>2</sup>J. Millan, P. Godignon, X. Perpina, A. Perez-Tomas, and J. Rebollo, "A survey of wide bandgap power semiconductor devices," IEEE Trans. Power Electron. 29(5), 2155–2163 (2014).
- <sup>3</sup>S. D. Jadhav and A. Bakar Khan, "A literature review of HEMT for low noise and high-frequency applications: Current status and technology comparison," in 2022 IEEE 11th International Conference on Communication Systems and Network Technologies (CSNT) (IEEE, 2022).
- <sup>4</sup>J. Ballestín-Fuertes, J. Muñoz-Cruzado-Alba, J. F. Sanz-Osorio, and E. Laporta-Puyal, "Role of wide bandgap materials in power electronics for smart grids applications," Electronics 10(6), 677 (2021).
- <sup>5</sup>D. Garrido-Diez and I. Baraia, "Review of wide bandgap materials and their impact in new power devices," in 2017 IEEE International Workshop of Electronics, Control, Measurement, Signals and Their Application to Mechatronics (ECMSM) (IEEE, 2017).
- <sup>6</sup>F. Roccaforte *et al.*, "Challenges for energy efficient wide band gap semiconductor power devices," Phys. Status Solidi A **211**(9), 2063–2071 (2014).
- <sup>7</sup>Y. Shi *et al.*, "Investigation of bulk traps by conductance method in the deep depletion region of the Al<sub>2</sub>O<sub>3</sub>/GaN MOS device," Nanoscale Res. Lett. **12**(1), 342 (2017).
- <sup>8</sup>J. T. Asubar, Z. Yatabe, D. Gregusova, and T. Hashizume, "Controlling surface/interface states in GaN-based transistors: Surface model, insulated gate, and surface passivation," J. Appl. Phys. 129(12), 121102 (2021).
- <sup>9</sup>R. Castagné and A. Vapaille, "Description of the SiO<sub>2</sub>/Si interface properties by means of very low frequency MOS capacitance measurements," Surf. Sci. 28(1), 157–193 (1971).
- <sup>10</sup>L. M. Terman, "An investigation of surface states at a silicon/silicon oxide interface employing metal-oxide-silicon diodes," Solid State Electron. 5(5), 285–299 (1962).

- <sup>11</sup>J. A. Cooper, "Advances in SiC MOS technology," Phys. Status Solidi A 162(1), 305–320 (1997).
- $^{12}$ J. N. Shenoy, G. L. Chindalore, M. R. Melloch, J. A. Cooper, J. W. Palmour, and K. G. Irvine, "Characterization and optimization of the SiO<sub>2</sub>/SiC metal-oxide semiconductor interface," J. Electron. Mater. **24**(4), 303–309 (1995).
- <sup>13</sup>R. Engel-Herbert, Y. Hwang, and S. Stemmer, "Comparison of methods to quantify interface trap densities at dielectric/III-V semiconductor interfaces," J. Appl. Phys. 108(12), 124101 (2010).
- <sup>14</sup>E. H. Nicollian and A. Goetzberger, "MOS conductance technique for measuring surface state parameters," Appl. Phys. Lett. 7(8), 216–219 (1965).
- <sup>15</sup>D. V. Lang, "Deep-level transient spectroscopy: A new method to characterize traps in semiconductors," J. Appl. Phys. 45(7), 3023–3032 (1974).
- <sup>16</sup>M. E. Bathen *et al.*, "Characterization methods for defects and devices in silicon carbide," J. Appl. Phys. **131**(14), 140903 (2022).
- <sup>17</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, "Accurate evaluation of interface state density in SiC metal-oxide-semiconductor structures using surface potential based on depletion capacitance," J. Appl. Phys. 111(1), 014502 (2012).
- <sup>18</sup>H. Yoshioka and K. Hirata, "Characterization of SiO<sub>2</sub>/SiC interface states and channel mobility from MOSFET characteristics including variable-range hopping at cryogenic temperature," AIP Adv. 8(4), 045217 (2018).
- <sup>19</sup>C. Jiao, A. C. Ahyi, S. Dhar, D. Morisette, and R. Myers-Ward, "Interface trap profiles in 4H- and 6H-SiC MOS capacitors with nitrogen- and phosphorus-doped gate oxides," J. Electron. Mater. **46**(4), 2296–2300 (2017).
- 20 Y. Terao, T. Hosoi, T. Kobayashi, T. Shimura, and H. Watanabe, "Characterization of electron traps in gate oxide of m-plane SiC MOS capacitors," in 2022 IEEE International Reliability Physics Symposium (IRPS) (IEEE, 2022).
- $^{21}$ M. Belanche, P. Kumar, J. Woerle, R. Stark, and U. Grossner, "Sensitivity of  $D_{it}$  extraction at the SiO<sub>2</sub>/SiC interface using quasi-static capacitance-voltage measurements," Mater. Sci. Forum 1062, 346–350 (2022).
- <sup>22</sup>J. T. Ryan, A. Matsuda, J. P. Campbell, and K. P. Cheung, "Interface-state expture cross section—Why does it vary so much?," Appl. Phys. Lett. **106**(16), § 163503 (2015).
- <sup>23</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, "Characterization of very fast states in the vicinity of the conduction band edge at the SiO<sub>2</sub>/SiC interface by low temperature conductance measurements," J. Appl. Phys. 115(1), 014502 (2014). Signature of the conductance of fast interface states in nitrogen- and in
- phosphorus-treated 4H-SiC MOS capacitors," Semicond. Sci. Technol. **30**(7), 075011 (2015).
- 25D. K. Schroder, Semiconductor Material and Device Characterization, 3rd ed. (IEEE Press, 2015), p. 800.
- $^{26}$ B. L. Swenson and U. K. Mishra, "Photoassisted high-frequency capacitance-voltage characterization of the  $Si_3N_4/GaN$  interface," J. Appl. Phys. 106(6), 064902 (2009).
- <sup>27</sup>C. N. Berglund, "Surface states at steam-grown silicon-silicon dioxide interfaces," IEEE Trans. Electron Devices ED-13(10), 701–705 (1966).
- 28 E. H. Nicollian and J. R. Brews, MOS (Metal Oxide Semiconductor) Physics and Technology (Wiley, 2002), p. 928.
- <sup>29</sup>K. Piskorski and H. Przewłocki, *The Methods to Determine Flat-band Voltage VFB in Semiconductor of a MOS structure* (IEEE, 2010).
- <sup>30</sup>A. V. Penumatcha, S. Swandono, and J. A. Cooper, "Limitations of the highlow C–V technique for MOS interfaces with large time constant dispersion," IEEE Trans. Electron Devices **60**(3), 923–926 (2013).
- <sup>31</sup>R. Schafer, "What is a Savitzky-Golay filter? [Lecture notes]," IEEE Signal Process. Mag. 28(4), 111–117 (2011).
- <sup>32</sup>K. Binder and D. W. Heermann, Monte Carlo Methods in Statistical Physics, 5the ed., Graduate Texts in Physics (Springer Berlin, Heidelberg, 2010).