Published in IET Renewable Power Generation Received on 23rd January 2012 Revised on 19th October 2012 Accepted on 31st October 2012 doi: 10.1049/iet-rpg.2012.0020



# Optimisation of the *I–V* measurement scan time through dynamic modelling of solar cells

Matic Herman, Marko Jankovec, Marko Topič

Faculty of Electrical Engineering, Laboratory of Photovoltaics and Optoelectronics, University of Ljubljana, Tržaška cesta 25, 1000 Ljubljana, Slovenia E-mail: matic.herman@fe.uni-lj.si

**Abstract:** High-performance solar cells and photovoltaic modules exhibit high internal capacitance, limiting the speed of their transient responses including the current–voltage characteristics scans. This study proffers a model-based method to obtain optimal scan time during the current–voltage performance characterisation of a solar cell or module while preserving a pre-set accuracy. Static model parameters are extracted from the quasi-static current–voltage characteristic, whereas the capacitive character, modelled by two bias voltage dependent capacitances, is determined from the open-circuit voltage decay measurement. The obtained model is used to calculate the optimal current–voltage curve scan time. Efficacy of the proposed method is demonstrated through test results obtained on three wafer-based solar cells. *I–V* curve errors determined by the proposed method at different scan times are in good agreement with the measurements. Results show that in order to achieve < 0.5% error in curve fitting, determined scan times of tested crystalline silicon solar cells lie within the range of 3.6–45 ms for constant angle step semiconductor curve tracer. Use of a capacitive-based curve tracer, however, requires approximately twice that time to retain a comparable error.

#### 1 Introduction

High volume production of photovoltaic solar cells (PVSCs) and modules, regardless of the technology, requires high throughput measurement set-ups for fast and accurate cell or module characterisation. Most of the present current–voltage (*I–V*) curve tracers are either semiconductor based, where the load is varied using a high power semiconductor device, or capacitor based, where the *I–V* curve is measured during the charging phase of the connected load capacitor.

Flash solar simulators together with semiconductor I-V tracers that are an industry standard, deliver a short light pulse ranging from 1.5 ms (Spectrolab 460) up to 10 ms (Berger PSS series), during which an I-V characteristic should be measured. Despite the possible variations of measurement principles using multiple flashes, a too short I-V scan time is known to be a source of error [1].

Capacitor based I–V tracers on the other hand are very attractive owing to their low price, high power performance and portability, but owing to the limited capacitance that can be realised in such an instrument, the I–V curve scan time is determined by the current capabilities of the measured device. During an I–V scan of a high-current device, too short transient times can be reached introducing an error that is hard to detect.

Although the physical background of the discrepancy between the quasi-static and transient measurement is still not completely understood, it has been demonstrated that a parasitic bias dependent capacitance of a PVSC plays a major role in high speed measurements [1].

The gain in performance of crystalline silicon PVSCs has established a rising trend in base minority carrier lifetime and consequentially in diffusion capacitance ( $C_d$ ). The PVSCs' dynamic behaviour is also affected by the junction capacitance ( $C_j$ ), formed in the space charge region at the p-n junction. Both capacitances exhibit voltage dependence in a non-linear manner.

It is not only the quality of semiconductor material, but also the cell type that determines its capacitive character. Conventional front contact and emitter wrap through homojunction silicon PVSCs use medium grade silicon as their performance is not strongly effected by material quality [2]. Such solar cells typically exhibit low-to-medium internal capacitances. On the other hand, pure, electronic grade silicon that is typically used in backside contacted homojunction PVSCs [2] and thin-film PVSCs that use a-Si/c-Si materials such as heterojunction PVSCs with intrinsic thin layer can have diffusion capacitance that is orders of magnitude higher than that of conventional silicon PVSC [3]. Regardless of the technology (material quality and cell type) the increase of the surface area raises both internal capacitances in PVSCs.

*I–V* measurement time of a PVSC is usually upward limited by an error induced by radiation heating of the specimen on one hand and downward limited by PVSCs dynamic behaviour inducing an error at short scan times on the other hand. Extracted dynamic properties can be used to obtain the optimal scan time, which should be as short as possible while maintaining a good balance between the two possible sources of error. Dynamic characteristic is also a

useful tool for hardware and software optimisation of maximum power point trackers [4, 5], however, once solar cells or modules are used in a properly designed target system, large input capacitors of electronic converter determine the time constant of the system making the importance of photovoltaic (PV) generator capacitance inferior and negligible.

C-V meters are one of the common commercially available methods for dynamic semiconductor characterisation. Such methods are not suitable for large area silicon PVSCs exhibiting low-lumped shunt resistance. A possible solution to overcome the problem has been presented in [6], where shunt resistance is compensated prior to *C*–*V* measurement. Application of such a method to forward biased large-area high-efficiency PVSCs is further limited because of a small angle between the real and the complex impedance value as well as the output power of the measurement setup. Power limitations can be avoided using a high-power operating amplifier (e.g. Kepco BOP series) that also considerably increases the price and complexity of the measurement setup. Another time domain impedance measurement method has been presented in [7], where an audio power amplifier was utilised to fulfill the high-power requirements.

Simulation of a device, measured with the C-V method requires an arbitrary voltage dependent capacitance model, where the capacitance should be defined at small voltage intervals. To avoid manipulation of large amounts of measurement results and to gain an insight into the physical background of the device, models describing physical processes ( $C_{\rm d}$  and  $C_{\rm j}$ ) could be used and required model parameters could be measured. There are several methods such as impedance spectroscopy, reverse recovery measurement or open-circuit voltage decay (OCVD) for precise device parameter extraction [8]. The OCVD method was selected in this work, as it can be measured with a simple apparatus and the measurement result expresses dependency on both capacitance parameters.

This paper presents a method to extract parameters of the whole dynamic model of a PVSC by an upgraded OCVD method. Furthermore, the obtained dynamic parameters are used to determine the optimal I–V scan time for minimisation of the I–V measurement error because of internal PVSC capacitance. To ascertain whether the model is accurate and can be used for estimation of error introduced by capacitor-based I–V tracers, the concept is verified with several I–V curve measurements using different capacitive loads.

#### 2 Measurement theory

A two-diode model (Fig. 1) consisting of diodes  $D_1$  and  $D_2$  representing the Shockley diffusion direct current and space charge recombination current, respectively, lumped shunt resistance  $R_{\rm sh}$ , lumped series resistance  $R_{\rm s}$  and the photogenerated current under illumination  $I_{\rm ph}$  is used in simulations [5]. Diodes  $D_1/D_2$  are modelled with the saturation currents  $I_{\rm s1}/I_{\rm s2}$  and the diode ideality factors  $n_1/n_2$ .



Fig. 1 Dynamic PVSC model used for simulation

Two capacitances ( $C_d$  and  $C_j$ ) inserted into the static model (Fig. 1) determine the dynamic properties of the PVSC under investigation. Assuming an abrupt  $p^+$  –n or  $n^+$  –p junction, an analytical expression of  $C_j$  is derived from the  $C_j(V_d) = -dQ/dV_d$  equation [9]

$$C_{\rm j}(V_d) = A \sqrt{\frac{q N_{\rm B} \varepsilon \varepsilon_0}{2 \left(V_{\rm bi} - V_{\rm d} - \left(2kT/q\right)\right)}} \tag{1}$$

where A is the PVSC area, q is the electron charge,  $N_{\rm B}$  is the doping concentration of the base region,  $\varepsilon$  and  $\varepsilon_0$  are the relative permittivity of the semiconductor material and the permittivity of free space,  $V_{\rm bi}$  is the built-in voltage, k is the Boltzmann constant, T is the absolute temperature and  $V_{\rm d}$  is the internal PVSC voltage – positive/negative for forward/reverse bias. Material and geometrical properties can be combined into the  $C_{\rm j0}$  constant that physically represents the junction capacitance at zero applied voltage. Assuming ideal box profiles for depletion charges [9], (1) can be approximated as

$$C_{\rm j}(V_{\rm d}) = \frac{C_{\rm j0}}{\sqrt{1 - V_{\rm d}/V_{\rm bi}}}, \quad V_{\rm d} < V_{\rm bi}$$
 (2)

that is widely used in literature for description of junction capacitance [10–12]. Equation (2) has an evident singularity point in forward bias resulting in an inaccurate junction capacitance representation when  $V_{\rm d}$  approaches  $V_{\rm bi}$ , which in PVSCs is close to  $V_{\rm oc}$ . Van Halen and Habib [13] presented possible corrections of junction capacitance models although we will confirm later, the model of junction capacitance in the simulation program with integrated circuit emphasis (SPICE) built-in diode-model [14]

$$C_{j}(V_{d}) = \begin{cases} \frac{C_{j0}}{(1 - ((V_{d})/(V_{bi})))^{m}}, & V_{d} \leq f_{c}V_{bi}\\ \frac{C_{j0}}{(1 - f_{c})^{m+1}} \left(1 - f_{c}^{(1+m)} + m\frac{V_{d}}{V_{bi}}\right), & V_{d} > f_{c}V_{bi} \end{cases}$$
(3)

where m is junction gradient coefficient (0.5 for an abrupt junction) and  $f_{\rm c}$  is a correction factor (typ. value 0.5), delivers sufficient accuracy for the whole voltage range from 0 V up to  $V_{\rm oc}$ .

The second key component of PVSCs' dynamic behaviour,  $C_{\rm d}$ , is a consequence of minority charge carrier storage in neutral regions, where because of the high doping concentration of the emitter most charge is stored in the base.  $C_{\rm d}$  is thus proportional to the base minority carrier lifetime. For  $V_{\rm d}\gg kT/q$  (forward-biased solar cell),  $C_{\rm d}$  can be written as a function of temperature, applied voltage and carrier lifetime using the following simplified equation

$$\frac{\mathbf{C_d}(\mathbf{V_d})}{\mathbf{C_d}} = \frac{q}{2nkT} I(V_d) \ \tau_d = \frac{q}{2nkT} I_S \ e^{(q \ V_d/nkT)} \tau_d \qquad (4)$$

where q is the electron charge, n is the diode quality factor,  $\tau_{\rm d}$  is the effective diode base minority carrier lifetime and  $I_{\rm S}{\rm e}^{(qV{\rm d}/nkT)}$  is the diode forward DC current. In the sum of  $C_{\rm j}$  and  $C_{\rm d}$  in Si cells, the junction capacitance  $C_{\rm j}$  is dominant up to  $\sim$ 0.4 V [15]. The diffusion capacitance  $C_{\rm d}$  is significant from 0.4 V onwards thus the assumption of  $V_{\rm d}\gg kt/Q$  is justified. Furthermore, even though (3) at

voltages  $V_{\rm d}$  approaching  $V_{\rm oc}$  does not exactly match the actual characteristics [13], the error does not contribute significantly to the total capacitance because of the dominance of  $C_{\rm d}$ .

Measurement of  $C_d$  using direct C-V measurement is aggravated because of high-PVSC currents in forward bias. More often  $C_d$  is calculated from (4) whereas the lifetime  $\tau_d$  is measured using one of the available methods (reverse recovery [16], short-circuit [SC] current decay [17], OCVD).

OCVD measurement starts with externally driving the device under test (DUT) with a predefined current. At t=0 the current is abruptly switched off. The voltage decay on the terminals of the DUT is measured as the charge stored in the DUT diminishes with time. Voltage should be monitored as close to the DUT as possible to avoid the error of the measuring set-up series resistance.

Three characteristic regions can be defined when analysing solar cells OCVD [10]:

- (i) the voltage drop because of the PVSC's series resistance,
- (ii) the quasi linear region because of the charge storage in neutral region (diffusion component) – the charge is mostly released through the recombination process,
- (iii) the exponential decay starts with diffusion capacitance component dropping below  $C_{\rm j}$  ( $\sim$ 0.35 V) the charge stored in the space charge region is released through the recombination process and PVSCs shunt resistance  $R_{\rm sh}$ .

Even though the OCVD method is most commonly used for determination of effective minority carrier lifetime [8], with both capacitances included and the static model parameters determined, we have means to extract both, the  $\tau_{\rm d}$  and the  $C_{\rm j0}$  parameters.  $C_{\rm j0}$  is extracted with minimisation of the error between measurement and simulation.  $\tau_{\rm d}$ , initially obtained analytically, is also included in the multivariable minimum search method to attain the best OCVD alignment possible.

#### 3 Parameter extraction algorithm

The algorithm starts with extraction of the two-diode static model parameters ( $I_{\rm s1}$ ,  $n_{\rm 1}$ ,  $I_{\rm s2}$ ,  $n_{\rm 2}$ ,  $R_{\rm s}$  and  $R_{\rm sh}$ ) from a quasi-static  $I\!-\!V$  curve measurement of PVSC under investigation using an improved method defined in [18]. A fully automated algorithm is developed in MATLAB® and involves the following steps:

- Influential range for series resistance  $R_s$ , diode  $D_1$ , and diode  $D_2$  is determined from the second derivative of the input I-V curve in logarithmic scale.
- The series resistance and the diode  $D_1$  ideality factor are extracted using a bijective transformation and linear regression [18]. The cell's internal potential  $V_d = V R_s I$  is calculated for further parameter extraction steps.
- $D_1$  diode saturation current is calculated using a derivative-free unconstrained simplex multivariable minimum search method (*fminsearch*) [19],  $I_{\rm s1}$  parameter is varied until best fit between measurement and model in the upper exponential range of the I-V curve is obtained. The MATLAB *fminsearch* method is provided with the following function

$$\theta_{\text{RMS}} = \sqrt{\frac{\sum_{i=1}^{n} 2\log|I_{\text{meas}}(U_i)/|I_{\text{model}}(U_i)|}{n}}$$
 (5)

to be minimised. It is defined as the RMS error between the target (measured) and modelled current in logarithmic scale.

- The target current for determination of the diode  $D_2$  parameters (lower exponential range) is determined by subtracting the diode  $D_1$  current from the total measured current. As in case of  $D_1$  fminsearch function and the error function from Eq. (5) are used to determine the preliminary parameters of the diode  $D_2$ .
- The shunt resistance  $R_{\rm sh}$  is calculated as the derivative of the I-V curve at zero voltage, subtracted by the derivative of  $D_1$  and  $D_2$  characteristics [18].
- The diode  $D_2$  parameters are recalculated (fminsearch) also taking  $R_{\rm sh}$  into account.
- An additional step is added to recalculate the diode  $D_1$  parameters (*fminsearch*) to minimise the error in the range where currents of both diodes are of comparable magnitudes.

Once the static parameters are determined, we proceed with the extraction of the dynamic parameters ( $\tau_d$  for  $C_d$ ,  $C_{j0}$  for  $C_j$ ). The effective lifetime  $\tau_d$  can be extracted from the OCVD signal using equation [15]

$$\tau_{\rm d} = \frac{nkT/q}{{\rm d}V_{\rm d}/{\rm d}t} \tag{6}$$

where  $\mathrm{d}V_{\mathrm{d}}/\mathrm{d}t$  is the slope of the linear region of the OCVD signal (region ii). In case of long lifetimes, the voltage decay is influenced by base-emitter coupling effect causing the linear region ii to deviate from a straight line [15]. In such a case, the extraction of  $\tau_{\mathrm{d}}$  from (6) is unreliable, therefore  $\tau_{\mathrm{d}}$  is further optimised after analytical extraction.

The initial approximation of the  $C_{j0}$  parameter can be calculated from (1) by considering typical semiconductor parameters of the PVSC under investigation. A higher precision of  $C_{j0}$  is obtained from region iii of the OCVD signal, where the exponential decay is driven by  $C_{j}$ .

An unconstrained simplex multivariable minimum search optimisation algorithm is used to minimise the error between OCVD simulation and measurement. Best fit is obtained for both, the  $\tau_{\rm d}$  and the  $C_{\rm i0}$  parameters at the same time. The MATLAB code generates a SPICE netlist of the modelled solar cell with static parameters determined in the procedure defined above and dynamic parameters obtained from the abovementioned initial approximations. Transient SPICE simulation is executed within MATLAB and OCVD results are loaded into the MATLAB workspace. An error in comparison to the preloaded measurement is calculated and passed to the optimisation algorithm (fminsearch) that optimises the dynamic parameter values. Netlist is updated and transient simulation with all following steps are repeated until error between measured and simulated OCVD signals falls below the preselected error threshold. An abrupt junction is assumed while the value of  $f_c$  is kept at 0.5, as it does not significantly affect the simulation of the OCVD signal.

#### 3.1 Importance of D<sub>2</sub> in a static PVSC model

In the early stages of our method development a one-diode model was used. However, regardless of the parameters, a one-diode model could not accurately match the measured I–V curves of several crystalline silicon PVSCs, causing additional error in extraction of the dynamic parameters. The two-diode model enabled much better matching. Fig. 2a shows comparison between a one- and two-diode



**Fig. 2** Importance of  $D_2$  in a static-PVSC model

a  $I\!-\!V$  characteristics of a measured cell and extracted one- and two-diode model calculations

b One- and two-diode OCVD signals simulations against measurement



**Fig. 3** Effect of shunt resistance on dynamic parameter extraction in a two-diode model a Impact of erroneous  $R_{\rm sh}$  extracted from measured I–V curve on modelled I–V curve for monocrystalline Si PVSC b Impact of erroneous  $R_{\rm sh}$  on modelled OCVD signal for monocrystalline Si PVSC

model *I–V* curve of a polycrystalline silicon PVSC. As the shunt resistance and the differential diode resistance at low voltages are of significant importance during the OCVD process, on Fig. 2b one can observe the influence of inaccurate *I–V* model on the shape of the OCVD signal. It is impossible to find good alignment between the measured OCVD and simulation when an inaccurate static model is involved (Fig. 2b, one-diode model).

The mismatch between the measurement and the model appears in the exponential region, therefore the extraction of  $C_j$  from OCVD strongly relies on a good static model of the PVSC under investigation. In case of a PVSC characteristic where even the two-diode model leads to insufficient  $I\!-\!V$  curve matching, a piecewise linear PVSC model with adjustable accuracy [20] can be used. However, use of a piecewise linear model lacks the temperature model, so all measurements and simulations have to be performed at equal temperatures.

Another possible source of error in dynamic parameter extraction is the shunt resistance value that is hard to distinguish from the influence of  $D_2$ . The error of shunt resistance determination is partially compensated for with the change of  $D_2$  parameters. To avoid additional characterisation methods we have conducted a series of simulations to test how variation of shunt resistance in a dynamic two-diode model affects dynamic parameter

extraction (Fig. 3). In Fig. 3b, where voltage is shown in logarithmic scale, the differences arise at lower voltages at latter times.

Based on the simulations we can conclude that change in ratio between  $R_{\rm sh}$  and  $D_2$  diode parameter values does not affect the dynamic parameter extraction quality as long as the modelled  $I\!-\!V$  curve stays in good alignment with the measured  $I\!-\!V$  curve.

After the static parameter extraction, the possibility of errors in dynamic parameter extraction can be detected and avoided by evaluating the agreement between measured and modelled I–V curve.

#### 3.2 I–V curve comparison

Comparing I-V curves is problematic because of the wide curve slope span  $(dI/dV_t)$  from  $I_{\rm sc}$  to  $V_{\rm oc}$ . Neither current mismatch at equidistant voltage intervals nor voltage mismatch at equidistant current intervals is appropriate. We have developed and implemented a method that delivers a global I-V curve comparison, without favouring areas around  $I_{\rm sc}$ ,  $V_{\rm oc}$  or maximum power point  $(P_{\rm MPP})$ .

Compared curve points are stored in matrices  $R_{IV}$  and  $P_{IV}$  where index I denotes the current and V denotes the voltage column. The error vector is derived from loading perspective of the PVSC, calculating the error as the



Fig. 4 Error calculation geometry

distance between the two intersections [points  $R_{IV}(i)$  and  $P_{IV}(j)$ , Fig. 4] of a variable linear resistive load and both curves being compared.

The variable resistive load characteristic is defined as  $I = \mathbf{k}(i)V$ . At first, vector  $\mathbf{k}$  is calculated as  $\mathbf{k}(i) = \mathbf{R}_I(i)/\mathbf{R}_V(i)$  for each of N points of the reference curve. The point on the second curve with the smallest distance to the line  $I = \mathbf{k}(i)V$  is determined and stored in the  $\mathbf{S}_{IV}(i)$  matrix. Finally, the components of the error vector can be calculated as a normalised distance between points  $\mathbf{R}_{IV}(i)$  and  $\mathbf{S}_{IV}(i)$ 

$$E_{\text{load}}(i) = \sqrt{\left(\frac{S_V(i) - R_V(i)}{V_{\text{oc}_{\text{ref}}}}\right)^2 + \left(\frac{S_I(i) - R_I(i)}{I_{\text{sc}_{\text{ref}}}}\right)^2},$$

$$i = 1, \dots, N$$
(7)

where  $V_{\rm oc_{ref}}$  and  $I_{\rm sc_{ref}}$  denote the OC voltage and the SC current of the reference curve. Length of the vector  $E_{\rm load}$  equals to the length of the  $R_{IV}$  matrix. The maximum value of error vector  $E_{\rm max} = {\rm max}(E_{\rm load})$  was chosen as a qualitative comparison factor to obtain information on maximum error between the two curves typically appearing close to the maximum power point. The method is susceptible to the discretisation error of the second I-V curve. Either interpolation has to be implemented or the condition

$$E_{\text{max}} \gg \max \left[ \sqrt{\left( \frac{S_V(i) - S_V(i \pm 1)}{V_{\text{oc}_{\text{ref}}}} \right)^2 + \left( \frac{S_I(i) - S_I(i \pm 1)}{I_{\text{sc}_{\text{ref}}}} \right)^2} \right],$$

$$i = 1, \dots, N$$
(8)

has to be fulfilled to assure the discretisation error is negligible compared with the curve error.

#### 3.3 Parameter extraction method evaluation

Evaluation of the parameter extraction method was accomplished by a series of I–V curve measurements using different capacitive loads, allowing us also to test whether the implemented dynamic two-diode model could be used for minimum scan time determination of capacitor-based I–V curve tracers. Different parallel configurations of electrolytic capacitors with values (C<sub>m</sub>) listed in Table 2 were selected. Prior to the measurement, the capacitors had

to be biased at  $-1\,\mathrm{V}$  to compensate for the capacitor and measurement circuitry series resistances. At t=0 the selected set of capacitors was connected to the device under investigation using a low  $R_\mathrm{DSon}$  MOSFET. During the charge phase of the capacitor, the I-V characteristic was measured using the NI PCI-6014 DAQ interface. Different capacitances were used to utilise different I-V curve scan times. Voltage and current transient errors as well as I-V curve errors between model simulations and measurements were calculated and will be presented in Section 4.

#### 3.4 Scan time determination

Minimum required scan time at a predefined error threshold can be calculated from a series of transient response I-V curve simulations using the dynamic model of the device under investigation.

- 1. MATLAB is used to generate two SPICE netlists for simulation of I–V curve measurement. The first netlist contains an operating point analysis with variable load to ensure quasi-static conditions for the reference curve. The second netlist contains two initial transient analyses, where very short and very long initial scan times of transients are selected to yield errors above and below the predefined error threshold.
- 2. SPICE is executed within MATLAB for simulation of generated netlists.
- 3. Results are loaded into the MATLAB workspace and the curves are compared according to the algorithm defined in Section 3.2. The Newton method is utilised to calculate approximate scan time required for predefined error threshold and a new netlist is generated using the calculated scan time
- 4. Steps 2–4 are repeated until the simulated transient curve error stays within a specified region around the predefined threshold  $(E_{\text{max}} \pm \delta)$ .

Algorithm output for cell TC2 is presented in Fig. 5. Convergence is fast as the error against scan time curve is monotonous. 15 s are required for simulation and calculation of eight points, needed to extract optimum scan time with  $E_{\rm max} = 0.5 \pm 0.02\%$ , when initial scan times were selected at 2 and 80 ms.

Different measurement load set-ups can be implemented in the simulation circuit allowing us to also analyse scan times of PVSCs connected to different curve tracer technologies.

Optimal scan time values on a set of three available conventional PVSCs of different types: a polycrystalline (TC1), monocrystalline (TC2) and back-contact monocrystalline silicon PVSC (TC3) were determined. The latter PVSC type is known for its high diffusion capacitance and is therefore of particular interest in this study.

#### 4 Results

Dark and illuminated I–V curves and OCVD signals were measured on TC1, TC2 and TC3 solar cells. A curve tracer was constructed from parallel connection of three independent channels of two Keithley SMU 2602A units. One channel was configured as a voltage source determining the measurement voltage whereas the other two channels were configured as current sources connected in parallel, extending the current range of the set-up. All the channels were interconnected with the TSP link to provide



**Fig. 5** Output of optimal scan time determination algorithm for TC2 cell

single script output control. The set-up was capable of measurements up to 1 V and 9 A with worst case voltage measurement accuracy of  $\pm 0.053\%$  and worst case current measurement accuracy of  $\pm 0.151\%$  [21]. OCVD measurement set-up was based on a PCI-6014 DAQ card controlling the MOSFET and measuring the voltage decay. Samples were taken at 200 ksa/s with worst case voltage measurement accuracy of  $\pm 0.031\%$  [22].

Measurements under illumination were carried out on a temperature controlled chuck under a Newport class A continuous solar simulator. The cell temperature regulation was set to 25°C throughout the measurements and the solar irradiance of  $1000 \text{ W/m}^2$  was set using a calibrated reference solar cell with  $\pm 2\%$  accuracy [23].

Table 1 Parameters of the three solar cells under test

| Name                        | TC1      | TC2          | TC3        |
|-----------------------------|----------|--------------|------------|
| type                        | poly si  | mono si      | mono si BC |
| A, cm <sup>2</sup>          | 240      | 240          | 153        |
| I <sub>sc</sub> , A         | 7.52     | 8.59         | 5.88       |
| $V_{\rm oc}$ , V            | 0.590    | 0.631        | 0.660      |
| FF, %                       | 69.0     | 78.2         | 72.0       |
| $P_{\text{MPP}}$ , W        | 3.06     | 4.24         | 2.70       |
| $\eta$ , %                  | 12.5     | 16.9         | 17.9       |
|                             | extracte | d parameters |            |
| $R_{s_r}$ m $\Omega$        | 0.340    | 0.037        | 0.200      |
| $R_{\rm sh}$ , $\Omega$     | 2854     | 10 479       | 115        |
| I <sub>s1</sub> , nA        | 104.0    | 28.8         | 204.1      |
| $n_1$                       | 1.293    | 1.260        | 1.543      |
| <i>I</i> <sub>s2</sub> , μΑ | 1680     | 150          | 420        |
| $n_2$                       | 4.240    | 3.588        | 4.550      |
| $\tau_{\rm d}$ , $\mu s$    | 5.0      | 35.0         | 240.0      |
| $C_{i0}$ , $\mu$ F          | 12.5     | 5.0          | 1.0        |

Table 2 Minimum scan times of the compared PVSCs

|                                                    |       | TC1<br>poly Si | TC2<br>mono Si | TC3 mono<br>BC Si |  |  |
|----------------------------------------------------|-------|----------------|----------------|-------------------|--|--|
| C <sub>m</sub> , mF                                | Meas. | Scan time, ms  |                |                   |  |  |
| 39.1 ± 2%                                          | Α     | 22.0           | 20.5           | 27.0              |  |  |
| 28.5 ± 2%                                          | В     | 17.1           | 14.9           | 19.0              |  |  |
| 17.7 ± 2%                                          | С     | 10.3           | 9.1            | 11.0              |  |  |
| 11.6 ± 2%                                          | D     | 7.0            | 6.2            | 7.4               |  |  |
| $5.0 \pm 2\%$                                      | Е     | 3.1            | 2.8            | 3.2               |  |  |
| scan method comparison at $E_{\text{max}} < 0.5\%$ |       |                |                |                   |  |  |
| constant angle                                     |       | 3.6            | 7.7            | 45.0              |  |  |
| t <sub>Rmin</sub> , ms                             |       |                |                |                   |  |  |
| capac. scan                                        |       | 7.1            | 12.4           | 98.0              |  |  |
| t <sub>Cmin</sub> , ms                             |       |                |                |                   |  |  |



**Fig. 6** Time dependence of current and voltage – simulation against measurement of TC3 solar cell with the load of  $C_m = 17.7$  mF (measurement C)

Measured performance parameters as well as extracted static and dynamic model parameters of the three solar cells under test are listed in Table 1.

# 4.1 Parameter extraction method evaluation based on capacitive load

Evaluation of the extraction method was performed using different capacitive loads achieving different I-V scan times. In capacitive measurement we can define the scan time as the time in which the current into the capacitor drops below 1% of its SC value. Higher the  $C_{\rm m}$ , longer the scan time (Table 2). Acquired I-V curve scan times using different capacitor configurations (measurements A–E) are listed in Table 2. A typical measurement result of the TC3 cell is shown in Fig. 6.

Measurements and simulations for listed  $C_{\rm m}$  values were performed and the errors between the curve of the longest scan time (measurement A) and all other curves were calculated. Fig. 7a depicts the alignment of the  $I\!-\!V$  curve error between measurement and simulation for the TC2 cell that implies moderate diffusion lifetimes.

Three distinctive voltage ranges can be observed in Fig. 7

- Voltage range from 0 to 0.35 V is the area of nearly constant current where (because of the low-current slew rate) the capacitance of PVSC has no influence on the measurement error. The error in this range is only a result of measurement, illumination and temperature mismatch between the reference and the compared cell.
- Range from 0.35 to 0.58 V is the area where the PVSC capacitance limits the measurement slew rate. The error peak appears close to the point of maximum power.
- Range above 0.58 V, where the measurement slows down significantly as the capacitor is approaching its final charge causing the error to reduce. Error detected in this area is very likely caused by a change in the cell temperature.

Observing the error of measurement B, only a minor error peak around the MPP point can be detected confirming the error caused by internal capacitance compared with the reference curve is in most cases smaller than the uncertainties of other measurement parameters. The error of measurement C (9 ms) shows a small error peak starting to form about 0.5 V. The shortest measured scan time (E) of the TC2 cell is completed in 2.8 ms, where the internal capacitance of the measured cell induces an error of almost





**Fig. 7** I–V curve error as a result of measured and simulated dynamic PVSC characteristics of a TC2 b TC3 cells

1.5%. At all scan times the errors of the model and the measurement are in good alignment, whereas at the maximum error the maximum deviation is very small (0.15%).

In case of TC3, the simulation results deviate more from the measurement ones. Fig. 7b displays the error of I-V measurements B, C and D compared with the reference curve (A). One can observe the error peak tends to be slightly overestimated and shifts towards the lower voltage.

Equation (4) of our PVSC model implements a linear OCVD signal in region ii, that cannot be exactly matched by devices with pronounced diffusion lengths (base-emitter coupling). The mismatch in C(V) dependence between the model and the device causes the error peak to shift and offset. Nevertheless simplification of the model inclines towards overestimation of the error which implies one will always achieve at least the desired precision. Furthermore, our goal is to detect and avoid the error caused by the cell's dynamic behaviour and the model is satisfactorily accurate even above the error of 1%.

The comparison of voltage and current transients between measurement and simulation in Fig. 6 shows a good degree of alignment thus demonstrating that the model can be used for scan time determination for capacitive loads.



**Fig. 8** Simulation of I–V curves measured at different scan times with semiconductor and capacitive-curve tracer based on the parameters of the TC3 cell

# 4.2 Solar cell type comparison using semiconductor-based load

To compare three different cell types, the desired maximum error was set at 0.5% as a maximum tolerable error in measurement. The cell load resistance is swept from 0 to  $\infty~\Omega$  in linear angular steps simulating a typical semiconductor-based curve tracer. Finally, a comparison to capacitor-based curve tracer is performed.

TC1 is as expected least sensitive to the I-V scan time. The minimum scan time that meets the given error criteria is 3.6 ms. TC2 exhibits higher diffusion capacitance and lower junction capacitance causing the error to build-up at a higher voltage range. The minimum scan time of TC2 is 7.7 ms, which is already outside flash pulse length range of many flash solar simulators (e.g. Endeas QuickSun 800, Sciencetech PSS06, Spectrolab 420/460 etc.).

The back contact cell TC3 having effective minority carrier lifetime more than a decade higher, induces high error even at a scan time of 20 ms. Only at a time above 45 ms, the measured result falls below the preset error threshold. Fig. 8 displays the influence of varied scan time on *I–V* curve shape of TC3.

Typical scan direction sensitive *I–V* curve (hysteresis between forward and reverse scan direction) of PVSC with high internal capacitance can also be observed in Fig. 8. In



**Fig. 9** Error comparison between simulation of capacitor-based and semiconductor-based I–V tracer on TC3 cell (lines as guide to the eye)

the reverse scan direction the curve tracer sweeps from OC condition towards the SC condition, the voltage of the parasitic PVSC capacitance cannot follow the forced current on the cell terminals resulting in overestimation of the measured curve. Starting in SC condition (forward scan direction) the capacitor cannot charge fast enough causing the I-V to be underestimated.

#### 4.3 Evaluation of capacitor-based I-V measurements

Capacitors with high energy volume densities are very convenient for high power I-V scanners. However, besides the fact that often very short times are utilised in capacitor-based I-V tracers, the speed of the curve scan varies vastly with bias voltage because of the time dependence of the current flowing into the capacitor. From the I-V measurement error point of view, the initial fast transient is effectively decreasing total scan time as the load is varied in a too fast, non-optimal manner. The effect can be seen in Fig. 8, where comparison of semiconductor and capacitive curve tracer shows that at equal scan times a larger error is introduced in the capacitive measurement system. When capacitive measurement approaches  $V_{\rm oc}$ , the charging rate slows down and the error decreases.

Fig. 9 demonstrates I-V curve error ( $E_{\rm max}$ ) of the TC3 cell measured with capacitor-based I-V tracer and with a more optimal constant angle step I-V scan method that can be implemented with a semiconductor-based I-V tracer. The capacitive scan error increases almost two times faster, therefore additional attention is required with capacitive measurements (the scan time depends on the power of measured device). Table 2 demonstrates ~100% increase of the minimum scan times for capacitive measurement regardless of the PVSC technology at  $E_{\text{max}} < 0.5\%$ .

#### Conclusions

A method for static and dynamic PVSC parameter extraction has been introduced acquiring all the required parameters from two simple measurements, an *I–V* scan and an OCVD signal. Influences of the quality of shunt resistance extraction and the quality of static model on dynamic parameters have been studied. Procedures to detect and avoid errors have been suggested. Using the newly introduced error function to estimate the I-V curve mismatch, a method to calculate minimum scan time has been presented.

The proposed extraction method has been applied but is not limited to different wafer based solar cells. Verification was achieved using capacitor-based I-V curve measurement using different capacitors and different scan times. The extraction method gives good results although there is still some space for dynamic model improvement for PVSCs with high carrier lifetimes. Influence of I-V curve sweep times on the curve accuracy of three different PVSC types has been analysed and a high spread of minimum scan times extending from below 3.6 up to 45 ms while keeping error within 0.5% were measured thus confirming that dynamic characteristics of high efficiency PVSC must be considered before measuring I-V characteristics of solar cells. Especially in case of capacitive-based curve tracers, where minimal scan times are doubled compared with the constant angle step semiconductor-based curve tracer.

The error because of internal capacitance increases with increasing conversion efficiency mostly because of  $C_d$ . Use of the proposed model and method of parameter extraction is yet a good method to study PVSC dynamic behaviour and error because of PVSC capacitance that is commonly overlooked.

#### Acknowledgment

The authors would like to thank the financial assistance given by the Slovenian Research Agency (P2-0197). M.H. would personally like to acknowledge the Slovenian Research Agency for providing him with Ph.D. funding.

#### References

- Friesen, G., Ossenbrink, H.A.: 'Capacitance effects in high-efficiency cells', Solar Energy Mater. Sol. Cells, 1997, 48, (1-4), pp. 77-83
- Kerschaver, E.V., Beaucarne, G.: 'Back-contact solar cells: a review', Prog. Photovolt., Res. Appl., 2006, 14, (2), pp. 107-123
- Sinton, R.A., De Ceuster, D., Wilson, K., Barbosa, L.R.: 'Flash testing high-efficiency silicon solar cells and modules'. Proc. 20th European Photovoltaic Energy Conf., Barcelona, Spain, 2005, pp. 659-662
- Andrejašič, T., Jankovec, M., Topič, M.: 'Comparison of direct maximum power point tracking algorithms using EN 50530 dynamic test procedure', IET Renew. Power Gener., 2011, 5, (4), pp. 281-286
- Kish, G.J., Lee, J.J., Lehn, P.W.: 'Modelling and control of photovoltaic panels utilising the incremental conductance method for maximum power point tracking', IET Renew. Power Gener., 2012, 6, (4), pp. 259-266
- Jeevandoss, C.R., Kumaravel, M., Kumar, V.J.: 'A novel measurement method to determine the *I–V* characteristic of a solar photovoltaic cell', IEEE Trans. Instrum. Meas., 2011, 60, (5), pp. 1761-1767
- Chenvidhya, D., Kirtikara, K., Jivacate, C.: 'PV module dynamic impedance and its voltage and frequency dependencies', Sol. Energy Mater. Sol. Cells, 2005, **86**, (2), pp. 243–251 Schroder, D.K.: 'Semiconductor material and device characterization'
- (John Wiley and Sons, 2006)
- Sze, S.: 'Physics of semiconductor devices' (Wiley-Interscience, 2007, 3rd edn.)
- Deshmukh, M.P., Nagaraju, J.: 'Measurement of silicon and GaAs/Ge solar cells ac parameters', Solar Energy, 2005, 78, (1), pp. 1-4
- Salach-Bielecki, R., Pisarkiewicz, T., Stapinski, T., Wójcik, P.: 'Influence of junction parameters on the open circuit voltage decay in solar cells', Opto-Electron. Rev., 2004, 12, (1), pp. 79-83
- Schlosser, V., Ghitas, A.: 'Measurement of silicon solar cells ac parameters'. Proc. Arab Regional Solar Energy Conf., Manama, Bahrain, 2006
- Van Halen, P., Habib, M.H.: 'A new model for the p-n junction space charge region capacitance'. Proc. Tenth Biennial University/Government/
- Industry Microelectronics Symp., 1993, Durham, NC, 1993, pp. 126–130 Antognetti, P., Massobrio, G.: 'Semiconductor device modeling with SPICE' (McGraw-Hill, Inc., 1990)
- Hawkes, P.W.: 'Advances in electronics and electron physics' (Academic Press, 1986)
- Dhariwal, S.R.: 'Measurement of lifetime of photo injected carriers in solar cells by reverse voltage pulse response', IEE Proc. I Solid-State Electron Devices, 1980, 127, (1), pp. 20-24
- Burgard, K., Schmidt, W., Warta, W.: 'Applicability of electrical short circuit current decay for solar cell characterization: limits and comparison to other methods', Sol. Energy Mater. Sol. Cells, 1995, **36**, (3), pp. 241–259
- Kaminski, A., Marchand, J.J., Fave, A., Laugier, A.: 'New method of parameters extraction from dark I-V curve'. Conf. Record of the Twenty-Sixth IEEE Photovoltaic Specialists Conf., 1997, California, USA, 1997, pp. 203–206
- Press, W.H., Teukolsky, S.A., Vetterling, W.T., Flannery, B.P.: 'Numerical recipes third edition: the art of scientific computing' (Cambridge University Press, 2007, 3rd edn.)
- Wang, Y.-J., Hsu, P.-C.: 'Modelling of solar cells and modules using piecewise linear parallel branches', IET Renew. Power Gener., 2011, **5**, (3), pp. 215–222
- Keithley Model 2601A/2602A SourceMeter® specifications, http//www. keithley.com/data?asset = 52059, accessed January 2012
- NI PCI-6013, PCI-6014 Multifunction DAQ specifications http://www. digital.ni.com/worldwide/china.nsf/c362761bd12fc417862564bc006784d3/06897f85067a745686256c1b006cb50d/\$FILE/PCI-6013-6014.pdf, accessed January 2012
- WPVS Reference Cells—Fraunhofer ISE, http://www.ise.fraunhofer.de/ en/service-units/callab-pv-cells-callab-pv-modules/wpvs-referencecells, accessed August 2012