

## Electrical conduction mechanisms of Au/NiO/heavily doped p-type Si memory devices

Ting-Hong Su (蘇庭鋐) and Yow-Jon Lin (林祐仲)<sup>a)</sup>
Institute of Photonics, National Changhua University of Education, Changhua 500, Taiwan

(Received 24 February 2014; accepted 6 April 2014; published online 16 April 2014)

The fabrication of memory devices based on the Au/NiO/heavily doped p-type Si (p<sup>+</sup>-Si) structures and their current-voltage characteristics were reported. The Au/NiO/p<sup>+</sup>-Si devices show hysteresis behavior. The fitting data of the temperature-dependent off-state current-voltage curves demonstrated that the carrier transport mechanism of the Au/NiO/p<sup>+</sup>-Si device was attributed to the space change limited conduction. However, the difference between the temperature-dependent on-state currents in the forward-bias and reverse-bias regions was found. The different electrical conduction mechanisms (hopping conduction and Ohmic conduction with metal-like behaviors) were discussed. This phenomenon is related to the different interfacial characteristics between Au/NiO and NiO/p<sup>+</sup>-Si. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4871693]

Nowadays, resistive random access memory is one of the most promising candidates for next generation memory devices because of their high-density storage, great scalability, low power operation, and simple metal-oxide-metal structures. 1-14 Recently, reliable and reproducible resistive switching in NiO thin films has been reported. 1-4,14 Calka et al. investigated origins of the resistivity change during the forming of NiO based resistive random access memories in a nondestructive way using hard x-ray photoelectron spectroscopy (XPS). They suggested that conduction may occur via defects such as electrons traps and metallic nickel impurities. Chien et al. stated that the disproportionation and comproportionation reactions of 3NiO ↔ Ni + Ni<sub>2</sub>O<sub>3</sub> accounted for the resistive switching of NiO<sub>x</sub>.<sup>2</sup> Kinoshtia et al. found that the resistance change was suggested to originate in the generation and recovery of defects by the migration of oxygen ions for p-type NiO<sub>x</sub> samples.<sup>3</sup> The effect of Ni<sup>3+</sup> concentration on the resistive switching behaviors of NiO memory devices was researched by Ma et al. 4 However, the relationship between the interfacial characteristics and the resistive switching of NiO memory devices is still not clear. Memory devices with a simple sandwich structure [that is, Au/NiO/heavily doped p-type Si (p<sup>+</sup>-Si)] were fabricated in this study. For Au/NiO/p<sup>+</sup>-Si devices, the resistive switching characteristics are studied using current-voltage (I-V) measurements under various temperature conditions.

Four-inch p<sup>+</sup>-Si (100) wafers purchased from Woodruff Tech Company were used in the experiment. Resistivity of p<sup>+</sup>-Si wafer is about 0.001  $\Omega$  cm. The p<sup>+</sup>-Si film thickness was about 525  $\mu$ m. The p<sup>+</sup>-Si samples were cleaned in chemical cleaning solutions of acetone and methanol, rinsed with de-ionized water, and blow-dried with N<sub>2</sub>. Next, the p<sup>+</sup>-Si sample was chemically etched with a diluted HF solution for 1 min, rinsed with de-ionized water, and blow-dried with N<sub>2</sub> (referred as the as-cleaned p<sup>+</sup>-Si). A NiO layer was deposited on the as-cleaned p<sup>+</sup>-Si substrate. A NiO layer was also deposited on the as-cleaned glass substrate for obtaining the

carrier concentration, mobility, and conduction type from the Hall measurements in the van der Pauw configuration. The electrodes were fabricated by depositing Au metal on the NiO layer through a shadow mask. NiO films were prepared by sol-gel spin coating method. Ni(CH<sub>3</sub>COO)<sub>2</sub>·4H<sub>2</sub>O (48.089 g) was dissolved in 50 ml of 2-methoxyethanol. HCl was added to the solution as a stabilizer. The concentration of nickel acetate was 0.5 M. The solution was stirred at 60 °C for an hour and then aged for 24 h at room temperature to obtain the sol-gel. The solution was dropped onto the ascleaned p<sup>+</sup>-Si substrates, which was rotated at 2500 rpm for 30 s. The solution dropped onto Si substrates was dried at 150 °C for 5 min on a hotplate in air, and dried again at 350 °C for 5 min on a hotplate in air. The procedures from coating to drying were repeated ten times. The films were then inserted into a furnace and annealed in air at 400 °C for 60 min. The NiO film thickness was about 360 nm. Then, the electrode was fabricated by depositing Au metal on the NiO layer through a shadow mask. The I-V curves were measured using a Keithley model-4200-SCS semiconductor characterization system. The I-V characteristics of the devices were measured in the temperature range of 300-400 K using a temperature controlled cryostat. According to the Hall measurement at room temperature, the hole concentration and mobility in the NiO film were  $7.6 \times 10^{15} \,\mathrm{cm}^{-3}$  and  $1.5 \,\mathrm{cm}^2/\mathrm{V}$ -s, respectively. XPS study is used to determine the chemical bonding and reaction at the NiO/p<sup>+</sup>-Si interface.

To discuss and investigate the electrical conduction mechanism for Au/NiO/p<sup>+</sup>-Si devices, the forward-bias and reverse-bias I-V curves are measured and compared under various temperature conditions. Figure 1(a) shows the temperature-dependent log (I)-V characteristics of Au/NiO/p<sup>+</sup>-Si devices. Figure 1(b) shows the temperature-dependent linear I-V characteristics of Au/NiO/p<sup>+</sup>-Si devices. In the forward-bias region, electrons are injected from Au to the NiO layer. In the reverse-bias region, electrons are injected from the p<sup>+</sup>-Si layer to the NiO layer. By sweeping the voltage (the measuring loops follow  $-10 \rightarrow +10 \rightarrow -10 \text{ V}$  cycles), hysteresis of I-V curve is obtained. This indicates different resistance states [high resistance state (HRS) and

a) Author to whom correspondence should be addressed. Electronic mail: rzr2390@yahoo.com.tw. Tel.: 886-4-7232105 x3379. Fax: 886-4-7211153.



FIG. 1. (a) Log (I)-V curves of Au/NiO/p<sup>+</sup>-Si devices as a function of temperature and (b) linear I-V curves of Au/NiO/p<sup>+</sup>-Si devices as a function of temperature.

low resistance state (LRS)] occur during the voltage sweeping. The temperature dependence of I-V characteristics both in HRS and LRS was measured to identify the current conduction mechanism in the Au/NiO/p<sup>+</sup>-Si structure. To clarify the origin of a resistive switching behavior, the off-state and on-state current conduction mechanisms were investigated. Figure 2 shows the off-state double-logarithmic I-V plots in the forward-bias and reverse-bias regions, respectively. There were no observable changes in the off-state currents in the forward-bias and reverse-bias regions. The slope was nearly constant as 2 (that is,  $\eta = 2$  for I  $\alpha V^{\eta}$ ), which represented that the current of HRS in the Au/NiO/p<sup>+</sup>-Si devices exhibits the space change limited conduction (SCLC) behavior. 13 However, we found that the on-state current decreases with increasing temperature in the forward-bias region and the on-state current increases with increasing temperature in the reverse-bias region. An interesting observation is found, i.e., a lower on-state current density in the forward-bias region is obtained in a higher temperature. This finding is far different from the normal I-V characteristics of dielectrics in which the higher current density is obtained in a higher temperature. This phenomenon is related to the different interfacial characteristics between Au/NiO and NiO/p<sup>+</sup>-Si. The details of this mechanism are discussed later.

To clarify the origin of a resistive switching behavior, the forward-bias on-state current conduction mechanism was investigated. The forward-bias I-V curves of LRS are compared under various temperature conditions. To determine whether the Ohmic conduction dominates the forward-bias LRS behavior for Au/NiO/p<sup>+</sup>-Si devices, analysis was



FIG. 2. The log (I)-log (V) curves of HRS of  $Au/NiO/p^+$ -Si devices as a function of temperature in the forward-bias and reverse-bias regions, respectively.

conducted according to the equation of V=IR (R is the resistance). <sup>13</sup> This model can be distinguished via the linear I-V correlation. <sup>5,13</sup> Figure 3 shows the forward-bias on-state current of the Au/NiO/p+-Si device measured within a temperature range from 300 K to 400 K. As can be observed in Fig. 3, the current conduction of the LRS first follows the Ohmic law at high fields [the voltage is higher than  $\sim$ 5 V, as shown in Fig. 3(a)] and then there is a deviation from the Ohmic conduction at low fields [the voltage is lower than  $\sim$ 3 V, as shown in Fig. 3(b)]. This indicates that there are two conduction mechanisms involved in the current conduction of the LRS, depending on the voltage applied. We found that the high-field I-V curve is linear and the current of LRS decreases with the increase of temperature, indicating that current conduction represents Ohmic conduction with metallike behavior due to phonon scattering of the electrons transportation in the filament.<sup>5,6</sup> We infer the formation of the metallic Au nano-phase in NiO near the Au/NiO interface during the top electrode evaporation. The Ohmic conduction with metal-like behavior in the forward-bias region may result from the induced continuous metallic filaments by contacts of excessive metallic Ni phases in NiO with Au nano-phases in NiO near the Au/NiO interfaces. 14 However, the low-field current of LRS increases with the increase of temperature, indicating that the dramatic temperature dependence of the conduction of the LRS at low fields observed in the present study suggests that the SCLC can be excluded as the main conduction mechanism.<sup>5</sup> To determine whether the hopping conduction dominates the low-field LRS behavior, analysis was conducted according to the log (I)-V relationship. Figure 3(c) shows the linear log (I)-V curve at low fields, indicating that the low-field current of LRS exhibits the hopping conduction behavior. This behavior resulted from the discontinuous metallic filament influenced by electrical fields.<sup>14</sup> We deduce that the conduction



FIG. 3. The forward-bias on-state I-V curves of  $Au/NiO/p^+$ -Si devices as a function of temperature at (a) high and (b) low fields and (c) the forward-bias on-state log (I)-V curves of  $Au/NiO/p^+$ -Si devices as a function of temperature at low fields.

of LRS at low fields is due to the electron hopping between the states (the metallic Ni phase and the metallic Au nanophase) and the thermal excitation of the electrons trapped in the states into the conduction band of NiO.

To clarify the origin of a resistive switching behavior, the reverse-bias on-state current conduction mechanism was investigated. The reverse-bias I-V curves of LRS are compared under various temperature conditions. To determine whether the hopping conduction dominates the reverse-bias LRS behavior for Au/NiO/p<sup>+</sup>-Si devices, analysis was conducted according to the log (I)-V relationship.<sup>5</sup> Figure 4(a) shows the reverse-bias on-state current of the Au/NiO/p<sup>+</sup>-Si device measured within a temperature range from 300 K to 400 K. The linear log (I)-V curve is found, indicating that the current of LRS in the Au/NiO/p<sup>+</sup>-Si devices exhibits the hopping conduction behavior.<sup>6,7</sup> The hopping conduction of leakage current is attributed to the presence of the defective interlayer. This could be due to the fact that the interfacial reaction between NiO film and p+-Si substrate is thermodynamically favorable. 15,16 We infer that heat treatment at 400 °C on Si substrate in NiO deposition may lead to the formation of a NiSi<sub>x</sub>O<sub>v</sub> layer at the NiO/p<sup>+</sup>-Si interfaces. Chakraborty et al. found that an additional layer of SiO<sub>2</sub> formed at the NiO/Si interface which has a large impact in the resistive switching. <sup>15</sup> Dais *et al.* found that distinct phase formation and phase separation occur at the NiO/Si interface, accompanied by the build-up of a lateral nano-scale undulated structure (that is, the formation of NiSiO<sub>3</sub>). Trap states close to the porous low-k dielectric materials/p-type Si interfaces were considered to affect interfacial barriers with contacts and consequently electrical leakage and reliability in these materials. <sup>17</sup> These interfacial traps were investigated for metal/insulator/silicon capacitor structures composed of carbon-doped oxide low-k dielectric films with gold counterelectrodes by Atkin et al. 17 The hopping conduction can be expressed as<sup>6,7</sup>

$$I = Sqa_{m}n_{e}v_{f} \left[ \exp\left(\frac{qa_{m}V}{2dkT} - \frac{\phi_{t}}{kT}\right) \right], \tag{1}$$

where S is the contact area, q is the electronic charge,  $a_m$  is the mean hopping distance,  $n_e$  is the density of space charge,  $v_f$  is the intrinsic vibration frequency, d is the film thickness, T is the absolute temperature, k is Boltzmann's constant, and  $\phi_t$  is the barrier height of hopping. The  $\phi_t$  extracted from the Arrhenius plot [Fig. 4(b)] is about 90 meV. To the hopping



FIG. 4. (a) The reverse-bias on-state log (I)-V curves of Au/NiO/p $^+$ -Si devices as a function of temperature and (b) the reverse-bias on-state ln (I)-1000/T curves of Au/NiO/p $^+$ -Si devices at V = -6.5, -7.2 and -7.5 V.

conduction, the conduction current increases with temperature, and this is resulted from thermally excited electrons hopping from one trap state to another trap state in the defective interlayer. The above results revealed that the interfacial property influences on the on-state I-V curve by controlling the interfacial reaction that serve to induce the different temperature-dependent resistive switching characteristics. This Letter opens the possibility of tuning the resistive switching characteristics of memory devices by interface passivation.

Figure 5(a) shows the Si 2p core-level spectra at the NiO/p<sup>+</sup>-Si interfaces, respectively. Figure 5(b) shows the Si 2p core-level spectra at the as-cleaned p<sup>+</sup>-Si surfaces. The peak positioned at ~99.4 eV is attributed to Si-Si bonds, which are deconvoluted for Si  $2p_{3/2}$  and Si  $2p_{1/2}$ . <sup>18,19</sup> The peak positioned at  $\sim 103 \, \text{eV}$  is attributed to Si–O bonds. <sup>19</sup> The Si-O bonds were found at the NiO/p<sup>+</sup>-Si interfaces. However, no Si-O bonds were found at the as-cleaned n-Si surfaces. This implies that sol-gel techniques to deposit NiO onto Si substrates induce the Si-O bonding at the NiO/p+-Si interface. In addition, the Si-O spectra are deconvoluted for SiO<sub>2</sub> and SiO<sub>x</sub> (NiSi<sub>x</sub>O<sub>y</sub>). The 103.9-eV peak attributed Si-O bonds in pure SiO<sub>2</sub> and the 101.3-eV peak related to the SiO oxidation state were reported previously. 20,21 Thus, SiO<sub>x</sub> (NiSi<sub>x</sub>O<sub>y</sub>), as shown in Fig. 5(a), is a nonstoichiometric compound. We suggested the presence of nonstoichiometric and stoichiometric SiO<sub>x</sub> at the NiO/p<sup>+</sup>-Si interface. A SiO<sub>x</sub> layer may influence the electronic conduction through the device. We believe the temperature-dependent on-state current in the reverse-bias region has a relation to interface states; and, such result can be attributed to a SiO<sub>x</sub> (NiSi<sub>x</sub>O<sub>y</sub>) layer at the NiO/p<sup>+</sup>-Si interface. These results implicate that a SiO<sub>x</sub> (NiSi<sub>x</sub>O<sub>y</sub>) interlayer, which impedes a p<sup>+</sup>-Si contact with the metallic Ni phase in NiO, may lead to the formation of discontinuous metallic filament, resulting in the hopping conduction.



FIG. 5. (a) Si 2p core-level spectra at the NiO/p<sup>+</sup>-Si interfaces and (b) Si 2p core-level spectra at the as-cleaned p<sup>+</sup>-Si surfaces.

In summary, the fabrication of Au/NiO/p<sup>+</sup>-Si memory device has been demonstrated. Memory mechanisms are described on the basis of the I-V results. The off-state carrier transport mechanism of the Au/NiO/p<sup>+</sup>-Si device was attributed to the SCLC. However, the fitting data of the temperature-dependent on-state I-V curves in the forwardbias region demonstrated that the on-state carrier transport mechanism related to the memory effect of the Au/NiO/p<sup>+</sup>-Si device was attributed to the Ohmic conduction with metal-like behaviors (the hopping conduction) at high (low) fields while the corresponding mechanism of the reversebias on-state I-V curves was related to the hopping conduction. The results revealed that the interfacial property influences on the on-state I-V curve by controlling the interfacial reaction that serves to induce the different temperature-dependent resistive switching characteristics.

The authors acknowledge the support of the Ministry of Science and Technology of Taiwan (Contract No. 100-2112-M-018-003-MY3) in the form of grants.

- <sup>1</sup>P. Calka, E. Martinez, D. Lafond, S. Minoret, S. Tirano, B. Detlefs, J. Roy, J. Zegenhagen, and C. Guedj, J. Appl. Phys. **109**, 124507 (2011).
- <sup>2</sup>F. S.-S. Chien, Y. T. Wu, G. L. Lai, and Y. H. Lai, Appl. Phys. Lett. 98, 153513 (2011).
- <sup>3</sup>K. Kinoshtia, T. Okutani, H. Tanaka, T. Hinoki, K. Yazawa, K. Ohmi, and S. Kishida1, Appl. Phys. Lett. **96**, 143505 (2010).
- <sup>4</sup>G. Ma, X. Tang, Z. Zhong, H. Zhang, and H. Su, Microelectron. Eng. 108, 8 (2013)
- <sup>5</sup>W. Zhu, T. P. Chen, Y. Liu, and S. Fung, J. Appl. Phys. **112**, 063706 (2012).

- <sup>6</sup>K. C. Chang, T. M. Tsai, R. Zhang, T. C. Chang, K. H. Chen, J. H. Chen, T. F. Young, J. C. Lou, T. J. Chu, C. C. Shih, J. H. Pan, Y. T. Su, Y. E. Syu, C. W. Tung, M. C. Chen, J. J. Wu, Y. Hu, and S. M. Sze, Appl. Phys. Lett. 103, 083509 (2013).
- <sup>7</sup>K. C. Chang, R. Zhang, T. C. Chang, T. M. Tsai, J. C. Lou, J. H. Chen, T. F. Young, M. C. Chen, Y. L. Yang, Y. C. Pan, G. W. Chang, T. J. Chu, C. C. Shih, J. Y. Chen, C. H. Pan, Y. T. Su, Y. E. Syu, Y. H. Tai, and S. M. Sze, IEEE Electron Device Lett. 34, 677 (2013).
- <sup>8</sup>S. Pinto, R. Krishna, C. Dias, G. Pimentel, G. N. P. Oliveira, J. M. Teixeira, P. Aguiar, E. Titus, J. Gracio, J. Ventura, and J. P. Araujo, Appl. Phys. Lett. **101**, 063104 (2012).
- <sup>9</sup>M. Lanza, G. Bersuker, M. Porti, E. Miranda, M. Nafría, and X. Aymerich, Appl. Phys. Lett. 101, 193502 (2012).
- A. Salaün, H. Grampeix, J. Buckley, C. Mannequin, C. Vallée, P. Gonon, S. Jeannot, C. Gaumer, M. Gros-Jean, and V. Jousseaume, Thin Solid Films 525, 20 (2012).
- <sup>11</sup>D. Panda and T. Y. Tseng, Thin Solid Films **531**, 1 (2013).
- <sup>12</sup>S. Puthen Thermadam, S. K. Bhagat, T. L. Alford, Y. Sakaguchi, M. N. Kozicki, and M. Mitkova, Thin Solid Films 518, 3293 (2010).
- <sup>13</sup>F. C. Chiu, Adv. Mater. Sci. Eng. **2014**, 578168.
- <sup>14</sup>G. S. Park, X. S. Li, D. C. Kim, R. J. Jung, M. J. Lee, and S. Seo, Appl. Phys. Lett. **91**, 222103 (2007).
- <sup>15</sup>S. Chakraborty, S. Mitra, and K. S. R. Menon, AIP Conf. Proc. **1536**, 499 (2013).
- <sup>16</sup>C. Dais, T. Bolse, W. Bolse, P. Schubert-Bischoff, and J. K. N. Lindner, Nucl. Instrum. Meth. Phys. Res. B 245, 239 (2006).
- <sup>17</sup>J. M. Atkin, E. Cartier, T. M. Shaw, R. B. Laibowitz, and T. F. Heinz, Appl. Phys. Lett. **93**, 122902 (2008).
- <sup>18</sup>R. Puthenkovilakam and J. P. Chang, Appl. Phys. Lett. **84**, 1353 (2004)
- <sup>19</sup>Y. J. Lin, B. C. Huang, Y. C. Lien, C. T. Lee, C. L. Tsai, and H. C. Chang, J. Phys. D: Appl. Phys. 42, 165104 (2009).
- <sup>20</sup>R. Alfonsetti, L. Lozzi, M. Passacantando, P. Picozzi, and S. Santucci, Appl. Surf. Sci. 70/71, 222 (1993).
- <sup>21</sup>M. Y. Tsai and Y. J. Lin, Microelectronic Eng. **96**, 24 (2012).