FISEVIER

Contents lists available at ScienceDirect

# Materials Science in Semiconductor Processing

journal homepage: www.elsevier.com/locate/mssp



# Correlation between solar cell efficiency and minority carrier lifetime for batch processed multicrystalline Si wafers

R. Jayakrishnan a,\*, Shreyans Gandhi b, Prakash Suratkar c

- <sup>a</sup> Department of Physics, Christian College, Angadical P.O., Chengannur, Kerala 689122, India
- <sup>b</sup> Department of Electrical Engineering, IIT Bombay, Mumbai, India
- <sup>c</sup> Tata BP Solar India Ltd., Bangalore, India

#### ARTICLE INFO

Available online 31 March 2011

Keywords: Energy Solar cell Multicrystalline-Si Minority carrier lifetime Efficiency enhancement

#### ABSTRACT

Among the key parameters that ultimately control the performance of a solar cell, the "Minority carrier lifetime" plays the most crucial role. In the process chain involved in conversion of a wafer to a solar cell, each process contributes to change in the carrier lifetime. Hence performance of a particular process can be quantified based on the measure of carrier lifetime before and after the specific process. In an industrial production line, measure of carrier lifetime can be used for real time diagnosis. This paper deals with how to model the overall performance of a production line based on minority carrier lifetime of the wafers used to fabricate the cell. We have shown in this paper that the processing of wafers which were segregated based on their minority carrier lifetime results in increase in yield of the production line. Segregated processing also resulted in improvement of electrical performance of the batch processed solar cells.

© 2011 Elsevier Ltd. All rights reserved.

# 1. Introduction

People on the shop floor of photovoltaic production lines are pondered with the thought that "If they could predict the electrical output for wafers based on any/all of the specifications like wafer supplier, thickness, resistivity, carrier lifetime, etc." before processing the wafers they could minimize the trail runs and also opt not to run a batch of wafers. The correlation between as-grown silicon material properties and the final solar cell performance is of utmost importance for material selection in solar cell production lines and for process development [1–5]. Among the most critical parameters, which control the performance of a wafer that is converted to a solar cell is the minority carrier lifetime [6,7]. In any production line since the tool sets are fixed the processing sequence

itself limits the carrier lifetime of the final cell and also the carrier lifetime itself limits the performance of the solar cells [8]. In order to predict the useage of wafers in the production line the specification of average carrier lifetime for a batch wafers is commonly used by cell manufacturers as a quality specification. A more accurate but time consuming method involves taking into consideration the spatial variation in lifetime on the wafer for quality analysis [9].

The quasi-steady-state photo-conductance (QSSPC) technique estimates the bulk lifetime despite the overwhelming effect of high surface recombination velocity on unpassivated wafers and hence can be used to estimate the deviation in the final performance of the solar cells from wafers with different lifetimes [10]. For multicrystalline silicon, the correlation between the spatially resolved carrier lifetime and the spatially resolved monochromatic solar cell efficiency has been investigated by means of microwave-detected photoconductance decay (MW-PCD) measurements [11]. The comparison of as-grown Si wafers with

<sup>\*</sup> Corresponding author. Tel.: +91 479 2467497. E-mail address: rjayakrishnan2002@yahoo.co.in (R. Jayakrishnan).

efficiencies calculated from MW-PCD lifetime mappings showed a qualitative agreement, even though quantitative deviations were found.

In the present work we investigate on the correlation between carrier lifetimes of the incoming microcrystalline wafers to the electrical parameters of the solar cells produced from a production line where the same process sequence is undergone by wafers batch after batch. We try to find a quantitative relation between the minority carrier lifetime and the process capability factor of a production line.

### 2. Theoretical modeling

We first developed a program that was intended to serve as a tool for approximating the electrical performance for a batch of wafers before they undergo any processing. The program takes into account some constants that can change if the wafer source or if the processing equipment or if the process parameters change. The model is based on both theoretical formulas and experimental data acquired from the production line. A program was developed where the minority carrier lifetime (MCL) of a wafer serves as the input quantity and in return the electrical parameters are generated as the output from the program. The kernel of this program is the basic diode (solar cell) equations and formulas [12]. MCL can be used to calculate excess carrier concentration  $(\Delta n_{av})$  in the cell using equation

$$J_{ph} = q\Delta n_{av} W / \tau_{eff} \tag{1}$$

where  $J_{\rm ph}$  is the photocurrent density, q is the electronic charge,  $\Delta n_{\rm av}$  is the average excess carriers generated and W is the thickness of the wafer [1]. The open circuit voltage ( $V_{\rm oc}$ ) can be calculated if the base/absorber doping concentration is known, using the equation [13]

$$V_{\rm oc} = (kT/q) \ln\{(\Delta n(0)[N_{\rm a} + \Delta p(0)]/n_{\rm i}^2\}$$
 (2)

where kT/q is the thermal voltage=0.026e,  $N_{\rm a}$  is the bulk doping concentration and  $n_{\rm i}$  is the intrinsic carrier concentration. Using open circuit voltage ( $V_{\rm oc}$ ), fill factor (FF) can be calculated using equation [13]

$$FF = [V_{oc} - (kT/q) \ln\{(q(V_{oc}/kT) + 0.72)\}]/[V_{oc} + (kT/q)]$$
 (3)

From carrier lifetime and thickness, it is also possible to find surface recombination velocity using equation

$$\tau = (W/2S) + (W^2/3D_n) \tag{4}$$

where W is the thickness of wafer, S is the surface recombination velocity (assumed to be equal at both surfaces),  $D_n$  is the electron diffusion constant and  $\tau$  is the MCL [14].

The modeling of the line processes is based on the MCLA. It is assumed that the contribution to MCL from each process is constant. This contribution can be measured in terms of change in MCL by the specific process in the production line. For example, if process results in increase in MCL by 20  $\mu$ s, then the contribution of process capability is 20  $\mu$ s in enhancing the cell's overall electrical performance. This contribution can be put as a process capability factor (PCF), which changes only when process

parameters are changed. Measuring MCL before and after the process will determine PCF for any process in the line. If change in MCL from whole line is calculated, then this change can be defined as line capability factor (LCF).

Open circuit voltage is the most important parameter is directly related to the MCL. The dependence of  $V_{\rm oc}$ and MCL is logarithmic and both are related to each other by the number of the excess carriers generated. Eq. (1) relates MCL and excess carriers generated. If MCL is known, then the excess carriers generated can be calculated assuming the photo-generated current density  $(J_{ph})$ to be constant for AM1.5 spectrum, which depends on some parameters such as thickness, etc. Still the variation in  $J_{\rm ph}$  is very less and it can be accurately estimated using available computer programs or published tables and graphs [7]. Eq. (1) gives average excess carriers generated, but Eq. (2) takes excess carriers at junction as input. Both  $\Delta n_{\rm av}$  and  $\Delta n(0)$  are equal if surfaces are passivated and minority carrier diffusion length is greater than wafer thickness. When MCL is low, then  $\Delta n(0)$  can be approximated as  $\Delta n_{\rm av}(W/L_{\rm eff})$ . In case of high rear surface recombination velocity,  $\Delta n(0) = 2\Delta n_{av}$  is a better approximation [13]. The number of excess carriers at the junction is then substituted into the Eq. (2) for  $V_{oc}$  and the value can be estimated. Here, one more assumption is taken  $\Delta n(0) = \Delta p(0)$ , i.e. number of excess electrons and holes at the junction are equal. Using these theoretical formulas we get theoretical  $V_{\rm oc}$ . This voltage is due to the MCL of raw wafers only. Since these wafers are processed in line, line capability factor comes into picture. For basic version of the model this factor is just the extra MCL that is added by the processes. This gives us the predicted  $V_{oc}$ . Since this is directly related to the LCF there is significant variation in  $V_{oc}$  with fluctuation of the processes.

Efficiency is the most important electrical parameter for the solar cell industry. This is because it incorporates  $V_{\text{oc}}$ , short circuit current ( $I_{\text{sc}}$ ) and FF

$$Efficiency = \{(V_{oc})(I_{sc})(FF)\}/P_{in}$$
(5)

For the basic version of this program, we have assumed two constants which can be changed depending on the process line the program is used to justify: (i) fill factor and (ii)  $I_{\rm sc}$ . Once the baseline for a production line is understood these can be changed to improve the accuracy of the program. These assumptions give the linear relation between  $V_{\rm oc}$  and efficiency. If actual efficiency vs.  $V_{\rm oc}$  is plotted then it is observed that linear trend line gives the best fit for the graph. This shows that assumption is valid. It can be theoretically estimated that for every 1 mV increase in  $V_{\rm oc}$ , a 0.024% increase in efficiency will be delivered [3].

Using this model we theoretically studied the effect of lifetime on the efficiency of the cells. We selected the production lines baseline efficiency to first obtain the LCF, i.e. we compared the theoretical value of  $V_{\rm oc}$  with the actual value of  $V_{\rm oc}$  obtained, to quantify the actual change in carrier lifetime for the wafers because of processing in the production line. Fig. 1 shows the theoretical dependence of efficiency of the solar cells on lifetime of carriers for the raw wafers based on our model. We represent the predicted change in moving over to wafers with higher



Fig. 1. Theoretical dependence of carrier lifetime on cell efficiency.

carrier lifetime as input wafers compared to the regular production line wafers in Fig. 1. We have assumed that all parameters remain constant and only the carrier lifetime of the incoming raw wafers is varied. As can be seen from Fig. 1 the efficiency increases as the lifetime increases initially, then it saturates and beyond  $\sim\!60~\mu s$  it decreases. Thus it was understood that processing of wafers with higher carrier lifetime would result in improvement of the cell efficiency.

# 3. Experimental

Experiments were carried out on 125 mm² multicrystalline wafers of 180  $\pm$  5  $\mu m$  thickness. These wafers were boron doped with base resistivity of 0.8  $\pm$  0.3  $\Omega m$ . The carrier lifetime for the raw wafers varied from 0.5  $\mu s$  to 5  $\mu s$  and the average minority carrier diffusion length was found to be 30  $\pm$  10  $\mu m$ .

Lifetime measurements on as-grown mc-Si wafers were carried out using a commercially available MW-PCD measurement system from Semilab (WT-2000). In this system the excess carriers are generated by 200 ns light pulses from a 904 nm diode laser (penetration depth is about 30 µm in silicon). A constant injection level is adjusted by means of an additional white bias light of 1/3 suns. This bias light ensures injection conditions in areas of low lifetime which are similar to the injection condition at the maximum power point (MPP) voltage in the solar cell. The transient decay of the laser-excited excess carriers is measured point-by-point by microwave reflection and the lifetime is determined by fitting an exponential to the measured decay curve. Details of the measurement principle can be found in Ref. [15].

A visualization tool to locate losses in a solar cell can be very helpful in troubleshooting a non-optimal production line. Therefore, the Corescan technique has been developed, in which three different methods are incorporated, the Corescan, Shuntscan and the  $V_{\rm oc}$  scan [16]. In the  $V_{\rm oc}$  scan method a potential probe centered in a light beam is scanned over the front surface of a cell without front side metallization, while the cell is in open circuit condition. The metallization has to be omitted to avoid smearing out of the

potential. With the  $V_{\rm oc}$  scan, a kind of local  $V_{\rm oc}$  is measured, although the values measured can be considerably lower than for uniform illumination [17,18]. Wafers from different batches were subjected to  $V_{\rm oc}$  scan to make a qualitative diagnosis of the processed wafers.

Light-beam-induced-current (LBIC) measurements provide a direct link between the spatial non-uniformities inherent in the solar cells, and the overall performance of these cells [19]. Based on the LBIC measurements several types of effects that alter cell performance can be traced to specific local-area features. The most common LBIC features are local optical blockages that reduce the photocurrent over small, well-defined areas. The second major category of LBIC features is a leakage path, which could be either a filamentary shunt or a weak diode. The latter tends to be very bias dependent. In either case, the actual flaw can be very small, but the photocurrent reduction will spread over a much larger area [20,21]. LBIC measurements with 3 laser LBIC head (982, 948 and 887 nm) was performed on the solar cells in the present work. The lateral resolution for the measurement was 0.25 mm. The LBIC-DL maps provide a map of diffusion length over the surface of the solar cells. The passivation of the surface and upper part of the bulk are represented by averaging the response for the three wavelengths used for the study. We have also investigated the internal quantum efficiency (IQE) of the cells using the LBIC measurement at 982 nm.

#### 4. Results and discussion

# 4.1. Ingot performance based on minority carrier lifetime (MCL)

This experiment was carried out to identify the way MCL changes from ingot to ingot and in turn how it affects solar cell efficiency. This helped us to compare different ingots before any processing of wafers. Wafers from two ingots were selected randomly from the lot of wafers. The wafers were divided into two batches with each batch having wafers from a single ingot. The average lifetime of the carriers in the two ingots compared varied by  $\sim 1.5 \, \mu s$ . Fig. 2 compares the performance of wafers from two ingots processed in the same production line. In the figure T7 represent cells with efficiency > 16% and cells in the T2 grade are considered as rejected cells. The ingot with higher average MCL had more number of cells with higher efficiency. Thus it could be concluded that ingot to ingot variation was playing a crucial role in determining the individual cell efficiency and the efficiency of the production line as a whole [22-24]. Table 1 represents the difference in the electrical parameters for solar cells manufactured using wafers from the two ingots.



Fig. 2. Efficiency distribution for wafers from two different ingots.

**Table 1**Difference in the electrical parameters for solar cells manufactured using wafers from two ingots having different average carrier lifetimes.

| Electrical<br>parameters                  | Difference in the electrical parameters of the cells from two different ingots |
|-------------------------------------------|--------------------------------------------------------------------------------|
| ΔEff (%)                                  | 0.23                                                                           |
| $\Delta V_{\rm oc} (V)$                   | 0.002                                                                          |
| $\Delta I_{\rm sc}$ (A)                   | 0.01                                                                           |
| ΔFF (%)                                   | 0.74                                                                           |
| $\Delta R_{\rm s} (\Omega)$               | 0.001                                                                          |
| $\Delta R_{\rm sh} \left( \Omega \right)$ | <b>-23.358</b>                                                                 |



**Fig. 3.** Efficiency distribution of wafers from same ingot with different average lifetime.

**Table 2**Difference in electrical parameters of the trail batches with respect to the baseline batch.

| Difference in electrical<br>parameters of the Batch 1<br>cells with respect to<br>baseline Batch 3 | Difference in electrical<br>parameters of the Batch<br>2 cells with respect to<br>baseline Batch 3 |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 0.17                                                                                               | 0.23                                                                                               |
| 0.0015                                                                                             | 0.0017                                                                                             |
| 0.010                                                                                              | 0.030                                                                                              |
| 0.28                                                                                               | 0.69                                                                                               |
| -0.001                                                                                             | <b>-0.001</b>                                                                                      |
| 5.76                                                                                               | <b>-16.44</b>                                                                                      |
|                                                                                                    | parameters of the Batch 1 cells with respect to baseline Batch 3  0.17 0.0015 0.010 0.28 -0.001    |

# 4.2. Effect of processing wafers with specific MCL

In this experiment, a strict control over MCL and thickness was maintained by segregating the incoming wafers from the same ingot and subjecting the wafers to the same processing sequence. Wafers with strict control over thickness (  $\pm\,2\,\mu m)$  were taken, and then they were separated into two batches (Batch 1 and Batch 2 each having 100 wafers) where Batch 1 had wafers with an average lifetime of  $5.17 \pm 1 \,\mu s$  and Batch 2 had wafers with average lifetime  $1.75 \pm 1 \,\mu s$ . Another batch (Batch 3) containing the same number of wafers was used as the baseline which contained wafers that were not segregated based on their lifetime, i.e. they contained wafers with lifetime varying randomly. Both of the batches (Batch 1 and Batch 2) showed better performance than the baseline batch, which indicated that the sorted wafers were responding better to the process line. The distribution in efficiency grading for the cells from the two batches along with the baseline is shown in Fig. 3. The nomenclature for the cell grades in Fig. 3 are same as that used in Fig. 2. It was observed that for the batch of wafers having larger MCL, the efficiency distribution shifted towards

higher grades. Thus it was observed that processing wafers with higher MCL could deliver batches with higher efficiency [24–26]. It was also observed that the batches with higher lifetime had higher fill factor. The comparison of the electrical parameters for the cells of batches 1 and 2 are shown in Table 2 as compared to that of baseline wafers (batch 3).

Fig. 4 shows the diffusion length map for sample solar cells taken from the T7 grade and the T3 grade using the Light Beam Induced Current (LBIC) technique. Fig. 4a shows the LBIC-DL map for the solar cell from the T7 grade. As can be seen from Fig. 4a the average diffusion length was measured to be  $\sim\!387\,\mu m$  for T7 grade cells where as for the sample cell from the T3 grade the diffusion length was only  $\sim\!109\,\mu m$  (Fig. 4b). The photocurrent is directly proportional to the diffusion length (DL) and hence an improvement in DL would result in improved electrical performance [25–28]. In Fig. 4a and b, the histogram for the distribution of diffusion length measured over the surface of the solar



**Fig. 4.** LBIC-Diffusion length map for (a) solar cell of T7 grade and (b) solar cell of T3 grade.

100 1000

40 68 96 124 152

Diff. Length [um]

cells of grade T7 and T3 is also shown. It was observed that for cells with T7 grade the diffusion length varied from 130 to 630  $\mu m$  where as in the T3 grade cells the diffusion length varied from 40 to 180  $\mu m$ . Since the diffusion length is directly proportion to the carrier lifetime we could conclude that improvement in lifetime of the carriers resulted in improved electrical performance of the solar cells.

Fig. 5a and b shows the LBIC –IQE maps measured at 982 nm for the cells from the T7 and T3 grade respectively. The IQE map shows a one-to-one correspondence to the LBIC-DL map. Regions having large diffusion lengths showed very high values of quantum efficiency. For the cells from the T7 grade (Figs. 5a and 4a) regions which had quantum efficiency values in the range >95% had diffusion length of the order of  $\sim630~\mu m$ . For the cells from T3 grade (Figs. 5b and 4b) maximum quantum efficiency values in the range >10% was observed at certain regions which had a diffusion length of the order of  $\sim70~\mu m$  only. Thus it could be concluded that passivation of the wafers was playing the major role in determining the ultimate performance of the solar cells [29].



**Fig. 5.** Histogram representing surface distribution of diffusion length over (a) solar cell of T7 grade and (b) solar cell of T3 grade.

Fig. 6 shows the  $V_{\rm oc}$  mapping done using the correscan technique on wafers from the two batches (Batch 1 and 2) after SiN coating [17,18]. As can be seen the wafer from batch 2 (Fig. 6a) has higher  $V_{\rm oc}$  compared to the wafer from the batch 1 (Fig. 6b). The  $V_{\rm oc}$  map shows that there is homogeneity in junction formation for cells from both of the batches. Larger magnitude of minority carrier lifetime results in improvement in the open circuit voltage [30–32].

The life line of most production lines are fed by the critical parameter called the "yield" which in simplest reference would represent the ratio of the number of wafers processed to the number of useable solar cells fabricated from these wafers. In the batches with segregated wafers an average increase in yield of 3% was observed with respect to the baseline. Fig. 7 shows the comparison in yield for Batch 1, 2 and the baseline. In these trial batches (Batch 1 and 2) the electrical fails were lower than the baseline which was the main reason for the yield improved. The increase in electrical performance could also be ascribed to the line process recipe responding better to the narrow band of wafer spec because of batch processing at some process stations.





**Fig. 6.**  $V_{oc}$  map for wafer from (a) Batch 2 and (b) Batch 1.



Fig. 7. Process yield for the trial batches and the baseline.

# 5. Conclusions

We thus conclude that segregation of wafers based on their lifetime and limiting them to a very narrow band could be used to improve the cell efficiency and line yields in photovoltaic production lines. Since minority carrier lifetime can be measured at any stage during the process sequence of converting the wafer to a solar cell, this transport property can be exploited in production line for real time performance monitoring. Minority carrier lifetime of raw wafers can be used to predict performance of the solar cells if the processing steps are known. This performance prediction can be further used to reject the wafers whose performance is below the critical limit, which can save time and cost of processing these wafers. We have demonstrated that processing of wafers after subjecting them to segregation based on minority carrier lifetime results in improvement of yield (number of wafers converted into useful solar cells) of the batch of wafers. Production lines equipped with tools that can manage real time segregation hold the future in the race for more efficient cell lines.

# Acknowledgement

One of the authors (SG) would like to thank the management of TATA BP for providing him internship to carry out this work.

#### References

- [1] Nagel H, Aberle AG, Narayanan S. Solid State Phenom 1999;67–68: 503–8
- [2] Isenberg J, Dicker J, Warta W. J Appl Phys 2003;94:4122-30.
- [3] Goldschmidt JC, Schultz O, Glunz SW. In: Proceedings of the 20th European photovoltaic solar energy conference; 2005, 663 p.
- [4] Bothe K, Sinton R, Schmidt J. Prog Photovolt 2005;13:287–96.
- [5] Schubert M, Warta W. Prog Photovolt Res Appl 2007;15:331-6.
- [6] Narayanan S, Zolper J, Yun F, Wenham.SR, Sproul AB, Chong CM et al. In: Proceedings of the 21st IEEE PVSC; 1990, p. 678–680.
- [7] Sopori BL. Sol Energy Mater Sol Cells 1996;41/42:159-69.
- [8] Jayakrishnan R, Suratkhar Prakash. Photovoltaic Int 2009;6:83-7.
- [9] Sinton RA. In: Proceedings of the III world conference on photovoltaic energy conversion; 2003, p. 1028–31.
- [10] Sinton RA. In: Proceedings of the 25th PVSC; 1996, p. 457-60.
- [11] Ramspeck K, Bothe K, Schmidt J, Brendel R. J Mater Sci: Mater Electron 2008:19:S4–8.
- [12] Bhattacharya Pallab. In: Semiconductor optoelectronic devices. 2nd ed. Singapore: Pearson Publication; 2002.
- [13] Sze SM. In: Physics of semiconductor devices. 2nd ed.. New York: Wiley Interscience: 1981.
- [14] Uiga E. Optoelectronics. Englewoodcliffs, New Jersy: Printice-Hall; 1995.
  - 15] Schmidt J, Aberle AG. J Appl Phys 1997;81:6186–99.
- [16] van der Heide ASH, Dokter HD. Dutch Patent 1013204; 5 April 2001.
- [17] van der Heide ASH, et al. In: Proceedings of the 16th EPVSEC, Glasgow; 2000, p. 1438–42.
- [18] van der Heide ASH, Bultman JH, Hoornstra J, Schönecker A, Wyers GP, Sinke WC. In: Proceedings of the 29th IEEE photovoltaic specialists conference, New Orleans, USA; 2002.
- [19] Damaskinos S. Solar Cells 1989;23:151-6.
- [20] Matson RJ, Emery KA, Eisgruber IL, Kazmerski LL. In: Proceedings of the 12th European PVSEC; 1994, p. 1222–5.
- [21] Szlufcik J, Duerinckx F, Horzel J, Van Kerschaver E, Einhaus R, De Clercq K, et al. Opto-electron Rev 2000;8(4):299–306.
- [22] Macdonald Daniel, Cuevas Andrés, Kinomura A, Nakano Y, Geerligs LJ. J Appl Phys 2005;97:033523-30, doi:10.1063/1.1845584.
- [23] Koji Arafune Eichiro, Ohishi Hitoshi, Sai Yoshio, Ohshita, Yamaguchi Masafumi. J Cryst Growth 2007;308(1):5-9.
- [24] Dubois S, Enjalbert N, Garandet JP. Appl Phys Lett 2008;93: 032114–6, doi:10.1063/1.2961030.
- [25] Das UK, Burrows MZ, Lu M, Bowden S, Birkmire RW. Appl Phys Lett 2008;92:063504–6, doi:10.1063/1.2857465.
- [26] Takashi Fuyuki Hayato, Kondo Tsutomu, Yamazaki Yu, Takahashi, Uraoka Yukiharu. Appl Phys Lett 2005;86:262108–10, doi:10.1063/ 1.1978979.
- [27] Dekkers HFW, Carnel L, Beaucarne G. Appl Phys Lett 2006;89: 013508-10, doi:10.1063/1.2219142.
- [28] Garnett EC, Peters C, Brongersma M, Yi Cui, McGehee M. In: Proceedings of the 35th IEEE photovoltaic specialists conference (PVSC); 2010, p. 000934–8.
- [29] Wilson M, Edeman P, Savtchouk A, D'Amico J, Findlay A, Lagowsku J. J Electron Mater 2010;39(6):642-7.
- [30] Schultz-Kuchly T, Veirman J, Dubois S, Heslinga DR. Appl Phys Lett 2010:96:093505-7.
- [31] Hinken David, Bothe Karsten, Brendel Rolf. In: Proceedings of the 25th European photovoltaic solar energy conference, Valencia, Spain; 6–10 September 2010, 2CO.4.3.
- [32] Breitenstein O, Khanna A, Augarten Y, Bauer J, Wagner J, Iwig K. Phys Status Solidi RRL 2010;4:7–9.