

Contents lists available at ScienceDirect

# Microelectronic Engineering

journal homepage: www.elsevier.com/locate/mee



# Automatic full quantum analysis of CV measurements for bulk and SOI devices

M. Charbonnier a, C. Leroux a,\*, F. Allain A, A. Toffoli G, G. Ghibaudo b, G. Reimbold D

#### ARTICLE INFO

Article history:
Received 26 September 2008
Received in revised form 30 July 2009
Accepted 5 November 2009
Available online 10 November 2009

Keywords:
Capacitance versus voltage
Automatic
Quantum simulation
SOI
Interface states densities

#### ABSTRACT

We propose a new automatic method for analysing capacitance versus voltage measurement of metal-oxide-semiconductor (MOS) devices. Based on a quantum simulation of the semiconductor capacitance, this method allows the extraction of the flat band voltage and equivalent oxide thickness even if only a small part of the measurement is relevant. This is a strong advantage for analysing different capacitances in one time, as well as dealing with high interface states densities. Moreover, this method can be applied in accumulation regime as well as in inversion regime. It is consequently a good solution to deal with SOI devices.

© 2009 Elsevier B.V. All rights reserved.

#### 1. Introduction

The control of the equivalent oxide thickness (EOT) and flat band voltage  $(V_{\rm fb})$ , is a key factor in the development and production of new MOS architectures. Indeed, during the production, time dependent process deviations can occur, they can be monitored by a continuous analysis of EOT and  $V_{\mathrm{fb}}$  variations. In the development of new materials, we need to evaluate their properties in the gate stack. High- $\kappa$  are a good example of such development, they are integrated in MOS devices to reduce the gate leakage currents as well as the EOT. However, the study of the  $V_{\rm fb}$  versus EOT dependency has shown a strong reduction of  $V_{\rm fb}$  induced by the High- $\kappa$ as the EOT is thinning (roll-off) [1]. More generally,  $V_{\rm fb}$  and EOT are of first importance for the study of new materials, especially for the extraction of the gate's effective work function, which cannot be performed if only the threshold voltage  $(V_{th})$  is known [2]. The measurement of the capacitance versus voltage (CV) response of a MOS device is a simple way to obtain these parameters, but an automatic extraction can be tricky. Indeed, without human control, high leakage current or interface states densities (Dit) can lead respectively to a wrong evaluation of EOT or  $V_{\rm fb}$ . Moreover, the extraction of these parameters is usually performed when the capacitor is in accumulation, which is not suitable for the study of SOI devices. For such devices only the inversion capacitance can be measured from  $C_{\rm gc}$  (gate to channel capacitance). Here,

we present a new fast and reliable extraction method that deals with Dit's, leakage current and SOI devices.

#### 2. Method

Among the various methods used to extract  $V_{fb}$  from CV, a method dealing with CV curves deformed by high leakage current in strong accumulation already exists [3]. This method is based on the Maserjian function  $Y(Y = C'/C^3)$  [4]. However, Y is based on the C(V) derivative, which is strongly inaccurate in case of stretched CV curves [5]. Moreover, as Y is independent of the EOT, another method must be used to extract this parameter, usually based on the maximal accumulation capacitance ( $C_{max}$ ). It leads to inaccuracies because the quantum effects are neglected as well as the  $C_{\text{max}}$  reduction due to high leakage currents. In our previous work [5], we proposed an alternative method, which deals with both stretched capacitors and high leakage current CV alterations. It uses a Poisson-Schrödinger simulation of the capacitance to automatically fit the CV measurement at  $V_{\mathrm{fb}}$  and an other bias  $V_{\text{max}}$  in the accumulation part of the measurement, non-affected by high leakage current CV alterations. This method is based on the assumption that a  $V_{\mathrm{fb}}$  condition exists. However when CV curves are affected by interface states, the capacitance C at  $V_{fb}$  is no longer relevant and both methods are almost equivalent, leading to erroneous  $V_{\rm fb}$  extraction (Fig. 1). In Fig. 1, one of the experimental CV curves (large dots) has been fitted (corresponding simulation is with dashed lines) through previous methodology [5] leading to large discrepancies. With our new method, we want to be able to extract  $V_{\rm fb}$  and EOT from any significant part of the CV

<sup>&</sup>lt;sup>a</sup> CEA-LETI Minatec, 17 rue des Martyrs, 38054 Grenoble Cedex 9, France

<sup>&</sup>lt;sup>b</sup> IMEP Minatec, 3 parvis Louis Néel, BP 257, 38016 Grenoble Cedex, France

<sup>\*</sup> Corresponding author. Tel.: +33 4 38 78 18 41; fax: +33 4 38 78 51 40. E-mail address: charles.leroux@cea.fr (C. Leroux).



Fig. 1. Set of experimental CV curves obtained on a SiO2 bevel on N silicon substrate, with upper HfO2 layer and TiN gate (dots) compared to quantum simulation related either to previous extraction method [5] (dashed line) or this new extraction method (full lines).

curve, contrary to the previous ones for which we are limited to the region near  $V_{\rm fb}$ .

The capacitance response of an ideal MOS device ( $C_{MOS}$ ) results from the serial combination of three capacitances (Eq. (1)):  $C_{ox}$ , the dielectric capacitance;  $C_S$  and  $C_G$ , respectively the substrate and gate capacitances

$$\frac{1}{C(V_G)} = \frac{1}{C_S} + \frac{1}{C_{ox}} + \frac{1}{C_G} \tag{1}$$

 $C_S$  and  $C_G$  (as well as the surface potentials  $\psi_S$  and  $\psi_g$ ) dependencies with the substrate charge Q were previously calculated using our Poisson-Schrödinger simulator for different doping levels ( $N_{\rm dop}$ ). The results are stored in a database, which is used for CV analyses. The previous method which automatically extracts a simulation crossing experimental at  $V_{\rm fb}$  and  $V_{\rm max}$  is presented in Ref. [5]. In this new extraction method, for a certain measurement ( $C_{\text{Meas}}$ ), we define two voltages ( $V_{G1}$  and  $V_{G2}$ ) between which the CV curve can be considered as non-distorded by interface states or leakage induced alterations (Fig. 1). In case of interface state parasites,  $V_{G1}$ is the maximum accumulation bias non-altered by leakage current and  $V_{\rm G2}$  is the minimum accumulation bias non-altered by interface states. They can be determined from a fast visual analysis on a whole set of CV curves, as in Fig. 1. Once determined, simulations crossing experiment at  $V_{G1}$  and  $V_{G2}$  are then automatically extracted without any further operator intervention, identifying then  $V_{\rm fb}$  and EOT. In Eqs. (2a) and (2b), we express the relationship resulting from such conditions, the challenge is to find the substrate charge densities Q<sub>S1</sub> and Q<sub>S2</sub> that respectively correspond to the gate bias  $V_{G1}$  and  $V_{G2}$ 

$$\frac{\varepsilon_{\text{ox}}}{C_{\text{Meas}}(V_{\text{G1}})} - \frac{\varepsilon_{\text{ox}}}{C_{\text{S}}(Q_{\text{S1}})} = \text{EOT} = \frac{\varepsilon_{\text{ox}}}{C_{\text{Meas}}(V_{\text{G2}})} - \frac{\varepsilon_{\text{ox}}}{C_{\text{S}}(Q_{\text{S2}})}$$
(2a)

$$\begin{split} &\frac{\epsilon_{ox}}{C_{Meas}(V_{G1})} - \frac{\epsilon_{ox}}{C_{S}(Q_{S1})} = EOT = \frac{\epsilon_{ox}}{C_{Meas}(V_{G2})} - \frac{\epsilon_{ox}}{C_{S}(Q_{S2})} \\ &\frac{1}{C_{Meas}(V_{G1})} - \frac{1}{C_{Meas}(V_{G2})} + \frac{1}{C_{S}(Q_{S1})} - \frac{1}{C_{S}(Q_{S1} - \Delta Q_{S})} = 0 \end{split} \tag{2a}$$

$$\Delta Q_{\rm S} = \int_{V_{\rm G1}}^{V_{\rm G2}} C_{\rm Meas}(V_{\rm G}) dV_{\rm G} \tag{3}$$

This can be simplified since  $\Delta Q_S$ , the difference between  $Q_{S2}$  and  $Q_{S1}$ , can be obtained by integrating  $C_{Meas}$  from  $V_{G1}$  and  $V_{G2}$  (Eq. (3)). Q<sub>S1</sub> can be determined by solving Eq. (2b). Notice that Eqs. (2a) and (2b) correspond to gate with no depletion. EOT is then obtained from  $Q_{S1}$  (Eq. (2a)) and  $V_{fb}$  is calculated (Eq. (4)) using  $\psi_{S}$  and  $\psi_G$  (both reported in the database). Fig. 1 shows that this method allows a correct extraction of the flat band voltage even with a small part of the CV curve. As expected the simulation now correctly fits the measurement in accumulation. In term of  $V_{\rm fb}$  the difference between old and new method is huge and a 200 mV variation is often

$$V_{\rm fb} = V_{\rm G1} - \psi_{\rm S}(Q_{\rm S1}) + \psi_{\rm G}(-Q_{\rm S1}) + \frac{Q_{\rm S1}}{C_{\rm EOT}} \eqno(4)$$

#### 3. Bulk devices with Dit's

One major issue of the new material integration is the control of  $V_{\rm th}$ . The main parameter involved in  $V_{\rm th}$  control is the Effective Metal gate Work Function (EWF<sub>M</sub>). However, EWF<sub>M</sub> is influenced by many parameters such as stack materials and also process parameters [6]. Understanding EWF<sub>M</sub> variations requires a reliable determination of EWF<sub>M</sub>, which can be obtained from  $V_{\rm fb}$ .  $V_{\rm fb}$  is defined by three parameters: EWF<sub>M</sub>, the interfacial charge densities and the substrate doping level. The study of  $\Delta V_{\rm fb}({\rm EOT})$  leads to a reliable extraction of EWF<sub>M</sub> [2] ( $\Delta V_{\rm fb}$  is the flat band voltage referenced to the silicon substrate mid-gap). However this study requires the analysis of many MOS devices, for this reason a reliable automatic extraction is much appreciated.

In the following example, we study the influence of the substrate doping type on EWF<sub>M</sub>. To do this, we performed CV measurements on the same MOS stacks either on P-type or N-type substrates. These stacks consist of a bevelled SiO2 layer covered by 2 nm thick HfO<sub>2</sub> layer, the gate is a 2 nm thick TaN layer. For Hf-based gate stacks, Interface states are mainly located in the upper part of the gap [7] explaining the hump on the experimental CV of Fig. 1, which corresponds to N-substrate capacitor. Same gate stacks processed on P-substrate do not exhibit such CV alterations due to interface states. Thanks to the bevelled SiO2, layer we obtained several EOTs on a single wafer. Fig. 2 shows the  $\Delta V_{\rm fb}({\rm EOT})$ plot for N- and P-MOS capacitors extracted with the Y based method and our new method. We first notice that at the smallest EOT,  $V_{\rm fb}$  roll-off occurs. The phenomenon occurs only for the first 2 nm of interfacial  $SiO_2$  dielectric [8] and  $V_{fb}$  can be considered as relevant for EWF<sub>M</sub> extraction for EOT larger than 2.5-3 nm. Therefore, our EWF<sub>M</sub> extraction will be performed for EOT between 2.5 and 4 nm. For NMOS (P-substrate), all methods lead to the same extraction for  $V_{\rm fb}$  and EOT, and EWF<sub>M</sub> is around 0.05 eV below equivalent mid-gap. For PMOS (N-substrate),  $V_{\rm fb}$  and EOT extracted with the Y based method are significantly lower. Similar



Fig. 2. Flat band voltage referenced at silicon mid-gap ( $\Delta V_{\rm fb}$ ) versus EOT for the gate stack identified in Fig. 1, two different substrate type and various extraction



**Fig. 3.** Comparison of one NMOS fully depleted SOI device characteristic (dots) to quantum simulations at different substrate doping levels, allowing extraction of  $\Delta V_{\rm fb}$ .



**Fig. 4.**  $\Delta V_{\mathrm{fb}}$  and  $\Delta V_{\mathrm{Qdep}}$  obtained for different doping levels,  $\Delta V_{\mathrm{Qdep}}$  is the  $V_{\mathrm{fb}}$  shift due to depletion charge ( $\Delta V_{\mathrm{Qdep}} = Q_{\mathrm{dep}}/C_{\mathrm{ox}}$ ).

results would also be obtained with our previous method [5] (see Fig. 1). All these more classical methods lead to a 250 meV smaller EWF<sub>M</sub> on an N-substrate, compared to the P-substrate results. The extraction with our new method is able to get rid of interface state parasites and we get a value similar to the one obtained on P-substrate. The difference in  $\Delta V_{\rm fb}({\rm EOT})$  slopes between N- and P-substrate also indicates interface state occurrence in upper part of silicon gap, leading to interface negative charges in case of N-substrate.

## 4. Study of SOI devices

This method can be easily applied in case of SOI devices. For such devices we work on the gate to channel CV measurement. It implies that  $V_{\rm G1}$  and  $V_{\rm G2}$  must be taken in the inversion regime of the CV curve. The main problem is the choice of  $N_{\rm dop}$ . To study the impact of  $N_{\rm dop}$  choice on the extracted  $V_{\rm fb}$ , we performed several extractions with different  $N_{\rm dop}$  on the same device. We found



Fig. 5.  $\Delta V_{\rm fb}$  versus EOT for the study of TiN gate process and substrate SOI type on the effective gate stack work function.

that inversion can always be simulated even with a high  $N_{\rm dop}$  but  $V_{\rm fb}$  shows wide variations (Fig. 3). Indeed, since we fit in inversion,  $V_{\rm fb}$  does not only depend on the substrate Fermi level as in the bulk case, but also on the depletion charge influence ( $\Delta V_{\rm Qdep} = Q_{\rm dep}/C_{\rm ox}$ ). This dependency is highlighted on Fig. 4 where we observe that  $\Delta V_{\rm fb}$  and  $\Delta V_{\rm Qdep}$  have the same evolution with  $N_{\rm dop}$ . However, the magnitude of this dependency decreases with  $N_{\rm dop}$ , therefore, a good choice for extracting  $\Delta V_{\rm fb}$  is a low doping level of about  $10^{15}~{\rm cm}^{-3}$ .

As an example, Fig. 5 shows the result of a study on SOI devices. The samples are Metal/High- $\kappa$  transistors performed on SOI and strained SOI (sSOI). The Metal is a 5 or 10 nm thick ALD or PVD TiN layer. The High- $\kappa$  is a 2.5 nm thick HfZrO layer. One can see that the reduction of the ALD TiN thickness induces a 0.2 eV WF<sub>M</sub> reduction and also reduces the SiO<sub>2</sub> bottom layer regrowth of about 4 Å. Compared to PVD, ALD seems to enhance the SiO<sub>2</sub> regrowth. To finish, one can see that the use of strained SOI induces a 0.1 eV WF<sub>M</sub> lowering which is independent of the gate process.

## 5. Conclusion

We have developed a new fast and reliable method to automatically analyse any C(V) measurements. This method uses a database obtained from PS simulations. It consequently accounts for quantum effects. The main advantage of this method is its capability of determining  $V_{\rm fb}$  and EOT from a small part of a C(V) measurement. We show that, in case of high interface states density, applying any method identifying  $V_{\rm fb}$  from its capacitance value can lead to errors in  $V_{\rm fb}$ . Our new method can be successfully applied in the case of large Dit's and SOI devices to monitor EWF<sub>M</sub> variations.

### References

- [1] H.C. Wen et al., Microelectronic Engineering 85 (2008) 2-8.
- [2] R. Jha et al., IEEE EDL (2006) 420-423.
- [3] G. Ghibaudo, S. Bruyère, T. Devoivre, B. DeSalvo, E. Vincent, IEEE Transactions on Semiconductor Manufacturing 13 (2000) 152–158.
- [4] J. Maserjian, G. Peterson, C. Svensson, Solid State Electronics 17 (1974) 335–339.
- [5] C. Leroux et al., Microelectronic Engineering 84 (2007) 2408–2411.
- [6] M. Charbonnier et al., in: ESSDERC, 2007, pp. 275–278.
- [7] X. Garros et al., in: Symposium on VLSI Technology, 2008, pp. 68-69.
- [8] M. Charbonnier et al., Microelectronic Engineering 86 (2009) 1740–1742.