

Physica B 400 (2007) 168–174



# Effect of oxide thickness on the capacitance and conductance characteristics of MOS structures

N. Tuğluoğlu\*, S. Karadeniz, A. Birkan Selçuk, S. Bilge Ocak

Department of Nuclear Electronics and Instrumentation, Sarayköy Nuclear Research and Training Center, 06983 Saray, Ankara, Turkey

Received 30 March 2007; received in revised form 10 July 2007; accepted 10 July 2007

#### Abstract

In this work, the investigation of the interface states density and series resistance from capacitance–voltage (C-V) and conductance–voltage (G-V) characteristics in Au/SnO<sub>2</sub>/n-Si (MOS) structures prepared at various SnO<sub>2</sub> layer thicknesses by spray deposition technique have been reported. It is fabricated five samples depending on deposition time. The thicknesses of SnO<sub>2</sub> films obtained from the measurement of the oxide capacitance in the strong accumulation region for MOS Schottky diodes are 37, 79, 274, 401, and 446 Å, for D1, D2, D3, D4, and D5 samples, respectively. The C-V and G-V measurements of Au/SnO<sub>2</sub>/n-Si MOS structures are performed in the voltage range from -6 to +10 V and the frequency range from 500 Hz to 10 MHz at room temperature. It is observed that peaks in the forward C-V characteristics appeared because of the series resistance. It has been seen that the value of the series resistance  $R_s$  of samples D1 (47  $\Omega$ ), D2 (64  $\Omega$ ), D3 (98  $\Omega$ ), D4 (151  $\Omega$ ), and D5 (163  $\Omega$ ) increases with increasing the oxide layer thickness. The interface state density  $D_{it}$  ranges from  $2.40 \times 10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup> for D1 sample to  $2.73 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> for D5 sample and increases with increasing the oxide layer thickness.

Keywords: MOS schottky diodes; SnO<sub>2</sub>; C-V; G-V; Series resistance; Interface states

#### 1. Introduction

Tin oxide thin films (SnO<sub>2</sub>) are technologically important materials and found application in areas such as gas sensors [1], heat reflectors [2], flat display devices [3], photovoltaic cells [4], dye-based solar cells [5], thin film transistors, computer touch screens, and opto-electronic devices and so on. Since the properties of the material are strongly dependent on the procedure of preparation, different techniques have been employed to obtain SnO<sub>2</sub> thin films. These include electron beam evaporation, reactive thermal evaporation, dip coating, chemical vapor deposition, r.f. magnetron sputtering, sol-gel, spray deposition. Among these, the spray deposition process presents an easy way to integrate SnO<sub>2</sub> devices into the Si technology, since it offers the possibility of good control of the deposition parameters, low processing temperatures and low production costs. The metal-semiconductor (MS) contact is one of the most widely used rectifying contacts in device technology [6,7]. The existence of such an oxide layer (SnO<sub>2</sub>) converts the device to a metal–oxide–semiconductor (MOS) diode [8–10] and may have a strong influence on the diode characteristics as well as a change of the interface state charge with bias which will give rise to an additional field in the interfacial layer [11]. Interface states at the Si–SiO<sub>2</sub> interface have been studied in detail because of their effects on the reliability and quality of MOS diodes [11–26]. Especially, the formation and characterization of SnO<sub>2</sub> insulator layers on Si still remains a basic problem. In the case of SnO<sub>2</sub>/Si interface, it is proposed that the structure behaves like a Schottky barrier diode [8–10].

Various measurement techniques [13,27–31] for determining the interface state density traps have been developed and among them the important one is Hill–Coleman technique [31]. This technique proposed by Hill and Coleman [31] is a powerful tool to deduce interface state density  $D_{\rm it}$ , which is useful in estimating the interface charge and has been used by some authors [20,32,33]. The forward bias capacitance–voltage (C-V) and conductance–voltage

<sup>\*</sup>Corresponding author. Tel.: +903128154300; fax: +903128154307. E-mail address: ntuglu@taek.gov.tr (N. Tuğluoğlu).

(G-V) measurements give the important information about the density or energy distribution of the interface states of the structure. In general, the C-V and G-V plots in the idealized case are frequency independent [6,7,18–21]. However, this idealized case is often disturbed due to the presence of an interfacial layer between the contact materials and interface states at the oxide layer/semiconductor interface [7,18–21]. Chattopadhyay and Daw [22] studied the capacitance of Schottky barrier diodes (Cu-SiO<sub>2</sub>-p-Si) and observed an anomalous peak in the forward bias C-V characteristics. The peak values of capacitance depend on a number of parameters such as the interface states density, series resistance and the thickness of the interfacial insulator layer. Ho et al. [23] studied the capacitance of Pd-Si Schottky contacts and observed an anomalous peak in the forward C-V characteristics. They attributed this anomalous feature to interface states. Chattopadhyay and Raychaudhuri [24-26] investigated the C-V characteristics of Schottky barrier diodes considering the series resistance effect. It has been shown that, in the presence of a series resistance, the C-V characteristics should exhibit a peak. The peak value of the capacitance depends on a number of parameters such as the interfacial oxide layer thickness, interface state density and doping. Based on the above work, a technique has been developed which estimates the series resistance of the device [25]. The model proposed in Ref. [24], however, investigates only the C-V plot in the high-frequency limit when interface states cannot follow the a.c. signal.

In our previous studies [8,9,34], we studied substrate temperature dependence of series resistance and energy distribution of the interface states density from currentvoltage (I–V) characteristics in Al/SnO<sub>2</sub>/p-Si Schottky diodes and electrical, structural and optical properties of SnO<sub>2</sub> films prepared by spray deposition method. In this paper, in order to achieve a better understand of the effects of surface states and series resistance on Au/SnO<sub>2</sub>/n-Si Schottky diodes prepared at different oxide layer (SnO<sub>2</sub>) thicknesses (37-446 Å) by spray deposition method, the C-V and G-V characteristics for a wide frequency range (500 Hz-10 MHz) at room temperature in dark have been measured and reported the first investigation of the interface states density and series resistance from capacitance and conductance characteristics in Au/SnO<sub>2</sub>/n-Si (MOS) structures prepared at different SnO<sub>2</sub> layer thicknesses by spray deposition technique. Also, the aim of this research was to establish a relationship between the oxide (SnO<sub>2</sub>) layer thickness and the characteristics parameters determined from the admittance-based measured methods (C-V) and  $G/\omega-V$ . In order to realize this goal, tin oxide films on n-Si were prepared by a spraying method at different oxide layer thicknesses.

## 2. Experimental procedure

The MOS (Au/SnO<sub>2</sub>/n-Si) structures used in this work were fabricated using n-type (P-doped) single crystals

silicon wafer with (1 1 1) surface orientation, 300 µm thick, and 5-10 Ωcm resistivity. The Si wafer was degreased for 5 min in boiling trichloroethylene, acetone and ethanol consecutively and then etched in a sequence of H<sub>2</sub>SO<sub>4</sub> an H<sub>2</sub>O<sub>2</sub>, 20% HF, a solution of 6HNO<sub>3</sub>:1HF:35H<sub>2</sub>O, 20% HF. Preceding each cleaning step, the wafer was rinsed thoroughly in deionized water of resistivity of  $18 \,\mathrm{M}\Omega\,\mathrm{cm}$ . Before ohmic contact formed on the n-type Si substrate, the samples were dipped in dilute HF:H<sub>2</sub>O (1:10) about 20 s to remove any native thin oxide layer on the surface, finally the wafer was rinsed by ultrasonic vibration in deionized water. After surface cleaning, gold (Au, 99.999%) metal with a thickness of 2500 Å for ohmic contacts was thermally evaporated on the back of the wafer in a vacuum-coating unit of  $1 \times 10^{-6}$  Torr. Low-resistance ohmic contacts were formed by thermal annealing at 450 °C for 5 min in flowing N<sub>2</sub> in a quartz tube furnace and then the wafer was cut into five pieces of about  $5 \times 5 \text{ mm}^2$ . After ohmic contact, a layer of SnO<sub>2</sub> was grown on the Si substrate by spraying a solution consisting of 32.21 wt% of ethyl alcohol (C<sub>2</sub>H<sub>5</sub>OH), 40.35 wt% of deionized water (H<sub>2</sub>O) and 27.44 wt% of stannic chloride (SnCl<sub>4</sub> · 5H<sub>2</sub>O) on the substrate, which was maintained at a constant temperature of 400 °C. The SnO<sub>2</sub> films prepared on Si wafer at 5, 10, 15, 20, and 25 s deposition times are denoted by D1, D2, D3, D4, and D5 samples, respectively. The temperature of the substrates was monitored by chromelalumel thermocouple fixed on top surface of the substrate. The variation of the substrate temperature during spray was maintained within ±5°C with the help of a temperature controller. The rate of spraying was kept at about 30 cm<sup>3</sup> min<sup>-1</sup> by controlling the carrier gas flow meter. N<sub>2</sub> was used as the carrier gas. SnO<sub>2</sub> dots were 3 mm in diameter. After spraying process, circular dots of 1 mm in diameter and 2500 Å thick Au rectifying contacts were deposited onto the SnO<sub>2</sub> surface of the wafer through a metal shadow mask in liquid nitrogen trapped ultra-high vacuum system in the pressure of  $1 \times 10^{-6}$  Torr. Metal layer thickness as well as deposition rates were monitored with the help of a digital quartz crystal thickness monitor. The deposition rates were about  $5-10 \,\mathrm{\AA \, s^{-1}}$ . The thicknesses of SnO<sub>2</sub> films obtained from the measurement of the oxide capacitance in the strong accumulation region for MOS Schottky diodes were 37, 79, 274, 401, and 446 Å, for D1, D2, D3, D4, and D5 samples, respectively. The C-V and G-V measurements were performed at wide frequency range (500 Hz-10 MHz) by using HP 4192A LF impedance analyzer at the room temperature in dark and the test signal of  $40 \,\mathrm{mV_{rms}}$  [13].

#### 3. Results and discussion

Fig. 1(a) and (b) show the voltage dependence of the measured C-V and  $G/\omega-V$  characteristics for D1, D2, D3, D4, and D5 Au/SnO<sub>2</sub>/n-Si MOS diodes fabricated at different oxide layer thicknesses at 1 MHz at room temperature. The bias voltage was varied between -6





Fig. 1. (a) The measured capacitance (C) and (b) conductance ( $G/\omega$ ) characteristics versus gate bias at frequency of 1MHz at room temperature for (the samples D1–D5) Au/SnO<sub>2</sub>/n-Si MOS structures prepared at different oxide (SnO<sub>2</sub>) layer thicknesses by spray deposition technique.

and +10 VDC for all samples. It is seen from Fig. 1(a) that the values of the capacitance increase with increasing voltage for all samples and decrease with increasing oxide layer thickness (except D2 sample). As shown in Fig. 1(a) and (b), both C-V and  $G/\omega-V$  curves have three regimes of accumulation–depletion–inversion region. Also, the C-V curves have two peaks in the depletion region for all samples. Such behavior of the capacitance peaks is attributed to particular distribution of surface states between  $SnO_2/Si$  interfaces. Therefore, there may be a capacitance due to interface states in excess to depletion

layer capacitance. It is also shown in Fig. 1(a) that the change in the oxide layer thickness has effects on the values and positions of these anomalous peaks. The value of the capacitance at peak decreases with increasing oxide layer thickness and the first peak position shifts towards a lower voltage. The presence of the capacitance peak in the forward C-V plot is investigated by a number of experimental results on MOS structures [22–26,35,36]. The origin of such a peak has been ascribed to the interface states by Ho et al. [23], and Chattopadhyay and Raychaudhuri [24-26] to the series resistance effect. The values of the capacitance and conductance depend on a number of parameters such as the thickness and formation of the oxide layer, series resistance and energy distribution or density of interface states. The effect of interface state density can be eliminated when the C-V and  $G/\omega-V$  curves are measured at sufficiently high frequency ( $f \ge 500 \,\text{kHz}$ ) [6–9,11], since the charges at the interface states cannot follow an a.c. signal [11]. In this case, the interface states are in equilibrium with the semiconductor. From the above discussion the series resistance  $(R_s)$  seems the most important parameter, which causes the electrical characteristics of MOS structures to be non-ideal [11,35].

Fig. 2(a) and (b) depicts the capacitance (C) and conductance  $(G/\omega)$  as a function of frequency in 9.5, 9.5, 8, 6 and 7.5 V for D1, D2, D3, D4 and D5 samples, respectively. The values of voltage are determined from the second peak position in the strong accumulation. As seen from Fig. 2(a) and (b), the measured C and  $G/\omega$  for all samples decrease with increasing frequency in the frequency range from 500 Hz to 10 MHz and also remains almost constant after  $100 \, \text{kHz}$  in the  $G/\omega$  curves for all samples. This occurs because at lower frequencies the interface states can follow the a.c. signal and yield an excess capacitance, which depends on the frequency. In the high-frequency limit, however, the interface states cannot follow the a.c. signal. This makes the contribution of interface state capacitance to the total capacitance negligibly small. This behavior is also attributed to the presence of a continuous distribution of  $D_{it}$ , which leads to a progressive decrease of the response of the  $D_{it}$  to the applied a.c. voltage [11,22-26]. Besides the higher values of C and  $G/\omega$  at low frequency are due to excess capacitance and conductance resulting from the  $D_{it}$  in equilibrium with the semiconductor that can follow the a.c. signal. It can be concluded that under reverse bias the interface states are responsible for the observed frequency dispersion in C(V)and  $G/\omega(V)$  curves.

The real series resistance of MOS Schottky diodes can be determined from the measured capacitance ( $C_{\rm ma}$ ) and conductance ( $G_{\rm ma}$ ) in strong accumulation region at high frequency ( $500\,{\rm kHz}\!\leqslant\!f$ ) [8,9,11,13,18,30]. At sufficiently high frequency, to determine series resistance, when the MOS structure is biased into strong accumulation, the admittance ( $Y_{\rm ma}$ ) is given by [11]

$$Y_{\text{ma}} = G_{\text{ma}} + j\omega C_{\text{ma}}.$$
 (1)





Fig. 2. (a) The C(V)-f and (b)  $G/\omega(V)$ -f characteristics for different forward bias at room temperature for all samples.

Comparing the real and imaginary parts of admittance, the series resistance of MOS structure is given by [11]

$$R_{\rm s} = \frac{G_{\rm acc}}{G_{\rm acc}^2 + \omega^2 C_{\rm acc}^2},\tag{2}$$

where  $C_{\rm acc}$  and  $G_{\rm acc}$  are defined as the measured capacitance and conductance in strong accumulation region. The series resistance is estimated according to Eq. (2) and the voltage dependence of  $R_{\rm s}$  at 1 MHz for all samples is plotted in Fig. 3(a). These very significant values demanded that special attention be given to effects of the series resistance in the application of the admittance-based measured methods (C-V and  $G/\omega-V$ ). It is clearly seen in Fig. 3(a) that the series resistance is independent of voltage at positive voltage for D1 and D2 samples and gives a peak for D3–D5 samples and also remains almost constant after





Fig. 3. (a) The voltage and (b) frequency dependence of the series resistance for all samples at frequency of 1 MHz at room temperature.

7 V for all samples. It is seen from Fig. 3(a) that the values of the series resistance increase with increasing oxide layer thickness. The series resistance values of Au/SnO<sub>2</sub>/n-Si

MOS structure are calculated at strong accumulation region at 1 MHz and varied to be about 47, 64, 98, 151 and  $163 \Omega$  for D1, D2, D3, D4 and D5 samples, respectively, and plotted as a function of oxide layer thickness in Fig. 4. As seen in Fig. 4, the series resistance value of the samples D1–D5 increase with increasing oxide layer thickness. Fig. 3(b) depicts the series resistance ( $R_s$ ) curves of Au/SnO<sub>2</sub>/n-Si MOS structure in the frequency range of 500 kHz to 10 MHz at room temperature. From Fig. 3(b), it is clearly seen that the series resistance  $R_s$  for all samples decrease with increasing frequency in the frequency range form 500 Hz to 10 MHz.

The corrected capacitance  $(C_c)$  and corrected equivalent parallel conductance  $(G_c)$  values of the MOS Schottky diodes corrected for series resistance are obtained as a function of angular frequency from the direct measured  $C_m$  and  $G_m$  according to

$$C_{\rm c} = \frac{[G_{\rm m}^2 + \omega^2 C_{\rm m}^2] C_{\rm m}}{a^2 + \omega^2 C_{\rm m}^2}$$
(3)

and

$$G_{\rm c} = \frac{[G_{\rm m}^2 + \omega^2 C_{\rm m}^2]a}{a^2 + \omega^2 C_{\rm m}^2},\tag{4}$$

where  $a = G_{\rm m} - [G_{\rm m}^2 + \omega^2 C_{\rm m}^2] R_{\rm s}$ .

The oxide layer capacitance  $(C_{\rm ox})$  values of 13, 6.16, 1.78, 1.21 and 1.09 nF for samples D1, D2, D3, D4 and D5, respectively, are obtained by substituting  $R_{\rm s}$  from Eq. (2) into the relation  $C_{\rm acc} = C_{\rm ox}/(1+\omega^2R_{\rm s}^2C_{\rm ox}^2)$  and solved for  $C_{\rm ox}$  which yields  $C_{\rm ox} = C_{\rm acc}[1+((G_{\rm acc})/\omega C_{\rm acc})^2]$ . The oxide (SnO<sub>2</sub>) thickness  $\delta$  is calculated from high frequency (1 MHz) C-V data in strong accumulation using the equation for oxide layer capacitance  $(C_{\rm ox} = \varepsilon_i \varepsilon_0 A/\delta)$ , where  $\varepsilon_i = 7\varepsilon_0$  [8,9] and  $\varepsilon_0$  are the permittivity of the interfacial



Fig. 4. The interface state density and series resistance versus oxide layer thickness curves of  $Au/SnO_2/n-Si$  MOS structure.

insulator layer and free space, has been determined to be about 37, 79, 274, 401, and 446 Å, for D1, D2, D3, D4, and D5 samples, respectively.

From Figs. 1 and 2, it is clearly seen that in the depletion and inversion region measured C-V and  $G/\omega-V$  are dependent on voltage and frequency, respectively. Therefore, to obtain the real diode capacitance  $C_c$  and conductance  $G_c/\omega$ , the high-frequency (1 MHz) capacitance measured under forward and reverse bias is corrected for the effect of series resistance using Eqs. (3) and (4), respectively. Fig. 5(a) and (b) depicts the voltage dependence of the corrected capacitance  $C_c$  and conductance  $G_c/\omega$  characteristics for D3 sample at 1 MHz at room temperature. As seen from Fig. 5(b), it is clearly seen that the  $G_c/\omega-V$  characteristic of D3 sample consists of a peak. The value of interface states density  $(D_{it})$  is determined from this peak value. This peak is observed for all samples.

The application of a single-frequency approximation method [31] allows estimation of the density of interface states from the G-V measurements. A fast and reliable way to determine the density of interface states ( $D_{\rm it}$ ) is the Hill-Coleman method [31] and confirmed by Konofaos [32] and Dakhel [33]. According to this method,  $D_{\rm it}$  can be calculated using the following formula:

$$D_{\rm it} = \frac{2}{qA} \frac{G_{\rm m,max}/\omega}{[(G_{\rm m,max}/\omega C_{\rm ox})^2 + (1 - C_{\rm m}/C_{\rm ox})^2]},$$
 (5)

where q is the elementary electrical charge, A is the area of the diode,  $\omega$  is the angular frequency,  $C_{\rm ox}$  is the capacitance of oxide layer in strong accumulation region,  $G_{\rm m,max}$  conforms to maximum measured G-V curve, and  $C_{\rm m}$  is the capacitance of the diodes corresponding to  $G_{\rm m,max}$ .

This method is applied on G-V curves of the frequency of 1 MHz. Fig. 5(b) depicts the G-V curves of sample D3. The curve shown is for the as-measured data with the effects of series resistance being corrected for and this is the one used for the  $D_{it}$  calculation via the Hill-Coleman equation. The peaks correspond to the depletion area of the device and its existence verifies the presence of interface traps [11,31–33]. Similar curves are obtained for all samples, verifying the MOS behavior with interface states. This method is very useful in understanding the electrical quality of the interface and the obtained values of the interface states are shown in Fig. 4. As seen from Fig. 4, the interface state density value of the samples D1-D5 decreased with increasing oxide layer thickness. The interface state density (Dit) values of 24.0, 11.8, 5.94, 4.46 and  $2.73 \times 10^{12} \, \text{eV}^{-1} \, \text{cm}^{-2}$  for samples D1, D2, D3, D4 and D5, respectively, are obtained. However, the calculated values of  $D_{\rm it}$  ( $\approx 10^{12} \, {\rm eV}^{-1} \, {\rm cm}^{-2}$ ) is not high enough to pin the Fermi level of the Si substrate disrupting the device operation [32,33]. Consequently, the interface traps and defects cannot prevent the construction of an MOS device. The values obtained for  $D_{it}$  are of the same order as those reported by some authors for Schottky diodes [9,26,32,33,37,38].





Fig. 5. The voltage-dependent plots of the corrected: (a) high-frequency (1 MHz) capacitance (C) and (b) conductance ( $G/\omega$ ) curves at room temperature for one of the samples (D3).

### 4. Conclusions

The forward and reverse bias capacitance–voltage (C-V) and conductance–voltage  $(G/\omega-V)$  characteristics of Au/SnO<sub>2</sub>/n-Si MOS diodes prepared at five different oxide (SnO<sub>2</sub>) layer thicknesses by spray deposition method were measured in the frequency range of 500 Hz–10 MHz. The effects of the series resistance  $(R_s)$  and interface state density  $(D_{it})$  of Au/SnO<sub>2</sub>/n-Si MOS diodes on C-V and G-V characteristics are investigated. The series resistance values of Au/SnO<sub>2</sub>/n-Si MOS structure calculated at strong

accumulation region at 1 MHz and varied to be about 47, 64, 98, 151 and 163  $\Omega$  for D1, D2, D3, D4 and D5 samples, respectively, and increased with increasing oxide layer thickness. It is found that both capacitance and conductance were quite sensitive to frequency, especially at relatively low frequency, and the capacitance, conductance, and series resistance decrease with increasing frequency. The higher values of capacitance at low frequencies were attributed to the excess capacitance resulting from the  $D_{it}$ , which are in equilibrium with the semiconductor that can follow the a.c. signal. The values of the interface state density located in the n-Si band gap at the SnO<sub>2</sub>/n-Si interface prepared in the different oxide layer thicknesses, 24.00, 11.80, 5.94, 4.46 and  $2.73 \times 10^{12} \,\mathrm{eV^{-1} \, cm^{-2}}$  for samples D1 (37 Å), D2 (79 Å), D3 (274 Å), D4 (401 Å) and D5 (446 Å), respectively, has been determined. It is found that the calculated values of  $D_{\rm it}$  ( $\approx 10^{12} \, {\rm eV}^{-1} \, {\rm cm}^{-2}$ ) is not high enough to pin the Fermi level of the Si substrate disrupting the device operation and also the density of interface states for Au/SnO<sub>2</sub>/n-Si diodes is high when compared to insulators such as SiO<sub>2</sub>.

We conclude that prepared Au/SnO<sub>2</sub>/n-Si MOS Schottky diodes have been controlled by the insulator layer and interface states, which are responsible for the non-ideal behavior of *C-V* characteristics and can also conclude a correlation between the interface layer in the contact metal–silicon and series resistance effect. The oxide (SnO<sub>2</sub>) layer thickness reduces the interface state density and consequently the series resistance increases.

## References

- R.K. Sharma, P.C.H. Chan, Z. Tang, G. Yan, I.M. Hsing, J.K.O. Sin, Sensors Actuators B 72 (2001) 160.
- [2] M. Mwamburi, E. Wäckelgärd, A. Roosb, Thin Solid Films 374 (2000) 1.
- [3] S.J. Laverty, P.D. Maguire, J. Vac. Sci. Technol. 19 (1) (2001) 1.
- [4] L.T. Yin, J.C. Chou, W.Y. Chung, T.P. Sun, S.K. Hsiung, Sensors Actuators B 71 (1–2) (2000) 106.
- [5] S. Ferrere, A. Zaban, B.A. Gsegg, J. Phys. Chem. B 101 (1997) 4490.
- [6] S.M. Sze, Physics of Semiconductor Devices, second ed., Wiley, New York, 1981.
- [7] E.H. Rhoderick, R.H. Williams, Metal–Semiconductor Contacts, Oxford Press, Clarendon, 1988.
- [8] S. Karadeniz, N. Tuğluoğlu, T. Serin, Appl. Surf. Sci. 233 (2004) 5.
- [9] S. Karadeniz, N. Tuğluoğlu, T. Serin, N. Serin, Appl. Surf. Sci. 246 (2005) 30.
- [10] H. Yan, G.H. Chen, W.K. Man, S.P. Wong, R.W.M. Kwok, Thin Solid Films 326 (1998) 88.
- [11] E.H. Nicollian, J.R. Brews, MOS Physics and Technology, Wiley, New York, 1982.
- [12] A.M. Cowley, S.M. Sze, J. Appl. Phys. 36 (1965) 3212.
- [13] E.H. Nicollian, A. Goetzberger, Appl. Phys. Lett. 7 (1965) 216.
- [14] H.C. Card, E.H. Rhoderick, J. Phys. D 4 (1971) 1589.
- [15] H. Deuling, E. Klausmann, A. Goetzberger, Solid-State Electron. 15 (1972) 559.
- [16] J.J. Simonne, Solid-State Electron. 16 (1973) 121.
- [17] J.R. Brews, Solid-State Electron. 16 (8) (1983) 711.
- [18] E.H. Nicollian, A. Goetzberger, Bell. Syst. Technol. J. 46 (1967) 1055.
- [19] A. Singh, Solid-State Electron. 28 (1985) 233.
- [20] E.K. Evangelou, N. Konofaos, M.R. Craven, W.M. Cranton, C.B. Thomas, Appl. Surf. Sci. 166 (2000) 504.

- [21] R. Castagné, A. Vapaille, Surf. Sci. 28 (1971) 157.
- [22] P. Chattopadhyay, A.N. Daw, Solid-State Electron. 29 (5) (1986) 555.
- [23] P.S. Ho, E.S. Yang, H.L. Evans, Xu Wu, Phys. Rev. Lett. 56 (1986) 177.
- [24] P. Chattopadhyay, B. Raychaudhuri, Solid-State Electron. 35 (1992) 875.
- [25] P. Chattopadhyay, B. Raychaudhuri, Solid-State Electron. 35 (1992) 1023
- [26] P. Chattopadhyay, B. Raychaudhuri, Solid-State Electron. 36 (1993) 605.
- [27] M. Kuhn, Solid-State Electron. 13 (6) (1970) 873.
- [28] U. Kelberlau, R. Kassing, Solid-State Electron. 22 (1) (1979) 37.

- [29] S. Kar, S. Varma, J. Appl. Phys. 58 (11) (1985) 4256.
- [30] K.K. Hung, Y.C. Cheng, J. Appl. Phys. 62 (10) (1987) 4204.
- [31] W.A. Hill, C.C. Coleman, Solid-State Electron. 23 (1980) 987.
- [32] N. Konofaos, Microelectron. J. 35 (2004) 421.
- [33] A.A. Dakhel, Thin Solid Films 496 (2006) 353.
- [34] T. Serin, N. Serin, S. Karadeniz, H. Sarı, N. Tuğluoğlu, O. Pakma, J. Non-Cryst. Solids 352 (2006) 209.
- [35] P. Chattopadhyay, S. Sanyal, Appl. Surf. Sci. 89 (1995) 205.
- [36] B. Şahin, H. Çetin, E. Ayyildiz, Solid State Commun. 135 (2005) 490.
- [37] H.A. Çetinkara, A. Türüt, D.M. Zengin, Ş. Erel, Appl. Surf. Sci. 207 (2003) 190.
- [38] H.H. Tseng, C.Y. Wu, Solid-State Electron. 30 (1987) 383.