

MICROELECTRONIC ENGINEERING

www.elsevier.com/locate/mee

Microelectronic Engineering 85 (2008) 646-653

# Analysis of interface states and series resistance of Ag/SiO<sub>2</sub>/n-Si MIS Schottky diode using current–voltage and impedance spectroscopy methods

Mustafa Okutan a, Fahrettin Yakuphanoglu b,\*

Department of Physics, Gebze Institute of Technology, 41400 Gebze, Turkey
 Department of Physics, Firat University, 23169 Elazig, Turkey

Received 4 September 2007; received in revised form 31 October 2007; accepted 30 November 2007 Available online 8 December 2007

# **Abstract**

The electrical characteristics and interface state density properties of  $Ag/SiO_2/n$ -Si metal–insulator–semiconductor diode have been analyzed by current–voltage and impedance spectroscopy techniques. The electronic parameters such as barrier height, ideality factor and average series resistance were determined and were found to be 0.62 eV, 1.91 and  $975.8~\Omega$ , respectively. The calculated ideality factor shows that  $Ag/SiO_2/n$ -Si structure obeys a metal–interfacial layer–semiconductor configuration rather than ideal Schottky barrier diode. The interface state density of the diode is of order of  $\sim 10^{11}$  eV<sup>-1</sup> cm<sup>-2</sup>. The dielectrical relaxation mechanism of the diode is analyzed by Cole–Cole plots, indicating the presence of single relaxation mechanism. It is evaluated that the interfacial oxide layer modifies electrical parameters such as interface state density, series resistance and barrier height of  $Ag/SiO_2/n$ -Si diode. © 2007 Elsevier B.V. All rights reserved.

Keywords: Metal-insulator-semiconductor diode; Interfacial state density; AC conductance

# 1. Introduction

The semiconductor devices of metal-semiconductor (MS) and metal-insulator-semiconductor (MIS) types technology have been still investigated and have attracted much attention during recent years [1–3]. MISs play a crucial role in constructing some useful devices in electronic technology. The interface quality between metal and semiconductor affects the performance and reliability of a Schottky diode. A MIS structure is the also most useful device in the study of semiconductor surfaces. Since the reliability and stability of all semiconductor devices are intimately related to their surface conditions, an understanding of the surface physics with the help of MIS diodes is of great importance to device operations [4–7]. Unless specially fabricated, a Schottky barrier diode possesses a native oxide

layer between metal and semiconductor. The existence of such an insulating layer converts metal-semiconductor (MS) devices into metal-insulator-semiconductor (MIS) diodes and can have a strong influence on the diode characteristics as well as the interface states and series resistance [8–13] and can modify the electrical properties of MIS structure. The insulator layer between metal and semiconductor, interface state  $(D_{it})$ , series resistance  $(R_s)$ parameters cause the electrical characteristics of MIS Schottky diodes to be non-ideal [14-18]. Therefore, the frequency-dependent electrical characteristics are very significant to get accurate and reliable results about fabricated semiconductor devices. Recently, the capacitance and conductance measurements for semiconductor investigation have been used to obtain valuable information about the parameters of interface states [14,19,16,20].

This work is an attempt to investigate the detailed electrical transport properties of  $Ag/SiO_2/n$ -Si diode with an interfacial oxide layer using forward bias I-V characteristics and impedance spectroscopy measurements. Here, we show

<sup>\*</sup> Corresponding author.

E-mail address: fyhan@hotmail.com (F. Yakuphanoglu).

some evidence of non-ideal behavior of the Ag/SiO<sub>2</sub>/n-Si due to the oxide layer, series resistance and interface states, modifying the electrical characteristics of the diode.

# 2. Experimental details

n-Type silicon with a doping concentration of 0.5- $1.5 \times 10^{15} \,\mathrm{cm}^{-3}$  substrate used in this study is n-Si(100) with resistivity of 5–10  $\Omega$  cm. In order to remove the native oxide on surface on n-Si, the substrate was etched by HF and then was rinsed in deionised water using an ultrasonic bath for 10-15 min and finally was chemically cleaned according to method based on successive baths of methanol and acetone. Then, substrate was immediately placed in vacuum system for the processes [21]. High purity (99.999%) Al with a thickness of 500 nm was thermally evaporated from the tungsten filament onto the whole backside of the substrate at pressure of  $3.3 \times 10^{-6}$  mbar in vacuum pump system and ohmic contact was prepared by sintering evaporated Al at 450 °C for 15 min. Schottky contact was formed by vacuum thermal evaporation of Ag at pressure of approximately  $3.3 \times 10^{-6}$  mbar. The thickness of the metal was determined to be 1 µm. The current-voltage (I-V) measurements were performed by a 2400 KEITHLEY sourcemeter and GPIB data transfer card for current-voltage measurements are used and data are recorded by an interface. The impedance spectroscopy measurements were performed by use of HP 4194A impedance/Gain-phase analyzer.

# 3. Results and discussion

Fig. 1 shows the forward and reserve bias current–voltage characteristics of the Ag/SiO<sub>2</sub>/n-Si diode. The current–voltage characteristics of a metal–insulator–semiconductor (MIS) diode can be analyzed by the following relation [1,2],

$$I = I_0 \exp\left(\frac{q(V - IR_s)}{nkT}\right) \left[1 - \exp\left(-\frac{q(V - IR_s)}{kT}\right)\right]$$
(1)

where q is the electronic charge, n is the ideality factor,  $R_s$  is the series resistance, k is the Boltzmann constant and  $I_o$  is the saturation current defined by [1,2]

$$I_0 = AA^*T^2 \exp\left(-\alpha\chi^{0.5}\delta\right) \exp\left(-\frac{q\phi_{b0}}{kT}\right) \tag{2}$$

where A is the contact area,  $A^*$  is the Richardson constant and equals to  $112 \text{ A/cm}^2 \text{ K}^2$ , T is the temperature and  $\varphi_{b0}$  is the zero barrier height,  $\exp(-\alpha \chi^{0.5} \delta)$  is transmission coefficient across the thin interfacial layer,  $\alpha = (4\pi/h)(2m^*)^{1/2}$  is a constant, h is the Planck constant,  $m^*$  is the effective mass of the electrons  $(0.98m_0)$ ,  $\delta$  is the thickness of the interfacial layer,  $\chi$  is the effective tunneling barrier of the oxide layer. The ideality factor of the diode can be calculated by the following relation:

$$n = \frac{q}{kT} \frac{\mathrm{d}\ln(V - IR_{\mathrm{s}})}{\mathrm{d}\ln I} \tag{3}$$



Fig. 1. The forward and reserve bias current vs. voltage characteristics of the Ag/SiO<sub>2</sub>/n-Si diode.

The n and  $\varphi_b$  were calculated from slope and intercept of the Fig. 1 and were found to be 1.65 and 0.73 eV, respectively. The obtained ideality factor shows that Ag/n-Si structure obeys a metal-interfacial layer-semiconductor configuration rather than ideal Schottky barrier diode. Fig. 2 shows schematically the presence of surface and interface states in a MIS device [22]. At higher biases, the non-linearity of I-V characteristic of the diode indicates a continuum of interface states, in which interface states are at equilibrium with the semiconductor. Nevertheless,



Fig. 2. Surface and interface states in a MIS device [22].

 $Ag/SiO_2/n$ -Si diode exhibits good rectifying behavior with a relatively low leakage current density. There are several effects, which cause deviations of the ideal behavior and must be taken into account. These effects can be interface states and series resistance and these are important parameters for the diode performance. These parameters cause a downward curvature in the I-V characteristics at higher forward bias values. In such a case, Cheung's method can be used to obtain the barrier height, ideality factor and series resistance. Cheung's functions are expressed by [23]

$$\frac{\mathrm{d}V}{\mathrm{d}\ln I} = n\frac{kT}{q} + IR_{\mathrm{s}} \tag{4}$$

$$H(I) = V - n\frac{kT}{q} \ln\left(\frac{I}{AA^*T^2}\right) \tag{5}$$

where H(I) is written as

$$H(I) = n\phi_B + IR_s \tag{6}$$

In order to obtain  $\varphi_b$  and  $R_s$  values, the plots of  $\mathrm{d}V/\mathrm{d}\ln I$  and H(I) vs. I were plotted (Fig. 3a and b). The n and  $R_s$  values were determined from Fig. 3a and were found to be 1.91 and 974.6  $\Omega$ , respectively. Using obtained value of n, the barrier height and series resistance values were calculated from the plot of H(I) vs. I. The obtained  $\varphi_b$  and  $R_s$  values are 0.62 eV and 977  $\Omega$ , respectively. The difference in the values of ideality factor and barrier height obtained from the  $\mathrm{d}V/\mathrm{d}\ln I - I$  and H(I) - I plots is due to the pres-





Fig. 3. Plots of  $dV/d \ln I$  and H(I) vs. I of the Ag/SiO<sub>2</sub>/n-Si diode.

ence of series resistance, interfacial layer and existence of interface states. The interfacial layer causes a voltage drop across the interface. The ideality factor (1.91) of the Ag/SiO<sub>2</sub>/n-Si studied is lower than that of Au/SnO<sub>2</sub>/n-Si diode (3.10) [24] and difference between these ideality factors is due to interface inhomogeneities of the diodes.

The ideality factor of Ag/SiO<sub>2</sub>/n-Si leads to layer interfacial thickness of 36.05 Å [1,2]. The obtained insulator layer thickness is less than 50 Å, this suggests that direct tunneling is taking place in this MIS diode. The tunneling barrier height for the diode was calculated using tunneling factor via Eq. (2) and was found to be 0.34 eV. This indicates that the interface oxide affect the barrier height of the diode. The n value obtained from I-V characteristics of the diode is attributed to the presence of a thin interfacial insulator layer between the metal and semiconductor. The downward curvature at sufficiently higher voltages is caused by the effect of series resistance  $R_s$ , apart from the presence of the interface states [25]. The Ag/SiO<sub>2</sub>/n-Si diode can be further characterized using capacitance-voltage (C-V) characteristics. The C-V characteristics of the Ag/SiO<sub>2</sub>/n-Si diode at 10 kHz and 1 MHz frequencies are shown in Fig. 4. The shape of the C-V curve under 1 MHz indicates n-type behaviour. The capacitance increases with increasing positive voltage until accumulation steady state. The accumulation capacitance for the device was found to be 3.25 nF. This capacitance results from the native oxide layer between Si and metal. The voltage dependence on capacitance allows us to use the relation between capacitance and voltage given by [1]

$$\frac{1}{C^2} = \frac{2(V_{\text{bi}} + V)}{A^2 \varepsilon_{\text{s}} q N_{\text{D}}} \tag{7}$$

where  $V_{\rm bi}$  is the built-in potential,  $\varepsilon_{\rm s}$  is the dielectric constant of semiconductor and  $N_{\rm D}$  is the donor concentration. The barrier height can be obtained using the relation above. For this, we use the following relation [1]:



Fig. 4. C-V plots of the Ag/SiO<sub>2</sub>/n-Si diode at 10 kHz and 1 MHz frequencies.

$$q\phi_{b(C-V)} = qV_{bi} + kT \ln\left(\frac{N_c}{N_D}\right)$$
 (8)

where  $N_{\rm c}$  is the effective density of state in the band conduction of silicon ( $N_{\rm c}=2.8\times10^{19}\,{\rm cm}^{-3}$ ).  $N_{\rm D}$  was calculated from the slope of  ${\rm C}^{-2}{\rm -V}$  plot, as shown in Fig. 5 and was found to be  $1.17\times10^{14}\,{\rm cm}^{-3}$ . The value of  $V_{\rm bi}=0.17\,{\rm V}$  was calculated from the intercept of Fig. 5. The barrier height can be obtained from the C-V measurements using Eq. (8). The  $\phi_{b(C-V)}$  value was calculated using  $V_{\rm bi}$  and was found to be 0.50 eV. The  $\phi_{b(C-V)}$  value is lower than the  $\phi_{b(I-V)}$  value. This is probably due to the barrier inhomogeneities. It is seen that the barrier heights deduced from two techniques are not always the same. The discrepancy between  $\phi_{b(C-V)}$  and  $\phi_{b(I-V)}$  can be explained by distribution of Schottky barrier height due the inhomogeneities such as non-uniformity of the interfacial layer thickness and distributions of the interfacial charges [26,27]. The inhomogeneities affect apparent Schottky barrier height



Fig. 5. Plot of  $C^{-2}$ –V of the Ag/SiO<sub>2</sub>/n-Si diode.

as current across interface depends exponentially on Schottky barrier height and the current is sensitive to barrier distribution at the interface. The barrier height obtained from C-V method includes an average value of Schottky barrier heights of patches available in the contact. The determination of Schottky barrier height from I-V characteristics is only reliable if one can be confident that the current is determined by thermionic emission (TE) theory [28]. According to TE, forward current-voltage characteristic gives a good straight line and in turn, one obtains a reliable value of barrier height. We can evaluate that the value of barrier height obtained from C-V measurement for the diode studied is reliable.

The alternating current (AC) conductance can be expressed as [29]

$$G(f) = G_{\rm dc} + Df^{\rm s} \tag{9}$$

where  $G_{dc}$  is the direct current conductance, D is a constant and s is the exponent which lies  $0 \le s \le 1$ . Fig. 6 shows the conductance dependence on frequency for Ag/n-Si diode at different biases. The curves observed in figures exhibit two regions corresponding to different conduction mechanisms. In the first region, conductance does not change by frequency, i.e., direct current conductivity. Whereas in the second region the conductance increases with increasing frequency. The AC conductance of the Ag/n-Si diode is consistent with typical of hopping conduction in polycrystalline and amorphous materials. The s values at different biases were determined by fitting the Fig. 6 and s values were found as 0.45–0.55. The calculated s values confirm that hopping is the dominant mechanism of electron transport in the Ag/n-Si diode. These values suggest that empty probability of the traps changes with electric field applied. The s values suggest that 45–55% of traps are empty. Fig. 7 shows plots of  $C_p$ -f at different bias voltages. The capacitance of the diode decreases with increasing frequency. This suggests the presence of interface state traps inside



Fig. 6. The conductance vs. frequency plots of the Ag/SiO<sub>2</sub>/n-Si diode (0.0-0.30 V with steps of 0.02 V) at room temperature.



Fig. 7. The capacitance vs. frequency plots of the Ag/SiO<sub>2</sub>/n-Si diode (0.0-0.30 V with steps of 0.02 V) at room temperature.



Fig. 8. The real and imaginary parts of impedance vs. frequency plots of the Ag/SiO<sub>2</sub>/n-Si diode (0.0–0.30 V with steps of 0.02 V) at room temperature.

the diode. Fig. 8a and b show the real and imaginary parts of the complex impedance at different bias voltages. It is well known that the complex impedance for the diode is expressed as

$$Z^* = \text{Re}(Z) + i\text{Im} \tag{10}$$

where Re(Z) and Im(Z) are real and imaginary parts of the complex impedance, respectively.

In literature, the real and imaginary parts of the complex impedance are expressed as

$$Re(Z) = R_{s} + \frac{R_{p}}{1 + (\omega/\omega_{0})^{2}}$$
(11)

and

$$-\operatorname{Im}(Z) = \frac{R_{p}(\omega/\omega_{0})}{1 + (\omega/\omega_{0})^{2}} \tag{12}$$

where  $\omega_0 = 1/R_p C_p$ . At lower frequency, the real part of impedance for the diode indicates a plateau region. In this region, the complex impedance results from interface properties of the diode and the impedance decreases as bias voltage increases. After the plateau region, the impedance decreases drastically with increasing frequency. The imaginary part of the impedance shows a peak maximum, suggesting a relaxation mechanism. The position of this peak shifts to higher frequencies. This suggests that the relaxation frequency is shifted to increasing bias voltages. The relaxation time dependence of bias voltage is shown in Fig. 9 and  $\tau$  values decreases with bias voltage. This suggests that the orientation of electrical charges in the interface is facilitated by bias voltage. The relaxation mechanism for the diode can be analyzed by Cole and Cole curves. Fig. 10 shows Cole-Cole plots at different voltages. Cole-Cole plot indicates a single semicircle for various voltages. In the complex plane, radius of semicircle is decreasing with increasing bias voltages. The parallel resistance  $R_p$  and capacitance  $C_p$  values were determined from



Fig. 9. Plot of  $\tau$ –V of the Ag/SiO<sub>2</sub>/n-Si diode.

the Cole–Cole plots and plots of  $R_p$ – $C_p$  vs. V are shown in Fig. 11. The  $C_p$  values are almost constant with bias voltage. The  $R_p$  values decreases with increasing bias voltages.

As seen in Fig. 4, the curve at low frequency (10 kHz) shows a peak at around 2.08 V. This peak is due to the contribution from the interface states present at the Schottky interface and also due to the injected minority carriers from the back contact [30]. It is evident from the Fig. 4 that the low frequency characteristics are more sensitive to the interface states [31]. Considering that the interface states are continuously distributed in the energy gap and the expression for the effective capacitance is expressed as

$$\frac{1}{C_{\text{total}}} = \frac{1}{C_{\text{d}}} + \frac{1}{qD_{\text{it}} + \frac{\varepsilon_{\text{i}}/\delta}{1 + \alpha^2 R^2(\varepsilon_{\text{i}}/\delta)^2}}$$
(13)

where  $R_{\rm t}$  is the resistance due to tunneling of carrier through the interface,  $C_{\rm d}$  is the depletion capacitance,  $D_{\rm it}$  is the interface state density,  $\delta$  and  $\varepsilon_{\rm i}$  are thickness and permittivity of the interfacial layer, respectively. It is evaluated that the interface states respond to the alternating current signal especially at low frequency (<10 kHz) and it has



Fig. 10. Cole–Cole plots of the  $Ag/SiO_2/n-Si$  diode (0.0-0.30 V) with steps of 0.02 V) at room temperature.



Fig. 11. Plots of  $R_p$ – $C_p$  vs. V of the Ag/SiO<sub>2</sub>/n-Si diode.

been shown in Eq. (13) that the capacitance contribution from the  $D_{\rm it}$  at a low frequency is nearly  $qD_{\rm it}$  [32]. In the literature, the density of the interface states can be calculated from the capacitance–voltage measurements, in which capacitance–voltage measurements were performed at 10 kHz and 1 MHZ frequencies to determine interface states [33,34]. The capacitance of the interfacial layer is effectively in series in with capacitance of the depletion region. For the MIS diode having interfaces, the ideality factor is higher than unity. The density of the interface states at equilibrium with semiconductor for a MIS structure can be determined by the following relation [35]:

$$D_{\rm it} = \frac{\varepsilon_{\rm i}/\delta}{qC_{\rm HF}} \frac{C_{\rm HF} - C_{\rm LF}}{C_{\rm LF} - \varepsilon_{\rm i}/\delta} \sqrt{q\varepsilon_{\rm s}N_a/2\psi_{\rm s}}$$
 (14)

where  $C_{\rm HF}$  and  $C_{\rm LF}$  are high and low frequency capacitances given by the relations

$$C_{\rm LF} = \frac{\left(qD_{\rm it} + \sqrt{\frac{q\varepsilon_{\rm s}N_{\rm D}}{2\psi_{\rm s}}}\right)}{\left(1 + (qIR_{\rm s}/kT) + \frac{\delta}{\varepsilon_{\rm i}}\left(q^2D_{\rm it} + \sqrt{\frac{q\varepsilon_{\rm s}N_{\rm D}}{2\psi_{\rm s}}}\right)\right)}$$
(15)



Fig. 12. Variation of  $D_{\rm it}$  values with forward applied voltage for the Ag/SiO<sub>2</sub>/n-Si diode.

and

$$C_{\rm HF} = \frac{\sqrt{\frac{q\varepsilon_{\rm s}N_{\rm D}}{2\psi_{\rm s}}}}{\left(1 + (qIR_{\rm s}/kT) + \frac{\delta}{\varepsilon_{\rm i}}\left(\sqrt{\frac{q\varepsilon_{\rm s}N_{\rm D}}{2\psi_{\rm s}}}\right)\right)}$$
(16)

where  $\psi_s$  is the surface potential. The interface density  $D_{\rm it}$  was calculated from the C-V curves and is shown in Fig. 12. The interface density  $D_{\rm it}$  ranges from  $1.66 \times 10^{11}$  eV<sup>-1</sup> cm<sup>-2</sup> to  $0.18 \times 10^{11}$  eV<sup>-1</sup> cm<sup>-2</sup>. The interface density  $D_{\rm it}$  of the Ag/SiO<sub>2</sub>/n-Si studied is lower than that of Au/SnO<sub>2</sub>/n-Si diode. This suggests that the interface oxide layer between metal and semiconductor modifies the interface state properties of the diode.

# 4. Conclusions

The current–voltage and capacitance voltage characteristics of Ag/SiO $_2$ /n-Si Schottky diode have been investigated. The obtained results suggest that Ag/n-Si structure obeys a metal–interface layer–semiconductor configuration rather than the ideal Schottky barrier diode. The interfacial oxide layer modifies the electronic parameters of Ag/n-Si/Schottky diode. The interface state density was found to vary from  $1.66 \times 10^{11} \, \text{eV}^{-1} \, \text{cm}^{-2}$  to  $0.18 \times 10^{11} \, \text{eV}^{-1} \, \text{cm}^{-2}$ .

# References

- S.M. Sze, Physics of Semiconductor Devices, second ed., Wiley, New York, 1981.
- [2] E.H. Rhoderick, R.H. Williams, Metal–Semiconductor Contacts, second ed., Oxford University Press, Oxford, 1988.
- [3] J.H. Warner, U. Rau, in: J.F. Luy et al. (Eds.), Springer Series in Electronics and Photonics, vol. 32, 1994.
- [4] Fahrettin Yakuphanoglu, Physica B 394 (2007) 23.
- [5] H.C. Card, E.H. Rhoderick, J. Phys. D 4 (1971) 1589.
- [6] H.A. Çetinkara et al., Eur. Phys. J. Appl. Phys. 6 (1999) 89.
- [7] K. Akkilic et al., Solid State Electron. 125 (2003) 551.
- [8] P. Chattopadhyay, Solid State Electron. 37 (1994) 1759.
- [9] P. Chattopadhyay, B. Ray Chaudhuri, Solid State Electron. 35 (1992) 1023
- [10] P. Cova, A. Singh, Solid State Electron. 33 (1990) 11.
- [11] Ş. Karataş, A. Türüt, Physica B 381 (2006) 199.
- [12] M. Saglam, E. Ayyildiz, A. Gumus, A. Turut, H. Efeoglu, S. Tuzemen, Appl. Phys. A 62 (1996) 269.
- [13] S. Hardikar, M.K. Hudait, P. Modak, S.B. Krupanidhi, N. Padha, Appl. Phys. A 68 (1999) 49.
- [14] R. Castagne, A. Vapaille, Surf. Sci. 28 (1) (1971) 157.
- [15] E.H. Nicollian, J.R. Brews, MOS Physics and Technology, John Wiley and Sons, New York, 1982.
- [16] H. Deuling, E. Klausmann, A. Goetzberger, Solid State Electron. 15 (5) (1972) 559.
- [17] U. Kelberlau, R. Kassing, Solid State Electron. 22 (1) (1979) 37.
- [18] M.O. Aboelfotoh, J. Appl. Phys. 69 (5) (1991) 3351.
- [19] M. Depas, R.L. Van Meirhaeghe, W.H. Laflere, F. Cardon, Solid State Electron. 37 (3) (1994) 433.
- [20] Ş. Altındal, A. Tataroğlu, İ. Dökme, Sol. Energy Mater. Sol. Cell. 85 (2005) 345.
- [21] M. Okutan, E. Basaran, F. Yakuphanoglu, Appl. Surf. Sci. 252 (5) (2005) 966.
- [22] D.L. Lile, in: C.W. Wilmsen (Ed.), Physics and Chemistry of III–V Compound Semiconductor Interfaces, Plenum Press, New York, 1985, Chapter 6.

- [23] S.K. Cheung, N.W. Cheung, Appl. Phys. Lett. 49 (1986) 85.
- [24] M. Özer, D.E. Yıldız, Ş. Altındal, M.M. Bülbül, Solid State Electron. 51 (2007) 941.
- [25] A. Tataroğlu, Ş. Altındal, Microelectro. Eng. 85 (2008) 233.
- [26] E.H. Nicollian, A. Goetzbesrger, Appl. Phys. Y. P. Lett. 7 (1965) 216.
- [27] Y.P. Song, R.L. Van Meirhaeghe, W.H. Laflere, F. Cardon, Solid State Electron. 29 (6) (1986) 633.
- [28] A. Tataroğlu, Ş. Altındal, Microelectron. Eng. 83 (2006) 582.
- [29] S.R. Elliot, Adv. Phys. 36 (1997) 135.
- [30] M.A. Green, J. Shewchun, J. Solid-State Electron. 16 (1993) 1141.
- [31] A.R. Saha, S. Chattopadhyay, R. Das, C. Bose, C.K. Maiti, Solid State Electron. 50 (2006) 1269.
- [32] J. Werner, K. Ploog, J. Quesser, J. Phys. Rev. Lett. 57 (1983) 1080.
- [33] A.R. Saha, S. Chattopadhyay, G.K. Dalapati, C. Bose, C.K. Maiti, Mater. Sci. Semiconduct. Process. 8 (2005) 249.
- [34] S. Chattopadhyay, L.K. Bera, S.K. Ray, P.K. Bose, C.K. Maiti, Thin Solid Films 335 (1998) 142.
- [35] S. Chattopadhyay, L.K. Bera, S.K. Ray, P. K. Bose, D. Dentel, L. Kubler, J. Mater. Sci. Mater. El. 9 (1998) 403.