

### Available online at www.sciencedirect.com







# The interface state energy distribution from capacitance—frequency characteristics of gold/n-type Gallium arsenide Schottky barrier diodes exposed to air

A.F. Özdemir<sup>a</sup>, A. Türüt<sup>b,\*</sup>, A. Kókçe<sup>a</sup>

<sup>a</sup>Department of Physics, Faculty of Sciences and Arts, Süleyman Demirel University, Isparta, Turkey <sup>b</sup>Department of Physics, Faculty of Sciences and Arts, Atatürk University, Erzurum, Turkey

Received 26 November 2002; received in revised form 26 November 2002; accepted 5 December 2002

#### Abstract

A study on gold/n-type Gallium arsenide (Au/n-GaAs) Schottky barrier diode (SBD) parameters with and without thin native oxide layer fabricated on n-type GaAs was made. The native oxide layer for metal/oxide/semiconductor (MIS) SBD was obtained by exposing the chemically cleaned GaAs surface to clean room air for 30 days, before metal evaporation. The values of 1.089 and 0.730 eV for the ideality factor and barrier height of the reference Au/n-GaAs SBD were obtained, respectively, and the values of 1.427 and 0.671 eV for the MIS and SBD, respectively. We calculated the density distribution and time constant of the interface states from the capacitance–frequency measurements using the Schottky capacitance spectroscopy method. The interface state density  $N_{\rm ss}$  of the diodes has an exponential rise with bias from the midgap towards the top of the conduction band; for example, from  $1.20 \times 10^{10}$  cm<sup>-2</sup> eV<sup>-1</sup> in ( $E_{\rm c}$ -0.730) eV to  $3.41 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> in ( $E_{\rm c}$ -0.470) eV for reference diode, and from  $1.47 \times 10^{10}$  cm<sup>-2</sup> eV<sup>-1</sup> in ( $E_{\rm c}$ -0.671) eV to  $1.68 \times 10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup> in ( $E_{\rm c}$ -0.411) eV for the MIS diode.

PACS: 73.30.+y; 73.40.Ns

Keywords: Gallium arsenide; Interfaces; Metal/oxide/semiconductor structure; Metallization; Schottky barrier

# 1. Introduction

There are currently a vast number of experimental study reports on characteristic parameters such as barrier height and ideality factor in a great variety of metalsemiconductor (MS) contacts [1–16]. The popularity of such studies, rooted in their importance to the semiconductor industry, does not assure uniformity of the results or of the interpretation. The semiconductor crystal surfaces are usually covered with layers of native oxides and organic contaminants in the laboratory environment. In many cases, the barrier heights obtained on cleaved and chemically prepared semiconductor surfaces indicate the presence of an interfacial layer [6–16]. The layer-by-layer growth of the native oxide layer that is inevitably present on chemically prepared semiconductor

E-mail address: aturut@atauni.edu.tr (A. Türüt).

surfaces thus occurs even when it is exposed to clean room air [6-13]. Furthermore, the interfacial native oxide layer thickness between metal and semiconductor is dependent on exposure time of the semiconductor surface to residual gases in the case of chemically cleaned substrates [6–13]. Turner and Rhoderick [10] observed no difference in Schottky barrier heights (SBH) on cleaved and etched surfaces for gold and nickel but a significant decrease on the etched surfaces for copper, silver and aluminum, and they also studied the effect of ageing in Au/n-Si diodes. Vanalme et al. [11] determined the distribution of SBH over the contact area in Au/III-V semiconductor diodes using ballistic electron emission microscopy. Their samples with chemical pretreatment in aqueous HF or HCl solutions showed changes in the barrier height distribution.

As mentioned above, the understanding of the detailed mechanisms of the oxidation, reduction and etching processes involved in wafer cleaning is essential for

<sup>\*</sup>Corresponding author. Tel.: +90-442-231-4171; fax: +90-442-236-0948.

high device yield. Moreover, after the device fabrication, its performance and stability depending on time are important matters in the device manufacturing. Therefore, the purpose of this paper is to characterize the density distribution and relaxation time of the interface states from the capacitance–frequency–voltage (C-f-V) characteristics of the reference and metal–insulating–semiconductor (MIS) gold/n-type Gallium arsenide (Au/n-GaAs) Schottky barrier diodes (SBDs) prepared by exposing to clean room air for 30 days.

# 2. Experimental procedure

The samples (SBDs) were prepared using cleaned and polished n-GaAs (as received from the manufacturer) with (1 0 0) orientation and  $2-5\times10^{17}$  cm<sup>-3</sup> carrier concentrations. Before making contacts, the n-GaAs wafer was dipped in  $5H_2SO_4 + H_2O_2 + H_2O$  solution for 1.0 min to remove any surface damaged layer and undesirable impurities and then in  $H_2O + HCl$  solution. Following a rinse in de-ionized water of 18 M $\Omega$ , the wafer was dried with high-purity nitrogen and inserted into the deposition chamber immediately after the etching process. For ohmic contacts, Au-Ge (88%, 12%) was evaporated on the back of the wafer in a vacuumcoating unit of 10<sup>-5</sup> Torr. After that, low resistance ohmic contacts were formed by thermal annealing at 450 °C for 3 min in flowing N<sub>2</sub> in a quartz tube furnace. The native oxide layer for metal/oxide/semiconductor (MIS) diode was obtained by exposing the chemically cleaned GaAs surface to clean room air for 30 days, before Schottky contact formation. The Schottky contacts were made by evaporation of Au as dots with a diameter of approximately 1.35 mm onto all of the n-GaAs surfaces. The current-voltage (I-V) and C-Vand impedance characteristics were measured using a HP 4140B picoampermeter and a HP model 4192A LF impedance analyzer, respectively, at the room temperature and in the dark.

## 3. Results and discussion

When the SBDs with a thin interfacial layer (MIS) are considered, it is assumed that the forward bias current of the device is due to thermionic emission current and it can be expressed as [2]

$$I = I_0 \exp\left(\frac{qV}{nkT}\right) \left[1 - \exp\left(-\frac{qV}{kT}\right)\right],\tag{1}$$

where

$$I_0 = AA * T^2 \exp\left(-\frac{q\Phi_b}{kT}\right), \tag{2}$$

is the saturation current density,  $\Phi_b$  is the barrier height



Fig. 1. The forward and reverse bias current vs. voltage characteristics of the reference and MIS (metal/oxide/semiconductor—the sample exposed to clean room air for 30 days) Au/n-GaAs Schottky diodes, at room temperature. The values of 1.089 and 0.730 eV, and 1.427 and 0.671 eV for the ideality factor and barrier height of the reference and MIS diodes, respectively, these values were calculated from the y-axis intercept and slope of the linear region of the semilog-forward bias plot.

at zero bias,  $A^*$  is the effective Richardson constant and equals to 8.16 A/cm<sup>2</sup> K<sup>2</sup> for n-type GaAs; A is the diode area; n is an ideality factor that is a measure of conformity of the diode to pure thermionic emission and is calculated from the slope of the straight line region of the forward bias  $\ln I - V$  characteristics through the relation

$$n = \frac{q}{kT} \frac{\mathrm{d}V}{\mathrm{d}(\ln I)}.$$
 (3)

If n is equal to one, pure thermionic emission occurs. However, n has usually a value greater than unity.

The curves in Fig. 1 show the experimental semilogforward and reverse bias I-V characteristics of the reference and MIS samples Au/n-GaAs SBDs. The MIS SBD was obtained by exposing the chemically cleaned GaAs surface to clean room air for 30 days, before formation of Schottky contact. The barrier height value of Au/n-GaAs SBDs was calculated with the help of Eq. (2) from the y-axis intercepts of the semilog-forward bias I-V plots, and the value of the ideality factor nwas obtained using Eq. (3) from the linear region of these plots. The values of 1.089 and 0.730 eV for the ideality factor and barrier height of the reference sample were obtained, respectively, and the values of 1.427 and 0.671 eV for the MIS diode, respectively. The value of 1.427 of n for MIS Schottky contact indicates the presence of an insulator layer on the n-GaAs surface [6–13]. For a sufficiently thick interface layer, the interface states are in equilibrium with the semiconductor (the n-GaAs substrate) and they cannot interact with the metal [2-4,7-9,15,16]. For MS contacts it is known that the contact characteristics are controlled by Fermi level pinning due to the interface states. That is, it can be concluded that the barrier height determined from the I-V characteristics is controlled by the interface states in equilibrium with the semiconductor.

If measurements are carried out at sufficiently high frequencies,  $\omega$ , (such that lifetime,  $\tau$ , is much larger than  $\omega^{-1}$ ) the charge at the interface states cannot follow an a.c. signal. This will occur when the time constant is too long to permit the charge to move in and out of the states in response to an applied signal [2,8,15,16]. Thus, in an ideal Schottky diode, the depletion layer capacitance can be expressed as [2,8]

$$C^{-2} = 2(V_{do} + V)/q\varepsilon_{s}A^{2}N_{d}$$

$$\tag{4}$$

and

$$\frac{\mathrm{d}(C^{-2})}{\mathrm{d}V} = \frac{2}{q\varepsilon_{\mathsf{c}}A^{2}N_{\mathsf{d}}}\tag{5}$$

where A is the area of the diode,  $V_{do}$  is the diffusion potential at zero bias and is determined from the extrapolation of the linear  $C^{-2}-V$  plot to the V axis.

Furthermore, the capacitance for a MIS Schottky diode with the interfacial layer is represented by [8]

$$\frac{1}{C^2} = \frac{2(\Phi_b - C_2 V - V_n)}{q C_2^2 \varepsilon_s A^2 N_d}$$
 (6)

Furthermore, as can be seen from this expression, the  $C^{-2}$  vs. V plot is a straight line whose intercept with V axis gives the value of  $V_0$  and the slope gives the value of  $C_2$ . The  $C_2$  is a parameter inverse of the ideality factor n.  $V_n$  is the potential difference between the Fermi level and the bottom of the conduction band in the neutral region of n-GaAs and can be calculated knowing the carrier concentration of the ideal diode  $N_d$ . Thus,  $C_2$ , respectively, can be given as follows:

$$C_2 = \frac{1}{n} = \frac{2}{q \varepsilon_s A^2 N_d \left[ d(C^{-2})/dV \right]}.$$
 (7)

Since we know values of the Fermi energy and  $C_2$ , the barrier height for a Schottky diode with the interfacial layer can be calculated from [8]

$$\Phi_{\rm b} = C_2 V - V_{\rm n},\tag{8}$$

where Fig. 2 shows the reverse bias  $C^{-2}$ –V (1.0 MHz) characteristics of the ideal (the reference diode) and



Fig. 2. The reverse bias  $C^{-2}-V$  curves of the reference and metal/oxide/semiconductor (MIS—the sample exposed to clean room air for 30 days) Au/n-GaAs Schottky diodes, at 1.0 MHz and room temperature.

MIS Au/n-GaAs Schottky diodes made by us. Using Eq. (7), the values of  $1/C_2=n=1.30$  and  $N_{\rm d}=1.486\times10^{17}$  cm<sup>-3</sup> for the reference Schottky contact were obtained from its experimental reverse bias  $C^{-2}$ –V. The value of  $N_{\rm d}=1.935\times10^{17}$  cm<sup>-3</sup> of the reference diode (Fig. 2) was used in Eq. (7) for calculating  $C_2$  value of the MIS diode. An intercept voltage value ( $V_0$ ) of 0.731 V for the MIS Schottky diode was determined, and thus a barrier height value of 0.760 eV from Eq. (8), where  $V_{\rm n}=0.029$  V was determined approximately using the experimental doping concentration above. An intercept voltage value ( $V_0$ ) of 0.768 V for the reference Schottky diode was determined, and thus a barrier height value of 0.790 eV, where  $V_{\rm n}=0.022$  V.

As can be seen, the C-V curves gave  $\Phi_b$  values higher than those derived from I-V measurements as expected. Although this discrepancy could be explained by the existence of an interfacial layer or trap states in the semiconductor, the existence of the barrier inhomogeneity offers another explanation [2,8,16–18]. The capacitance C is insensitive to potential fluctuations on a length scale of less than the space-charge width and the C-V method averages over the whole area and measures to describe SBD. The d.c. current I across the interface depends exponentially on  $\Phi_b$ . Any spatial variation in the barriers causes the current I to flow preferentially through the barrier minima. Consequently, for an inhomogeneous interface, the spatial variations of band bending  $V_n$  and barrier height  $\Phi_b$  result in different SBH for the current and capacitance [4,17,18].

Now, let us calculate the density distribution of the interface states from the capacitance–frequency meas-



Fig. 3. The experimental forward bias capacitance plot as a function of the frequency with bias voltage as a parameter of the reference Au/n-GaAs Schottky diode, at room temperature (0.00–0.24 V with steps of 0.02 V).

urements of the diodes using the Schottky capacitance spectroscopy (SCS) method. The capacitance measurement is one of the most important methods for obtaining information on the interface of the Schottky contacts. The SCS is a measurement technique that can provide the required accuracy in determining the variation of the interface state capacitance as a function of the forward bias at low frequency [15–29]. In general, the interface states in equilibrium with the semiconductor do not contribute to the capacitance at sufficiently high frequencies because the charge at the interface states cannot follow the a.c. signal. In this case, the SBD has the space-charge capacitance only. At low frequencies, the contribution of the interface states to diode capacitance decreases toward high frequencies. Experimental capacitance corresponding to low frequency in the data obtained from the C-f measurements approximately equals to the sum of the space-charge capacitance  $(C_{sc})$ and the interface capacitance  $(C_{ss})$  [17,19–29]. Thus, the capacitance of the devices depending on frequency is given as follows [15,19–28]:

$$C = C_{\rm sc} + C_{\rm ss}$$
 (at low frequency) (9)

$$C \cong C_{sc}$$
 (at high frequency) (10)

According to Nicollian and Goetzberger [19], the interface state capacitance can be described as:

$$C_{\rm ss} = AqN_{\rm ss} \frac{\arctan(\omega \tau)}{\omega \tau} \tag{11}$$

where  $\tau$  is time constant and can be written as

$$\tau = \frac{1}{v_{\text{th}} \sigma N_{\text{d}}} \exp\left(\frac{qV_{\text{d}}}{kT}\right) \tag{12}$$

where  $\sigma$  is the cross-section of interface states,  $v_{\rm th}$  the thermal velocity of carrier and  $N_{\rm d}$  the doping concentration. The interface state density for small values of  $\omega\tau$  equals to [15,19–29]

$$N_{\rm ss} = \frac{C_{\rm ss}}{qA} \tag{13}$$

where A is the diode area. The interface state capacitance  $C_{\rm ss}$  is determined from the vertical axis intercept of  $C_{\rm ss}$ -f plots.

In n-type semiconductors, the energy of the interface states  $E_{\rm ss}$  with respect to the bottom of the conduction band at the surface of the semiconductor is given by [15,20]

$$E_c - E_{ss} = q\Phi_b - qV. \tag{14}$$

Figs. 3 and 4 show the measured capacitance–frequency (C-f) for the reference and MIS diodes with steps of 0.02 V, respectively. As have been seen from the figures, the higher values of capacitance at low frequencies are due to excess capacitance resulting from the interface states that can follow the a.c. signal. As the frequency was increased further, the diode capacitance first decreased and then became almost constant. A near constant value of the capacitance resulting in the intermediate frequency region means the case where a much small part of the interface states can only follow the signal.

At a given forward bias, the value of the space-charge capacitance in high frequency region of the experimen-



Fig. 4. The experimental forward bias capacitance plot as a function of the frequency with bias voltage as a parameter of the MIS Au/n-GaAs Schottky diode, at room temperature (0.00–0.24 V with steps of 0.02 V).



Fig. 5. The forward bias interface state capacitance plot as a function of the frequency at bias voltages of 0.14 and 0.20 V for the reference and MIS Au/n-GaAs Schottky diodes, respectively, at room temperature. The dashed lines represent best fits of Eq. (14) to the experimental values  $C_{\rm ss}$ –f to obtain the relaxation time of the interface state density  $\tau$ .

tally obtained forward bias C-f plots are subtracted from the experimental junction capacitance C, thus the interface states capacitance  $C_{ss}$  is obtained, then  $C_{ss}-f$ plots for the diodes (Fig. 5). In the plateau region, Eq. (13) is applicable and the value of the interface state density  $N_{ss}$  for each applied bias voltage can be deduced directly from the ordinate of the plateau. Then, we fitted Eq. (11) to the experimental values  $C_{ss}$ -f to obtain relaxation time of the interface state density  $\tau$  (the dashed lines in Fig. 5) [20–29]. Based on our results, there is a good agreement between experimental and theory. To obtain the dependence of  $N_{\rm ss}$  and  $\tau$  on the bias, the fitting procedure was repeated for various values of the bias voltage as in Fig. 5. The dependence of  $N_{\rm ss}$  and  $\tau$  on the bias was converted to a function of  $E_{\rm ss}$  using Eq. (14) and these plots are shown in Figs. 6 and 7, respectively.

As can be seen from Fig. 6, the interface state density  $N_{\rm ss}$  has an exponential rise with bias from the midgap towards the top of the conduction band for each diodes; for example, from  $1.20\times10^{10}~{\rm cm^{-2}\,eV^{-1}}$  in  $(E_{\rm c}-0.730)~{\rm eV}$  to  $3.41\times10^{12}~{\rm cm^{-2}\,eV^{-1}}$  in  $(E_{\rm c}-0.470)~{\rm eV}$  for the reference diode, and from  $1.47\times10^{10}~{\rm cm^{-2}\,eV^{-1}}$  in  $(E_{\rm c}-0.671)~{\rm eV}$  to  $1.68\times10^{13}~{\rm cm^{-2}\,eV^{-1}}$  in  $(E_{\rm c}-0.411)~{\rm eV}$  for MIS diode. The values obtained for  $N_{\rm ss}$  are of the same order as those reported by some authors for metal/Schottky diodes [15,16,21–28,30–35]. Furthermore, as can be seen from Fig. 7, the relaxation time of the interface state density for the reference has an exponential rise with bias from the midgap towards the top of the conduction band, that



Fig. 6. The energy distribution curves of the interface states obtained from the low  $C_{\rm ss}$ –f characteristics for the reference and MIS Au/n-GaAs Schottky diodes.

is, it ranges from  $2.80\times10^{-5}$  s in  $(E_{\rm c}-0.730)$  eV to  $6.35\times10^{-3}$  s in  $(E_{\rm c}-0.470)$  eV for reference diode. For the MIS diode, the relaxation time has an exponential rise with bias from  $3.50\times10^{-5}$  s in  $(E_{\rm c}-0.671)$  eV to  $4.51\times10^{-3}$  s in  $(E_{\rm c}-0.570)$  eV, and it remains about unchanged in the range  $3.52\times10^{-3}-4.23\times10^{-3}$  s from  $(E_{\rm c}-0.570)$  eV to  $(E_{\rm c}-0.411)$  eV, that is, we can state that the relaxation time about saturates from  $(E_{\rm c}-0.570)$  eV to  $(E_{\rm c}-0.411)$  eV for the MIS diode.

## 4. Conclusion

In conclusion, the ideality factor values of 1.089 and 1.427 for the reference and MIS diodes were obtained



Fig. 7. The energy distribution curves of time constant of the interface states obtained from the low  $C_{\rm ss}$ -f characteristics for the reference and MIS Au/n-GaAs Schottky diodes.

from the forward bias I-V characteristics. The value of 1.427 of n for MIS Schottky contact was attributed to the presence of a native oxide layer on the n-GaAs surface. Furthermore, the energy distribution curves of the interface states and their relaxation time were determined from the experimental low C-f characteristics. The interface state density for each two diodes has an exponential rise with bias from the midgap towards the bottom of the conduction band. Moreover, the relaxation time for the MIS showed an exponential rise with bias from  $(E_c-0.671)$  eV to  $(E_c-0.570)$  eV while it remains about unchanged from  $(E_c-0.570)$  eV to  $(E_c-0.411)$  eV. But, the relaxation time for the reference has an exponential rise with bias from the midgap towards the top of the conduction band.

## References

- R.E. Balderas-Navarro, K. Hingerl, W. Hilber, D. Stifter, A. Bonanni, H. Sitter, J. Vac. Sci. Technol. B 18 (2000) 2224.
- [2] H. Rhoderick, R.H. Williams, Metal–Semiconductor Contacts, Clerendon, Oxford, 1988, pp. 73–99.
- [3] T.G.G. Maffeis, M.C. Simmonds, S.A. Clark, F. Peiro, P. Haines, P.J. Parbrook, J. Phys. D: Appl. Phys. 33 (2000) L115.
- [4] J. Brillson, Sur. Sci. Rep. 2 (1982) 123.
- [5] R.T. Tung, Mat. Sci. Eng. R 35 (2001) 1–138.
- [6] A. Gümüs, A. Türüt, N. Yalçin, J. Appl. Phys. 91 (1) (2002) 245
- [7] G.M. Vanalme, R.L. Van Meirhaeghe, F. Cordon, P. Van Daele, Semicond. Sci. Technol. 12 (1997) 907.
- [8] A. Türüt, N. Yalçin, M. Saglam, Solid-State Electron. 35 (1992) 835.
- [9] M. Biber, M. Cakar, A. Turut, J. Mater. Sci.-Mater. Elect. 12 (2001) 575.
- [10] M.J. Turner, E.H. Rhoderick, Solid-State Electron. 11 (1968)
- [11] G.M. Vanalme, L. Goubert, R.L. Van Meirhaeghe, F. Cardon, P. van Daele, Semicon. Sci. Technol. 14 (1999) 871.

- [12] C. Temirci, B. Bati, M. Saglam, A. Türüt, Appl. Surf. Sci. 172 (2001) 1.
- [13] M. Morita, T. Ohmi, E. Hasegawa, M. Kawakami, M. Ohwada, J. Appl. Phys. 68 (1990) 1272.
- [14] A.E. Bolotnikov, S.E. Boggs, C.M.H. Chen, W.R. Cook, F.A. Harrison, S.M. Schindler, Nucl. Instrum. Meth. A 482 (2002) 395.
- [15] A. Singh, Solid-State Electron. 28 (1985) 223.
- [16] P. Cova, A. Singh, A. Medina, R.A. Masut, Solid-State Electron. 42 (1998) 477.
- [17] J.P. Sullivan, R.T. Tung, M.R. Pinto, W.R. Graham, J. Appl. Phys. 70 (1991) 7403.
- [18] J.H. Werner, H.H. Güttler, J. Appl. Phys. 69 (1991) 1522.
- [19] E.H. Nicollian, A. Goetzberger, Bell Sys. Tech. 46 (1967) 1055.
- [20] B. Bati, Ç. Nuhoglu, M. Saglam, E. Ayyildiz, A. Türüt, Physica Scripta 61 (2000) 209.
- [21] E. Ayyildiz, Ç. Nuhoglu, A. Turut, J. Electron. Mater. 31 (2002) 119.
- [22] F. Chekir, C. Barret, A. Vapaille, J. Appl. Phys. 54 (1983)
- [23] S. Berberrich, P. Godignon, M.L. Locatelli, J. Millan, H.L. Hartnagel, Solid-State Electron. 42 (1998) 915.
- [24] S. Pandey, S. Kal, Solid-State Electron. 42 (1998) 943.
- [25] H. Tseng, C. Wu, Solid-State Electron. 30 (1987) 383.
- [26] M. Zamora, G.K. Reeves, G. Gazecki, J. Mi, C.Y. Yang, Solid-State Electron. 43 (1999) 801.
- [27] P. Chattopadhyay, B. RayChaudhuri, Solid-State Electron. 36 (1993) 605.
- [28] M. Çakar, Y. Onganer, A. Türüt, Synth. Met. 126 (2002) 213.
- [29] N.D. Nguyen, M. Germain, M. Schmeits, B. Schineller, M. Heuken, J. Appl. Phys. 90 (2001) 985.
- [30] J.H. Werner, K. Ploog, H.J. Queisser, Phys. Rev. Lett. 57 (1986) 1080.
- [31] D. Tripathi, P.C. Srivastava, S. Chandra, Solid-State Electron. 35 (1992) 1185.
- [32] A. Ahaitouf, A. Bath, Thin solid Films 342 (1999) 136.
- [33] Zs.J. Horváth, Appl. Phys. Lett. 54 (1989) 931.
- [34] Zs.J. Horváth, J. Appl. Phys. 63 (1988) 976.
- [35] M. Passlack, M. Hong, J.P. Mannaerts, Solid-State Electron. 39 (1996) 1133.