## Increase in current density for metal contacts to n-germanium by inserting TiO<sub>2</sub> interfacial layer to reduce Schottky barrier height

J.-Y. Jason Lin, 1,a) Arunanshu M. Roy, 1 Aneesh Nainani, 1 Yun Sun, 2 and Krishna C. Saraswat 1

<sup>1</sup>Department of Electrical Engineering, Stanford University, Stanford, California 94305, USA <sup>2</sup>Stanford Synchrotron Radiation Lightsource, SLAC National Accelerator Laboratory, Menlo Park, California 94025, USA

(Received 11 January 2011; accepted 15 February 2011; published online 3 March 2011)

Metal contacts to n-type Ge have poor performance due to the Fermi level pinning near the Ge valence band at metal/Ge interfaces. The electron barrier height can be reduced by inserting ultrathin dielectrics at the metal-semiconductor interface. However, this technique introduces tunneling resistance from the large conduction band offset (CBO) between the insulator and Ge. In this work, the CBO between  $TiO_2$  and Ge is estimated to range from -0.06 to -0.26 eV so tunneling resistance can be reduced. By inserting 7.1 nm  $TiO_2$  between Al and n-Ge, current densities increased by about  $900 \times$  at 0.1 V and  $1200 \times$  at -0.1 V compared to contacts without  $TiO_2$ . © 2011 American Institute of Physics. [doi:10.1063/1.3562305]

Germanium is a promising material to replace silicon as the channel material in metal oxide semiconductor field effect transistors (MOSFETs) due to its high electron and hole mobility. While p-channel MOSFETs have been demonstrated with superior performance, n-channel MOSFETs have suffered from poor drive current. One reason for this has been the high contact resistance to the n+ source/drain (S/D) regions due to the high electron Schottky barrier height  $(\Phi_{BN})$  as a result of Fermi level pinning close to the Ge valence band (VB) at metal/Ge junctions.  $^{\rm 1,2}$ 

Recent experiments have demonstrated Fermi level depinning by inserting thin tunnel barriers such as  $\mathrm{Si}_3\mathrm{N}_4$ ,  $^{3,4}$   $\mathrm{Ge}_3\mathrm{N}_4$ , and  $\mathrm{Al}_2\mathrm{O}_3$  (Refs. 6 and 7) at the metal-semiconductor interface. Using a low work function metal can, therefore, result in lower  $\Phi_{\mathrm{BN}}$ . However, these insulators introduce a large tunneling resistance due to significant conduction band offset (CBO) to Ge. Simulations performed by Roy *et al.* have shown that low specific contact resistivity to n-type Ge can only be achieved if the insulating layer is kept sufficiently thin, typically less than 1 nm, so as not to introduce a large tunneling resistance. It was identified that  $\mathrm{TiO}_2$  may be a good candidate since it has a nearly zero CBO to Ge for lower tunneling resistance.

In this work, we use  $TiO_2$  as the insulating layer in a metal-insulator-semiconductor (MIS) structure to evaluate the suitability of using  $TiO_2$  for contacts to n+ S/D regions for application in n-channel Ge MOSFETs. The MIS device cross-section is depicted in Fig. 1.

n-type Ge doped with electrically active concentration of  $\sim\!10^{19}~{\rm cm}^{-3}$  was heteroepitaxially deposited by chemical vapor deposition (CVD) on n-type Si wafers. This relatively high level of doping was used since our aim is to achieve high currents to n+ S/D. 400 nm SiO $_2$  was then deposited by CVD at 400 °C for device isolation. Standard lithography techniques were used to pattern contact holes. Atomic layer deposition (ALD) of TiO $_2$  at 150 °C was done using tetrakis(dimethylamido)titanium and water as the precursors. Control samples using ALD of Al $_2$ O $_3$  at 200 °C were also made

The VB offsets (VBO) of  $TiO_2/Ge$  and  $Al_2O_3/Ge$  were measured using synchrotron radiation photoelectron spectroscopy (SRPES). Low energy (h $\nu$ =120–160 eV) photons from the Stanford Synchrotron Radiation Lightsource beam line 8-1 allows precise measurement of the VBO by taking the difference between the VB spectrum of  $TiO_2$  or  $Al_2O_3$  and the VB spectrum of bulk Ge, using the Ge 3d peak for alignment. Figure 2(a) shows the VB spectra of  $TiO_2$  on Ge and bulk Ge, indicating a VBO of 2.9 eV. The band gap of amorphous  $TiO_2$  has been reported to be 3.3–3.5 eV, <sup>10</sup> while the crystalline phases of  $TiO_2$  have smaller band gaps. <sup>11</sup> We



FIG. 1. Schematic cross-section of the MIS device. ALD of both  $\rm TiO_2$  and  $\rm Al_2O_3$  were used.

using trimethylaluminum and water as the precursors. Various thicknesses of TiO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> were deposited by changing the number of ALD cycles. Samples without a dielectric layer were also fabricated to observe the contact characteristics of metal directly on Ge. 100 nm of Al was deposited by e-beam evaporation onto the sample surface. Standard lithography techniques were used to pattern the Al. An argon sputter etch was performed to completely etch exposed TiO<sub>2</sub> using the Al contact as the mask. Due to the low band gap of TiO<sub>2</sub>, electrical conduction has been observed in some TiO<sub>2</sub> films; this etch, therefore, ensures complete isolation between adjacent devices. Finally, 300 nm of Al was deposited by e-beam evaporation onto the backside of the samples to get a good contact.

<sup>&</sup>lt;sup>a)</sup>Electronic mail: jasonlin@stanford.edu.



FIG. 2. (Color online) SRPES spectra for (a) TiO<sub>2</sub> and Ge VBs, (b) Al<sub>2</sub>O<sub>3</sub> and Ge VBs, and (c) Al 2p peak. The photon energy used is indicated for each plot. The TiO<sub>2</sub>/Ge and Al<sub>2</sub>O<sub>3</sub>/Ge VBO was determined to be 2.9 eV and 3.7 eV, respectively. The band gap of Al<sub>2</sub>O<sub>3</sub> was confirmed to be 6.1 eV. Parts (d) and (e) are band diagrams summarizing the VBO and CBO data from SRPES. The metal Fermi level is drawn close to the conduction band, which assumes  $\Phi_{\rm BN}$  can be reduced.

expect our ALD-deposited TiO<sub>2</sub> films to be amorphous, although this was not confirmed. Since we use the band gap data only to calculate CBO, the larger band gap of amorphous TiO2 represents a worst-case since it leads to a larger CBO. Using the range of band gaps for amorphous TiO<sub>2</sub>, we obtain a CBO between -0.26 and -0.06 eV at the TiO<sub>2</sub>/Ge interface. This low CBO value confirms the possibility that inserting TiO2 at the metal/Ge interface may be able to achieve high current as long as  $\Phi_{BN}$  can be reduced. Figure 2(b) shows the VB spectra of Al<sub>2</sub>O<sub>3</sub> on Ge and bulk Ge, indicating a VBO of 3.7 eV. This is slightly larger than the typical value of  $\sim 3.3$  eV obtained for Al<sub>2</sub>O<sub>3</sub>/Ge VBO. <sup>12</sup> Since our goal is to study TiO<sub>2</sub>, we did not examine this further, but it is likely that different deposition conditions may give slightly different VBO. The ALD Al<sub>2</sub>O<sub>3</sub> band gap was found to be 6.1 eV as determined from the energy loss spectrum of the Al 2p peak shown in Fig. 2(c), which is consistent with published results for ALD Al<sub>2</sub>O<sub>3</sub>. We could not use this technique to determine the band gap of TiO<sub>2</sub> since the Ti 3p peak was too wide and therefore masked the energy loss onset. The VBO and CBO results are summarized in Figs. 2(d) and 2(e). Based on these band diagrams, it appears that TiO2 MIS devices should be able to achieve higher currents than Al<sub>2</sub>O<sub>3</sub> devices on the basis of CBO values, as long as the insertion of  $TiO_2$  can also reduce  $\Phi_{BN}$ . We, therefore, examine  $\Phi_{BN}$  next.



FIG. 3. (Color online) I-V characteristics of (a)  $Al/TiO_2/Ge$  and (b)  $Al/Al_2O_3/Ge$  MIS devices. With  $TiO_2$ , the forward current increases up to 5.8 nm, with no significant current degradation even up to 8.8 nm. With  $Al_2O_3$ , the forward current increases only up to 1 nm then starts decreasing rapidly. The inset of (a) shows temperature-dependent I-V measurements of the 5.8 nm and 8.8 nm  $TiO_2$  devices, which show electron barrier heights of 104 meV and 65 meV, respectively.

The current-voltage (I-V) characteristics of Al/TiO<sub>2</sub>/Ge and Al/Al<sub>2</sub>O<sub>3</sub>/Ge MIS devices were measured, using the backside as the second contact. Figure 3(a) shows the I-V characteristics of the TiO2 devices. Without TiO2 (0 nm curve) we observe low current as expected due to the large  $\Phi_{\rm BN}$ . The I-V characteristics are Ohmic-like due to the relatively high semiconductor doping used. As the TiO2 thickness was increased to 2.4 and 3.5 nm, a noticeable increase in current was seen at forward and low reverse biases. This is evidence of a slight decrease in  $\Phi_{BN}$ , which increases thermionic emission. At larger reverse bias, however, electron tunneling from the metal to the semiconductor through the semiconductor barrier becomes dominant. Although  $\Phi_{BN}$  has been decreased, it is likely still a significant fraction of the band gap; the added TiO<sub>2</sub> reduces tunneling and results in current lower than the 0 nm case. With 5.8 nm TiO<sub>2</sub>, the current saturates at values significantly higher compared to the 0 nm sample. This high current is due to a significant reduction in  $\Phi_{BN}$ , which we verified later using temperaturedependent measurements. The fact that the I-V characteristics of the 5.8 and 8.8 nm samples look similar is an indication that thicker TiO<sub>2</sub> does not increase tunneling resistance significantly, as was predicted by our CBO estimation using SRPES.

Temperature-dependent I-V measurements were made between 78 and 260 K for the 5.8 and 8.8 nm TiO<sub>2</sub> devices. The inset of Fig. 3(a) is a Richardson plot of  $\ln(J_0/T^2)$  versus 1/T, where  $J_0$  is the reverse saturation current and T is the temperature. The slope of such a plot is  $-q\Phi_{\rm BN}/k$ , where q is



FIG. 4. (Color online) Current density of TiO2 and Al2O3 devices as a function of oxide thickness at ±0.1 V. TiO2 devices show a substantial increase in current from reduction in  $\Phi_{BN}.\ Al_2O_3$  devices show an initial increase in current for the same reason but tunneling resistance with thicker Al<sub>2</sub>O<sub>3</sub> quickly begins to dominate and reduces current density.

the electronic charge and k is the Boltzmann constant. The extracted  $\Phi_{BN}$  was 0.104 eV (5.8 nm) and 0.065 eV (8.8 nm). This is a substantial reduction in  $\Phi_{BN}$  from the 0 nm case, where  $\Phi_{BN} \approx 0.58$  eV.<sup>2</sup> The reduction in  $\Phi_{BN}$  combined with the low CBO explains the high current of the 5.8 and 8.8 nm TiO2 devices.

In Fig. 3(b), the I-V characteristics of Al/Al<sub>2</sub>O<sub>3</sub>/Ge devices are shown. There is a slight current increase with 1 nm of Al<sub>2</sub>O<sub>3</sub> at low biases, which can be attributed to reduction in  $\Phi_{BN}$ . However, with 2 nm  $Al_2O_3$  or more, the resistance due to tunneling through Al<sub>2</sub>O<sub>3</sub> starts to become significant and the current drops markedly. In a very large scale integration (VLSI) application, it would be difficult to achieve the optimum Al<sub>2</sub>O<sub>3</sub> thickness uniformly across a 300 mm wafer since the current depends exponentially on thickness. This illustrates an advantage of using TiO<sub>2</sub> to relax the uniformity requirements, since a wide range of thicknesses still yielded high currents.

Figure 4 shows the current densities at  $\pm 0.1$  V for the TiO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> devices as a function of oxide thickness. Both positive and negative voltages were plotted since in a MOSFET, one contact will be forward biased while the other will be reverse biased. The trend is similar for both voltages. We focus on low biases since the high current levels at high biases causes large potential drop across the lightly doped Si substrate. The TiO<sub>2</sub> devices show an increase in current density due to reduction in  $\Phi_{BN}$ , until about 5.8 nm TiO<sub>2</sub>. With thicker TiO<sub>2</sub>, the current remains roughly constant. The highest current achieved was with 7.1 nm of TiO2, where the current increased by about  $900 \times$  at  $0.1 \text{ V} (1.7 \times 10^{-2} \text{ to})$  15.1 A/cm<sup>2</sup>) and 1200× at -0.1 V  $(7.8 \times 10^{-3}$  to 9.6 A/cm<sup>2</sup>) compared to the 0 nm sample. In contrast, the Al<sub>2</sub>O<sub>3</sub> devices show only a small initial increase in current up to 1 nm, again due to  $\Phi_{BN}$  reduction. Tunneling resistance dominates with thicker Al<sub>2</sub>O<sub>3</sub>, and the current drops significantly. These results illustrate the advantage of using a low CBO material such as TiO<sub>2</sub> in MIS contacts.

In summary, the TiO<sub>2</sub>/Ge interface was estimated to have a nearly zero CBO using SRPES, which makes it an excellent candidate material in an MIS contact due to its lower tunneling resistance. An ALD TiO2 interfacial layer was used to decrease  $\Phi_{BN}$ , as verified through temperaturedependent I-V measurements. We experimentally demonstrate that a TiO<sub>2</sub> interfacial layer is effective at significantly increasing current density for contacts to n-type Ge. This is, therefore, a promising method to increase the performance of n-channel Ge MOSFETs.

This research was supported by Intel Corporation and the MSD Focus Center (Contract No. 2009-MT-2051, Subcontract No. 5710002717-02). J.-Y. J. Lin acknowledges financial support from a Stanford Graduate Fellowship. Defabrication was performed at the Nanofabrication Facility. Portions of this research were carried out at the Stanford Synchrotron Radiation Lightsource, a Directorate of SLAC National Accelerator Laboratory and an Office of Science User Facility operated for the U.S. Department of Energy Office of Science by Stanford University.

<sup>&</sup>lt;sup>1</sup>A. Dimoulas, P. Tsipas, A. Sotiropoulos, and E. K. Evangelou, Appl. Phys. Lett. 89, 252110 (2006).

<sup>&</sup>lt;sup>2</sup>T. Nishimura, K. Kita, and A. Toriumi, Appl. Phys. Lett. **91**, 123123 (2007).

<sup>&</sup>lt;sup>3</sup>D. Connelly, C. Faulkner, P. A. Clifton, and D. E. Grupp, Appl. Phys. Lett. 88, 012105 (2006).

<sup>&</sup>lt;sup>4</sup>M. Kobayashi, A. Kinoshita, K. Saraswat, H.-S. P. Wong, and Y. Nishi, J. Appl. Phys. 105, 023702 (2009).

<sup>&</sup>lt;sup>5</sup>R. R. Lieten, S. Degroote, M. Kuijk, and G. Borghs, Appl. Phys. Lett. 92, 022106 (2008)

<sup>&</sup>lt;sup>6</sup>T. Nishimura, K. Kita, and A. Toriumi, Appl. Phys. Express 1, 051406

Y. Zhou, M. Ogawa, X. Han, and K. L. Wang, Appl. Phys. Lett. 93, 202105 (2008).

<sup>&</sup>lt;sup>8</sup>A. M. Roy, J.-Y. J. Lin, and K. C. Saraswat, IEEE Electron Device Lett. 31, 1077 (2010).

<sup>&</sup>lt;sup>9</sup>B.-S. Jeong, D. P. Norton, and J. D. Budai, Solid-State Electron. **47**, 2275 (2003).

<sup>&</sup>lt;sup>10</sup>K. Eufinger, D. Poelman, H. Poelman, R. De Gryse, and G. B. Marin, Appl. Surf. Sci. 254, 148 (2007).

<sup>&</sup>lt;sup>11</sup>J. Aarik, A. Aidla, A.-A. Kiisler, T. Uustare, and V. Smmelselg, Thin Solid Films 305, 270 (1997).

<sup>&</sup>lt;sup>12</sup>V. V. Afanas'ev, A. Stesmans, A. Delabie, F. Bellenger, M. Houssa, and

M. Meuris, Appl. Phys. Lett. 92, 022109 (2008).