

# Temperature dependent transport characteristics of graphene/n-Si diodes

S. Parui, <sup>a)</sup> R. Ruiter, P. J. Zomer, M. Wojtaszek, B. J. van Wees, and T. Banerjee<sup>b)</sup> *Physics of Nanodevices, Zernike Institute for Advanced Materials, University of Groningen, Nijenborgh 4, 9747 AG Groningen, The Netherlands* 

(Received 11 July 2014; accepted 16 December 2014; published online 29 December 2014)

Realizing an optimal Schottky interface of graphene on Si is challenging, as the electrical transport strongly depends on the graphene quality and the fabrication processes. Such interfaces are of increasing research interest for integration in diverse electronic devices as they are thermally and chemically stable in all environments, unlike standard metal/semiconductor interfaces. We fabricate such interfaces with n-type Si at ambient conditions and find their electrical characteristics to be highly rectifying, with minimal reverse leakage current (<10<sup>-10</sup> A) and rectification of more than 10<sup>6</sup>. We extract Schottky barrier height of 0.69 eV for the exfoliated graphene and 0.83 eV for the CVD graphene devices at room temperature. The temperature dependent electrical characteristics suggest the influence of inhomogeneities at the graphene/n-Si interface. A quantitative analysis of the inhomogeneity in Schottky barrier heights is presented using the potential fluctuation model proposed by Werner and Güttler. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4905110]

#### I. INTRODUCTION

Schottky interfaces between graphene (Gr) and semiconductors are relevant for future applications in electronic devices such as solar cells, high speed logic gates, photodetectors, three-terminal transistors, hot electron based devices, etc. 1-6 A key requisite is to fabricate such Schottky interfaces with low leakage current in reverse bias and a high current in forward bias in order to obtain stable and highly rectifying diodes.<sup>7,8</sup> Recently, a three-terminal "graphenebarristor" was demonstrated based on tunable Schottky barrier across electrostatically gated Gr/Si interface, using large area chemical vapor deposition (CVD) grown graphene. Although CVD graphene interfaces are found to have an advantage over their exfoliated counterparts due to their large area and easier fabrication methods, Gr/Si Schottky interfaces using exfoliated graphene have also been fabricated.<sup>3</sup> Usually for both types of interfaces made by either exfoliated or CVD graphene, the rectification, which is the ratio between forward saturation current and reverse saturation current  $(I_{FS}/I_{RS})$  is reported to be quite low ( $\sim 10^3$ ) and accompanied by a large ideality factor,  $\eta$  of  $\sim$ 5 to  $\sim$ 33, primarily in exfoliated graphene diodes at room temperature.<sup>3</sup> Such a low value of the rectification can arise due to the weak bonding between graphene and Si during fabrication causing high reverse leakage current and reducing the diode quality.

In this work, we demonstrate highly rectifying Gr/Si interfaces using both exfoliated and large area CVD graphene on n-type Si with a doping concentration  $N_d = 10^{15} \, \mathrm{cm}^{-3}$  and compare their electrical transport. We analyse the temperature dependence of the diode characteristics and find that features in the forward bias regime can be associated with

inhomogeneities at the Gr/n-Si interfaces arising due to potential fluctuations in graphene because of ripples, <sup>9</sup> relatively high conduction at the edge and graphene grain boundaries. <sup>10</sup> An understanding of the temperature dependence of transport for both types of Gr/n-Si interface will be important for their implementation in diverse electronic devices.

### **II. RESULTS AND DISCUSSION**

For the exfoliated-Gr/Si device, the graphene flake is exfoliated on top of a n-Si/SiO $_2$  (300 nm) substrate as shown in Fig. 1(a–1) and is clamped by two Cr(6 nm)/Au(35 nm) contacts on the sides of the flake [Fig. 1(a–2)] using e-beam



FIG. 1. (a-1) Graphene flake on the  $SiO_2$  surface. (a-2) The flake is connected by Cr/Au contacts. (a-3) The device after etching of the  $SiO_2$  underneath of the graphene. (b) Scanning electron micrograph (SEM) of a typical exfoliated-Gr/Si device (false color).

a)Present address: CIC nanoGUNE Consolider, Tolosa Hiribidea 76, 20018 Donostia-San Sebastian, Basque Country, Spain.

b)Electronic mail: T.Banerjee@rug.nl.

lithography followed by deposition using e-beam evaporation. A second lithography step opens up a window in the PMMA mask in between the two electrodes. The substrate with the clamped graphene layer is then dipped in buffered hydrofluoric acid (BHF) to remove the 300 nm of SiO<sub>2</sub>, followed by immersing it in deionized (DI) water. This leads to a contact between the Si surface and the clamped graphene when the substrate is taken out of the DI water and left to dry. We noticed that the graphene flake becomes nonsuspended and forms a robust contact with Si when the electrode separation is more than  $2 \, \mu m$  and can withstand further cleaning of the PMMA by hot acetone and isopropanol as shown in Figs. 1(a–3) and 1(b). Fig. 1(b) represents the scanning electron microscopy image of a typical Gr/Si interface taken at  $70^{\circ}$  angle with respect to the surface of the substrate.

The CVD-Gr/Si diodes are fabricated by a different approach using a polydimethylsiloxane (PDMS) stamp to transfer graphene from Cu foil<sup>11</sup> onto a patterned substrate. The Cu foil is etched away in FeCl<sub>3</sub> aqueous solution, leaving the graphene on a PDMS-stamp support. Using e-beam lithography, we pattern circular areas in PMMA mask on a Si/SiO<sub>2</sub> substrate and etch SiO<sub>2</sub> in BHF. After removing the PMMA mask, the substrate is submerged in 1% hydrofluoric acid (HF) for H-termination followed by the transfer of CVD graphene using the PDMS stamp [shown in Fig. 2(a)]. Subsequently, the graphene in between the different diode areas is disconnected by oxygen plasma etching [see Fig. 2(b–1)] and then Ti (6 nm) and Au (35 nm) are deposited [see Figs. 2(b–2) and 2(b–3)] to contact graphene.

Figure 3(a) represents the two-terminal electrical *I-V* measurement schematic. The measurements are performed in dark using a variable temperature cryostat. The room



FIG. 2. (a) Optical image of the transferred CVD graphene on the patterned substrate and the zoomed view of one such device. (b-1) Different device areas are defined by e-beam lithography and etched in oxygen plasma. (b-2) Another layer of resist is added on top where the contact areas are defined and (b-3) then Ti/Au contacts are evaporated.



FIG. 3. (a) The fabricated device schematic for a two-terminal electrical *I-V* measurement. (b) and (c) The *I-V* characteristics of the exfoliated-graphene device (b) and the CVD-graphene device (c) are measured at room temperature. The straight lines are fitted using the thermionic emission equation.

temperature (RT) diode characteristics of the exfoliated Gr/ Si interface show low reverse leakage current ( $<10^{-10}$  A) [see Fig. 3(b)]. The forward current is measured to be  $>10^{-4}$ A at 1 V for an optimized diode, with a large linear region as can be seen in the log(I) - V plot, and a rectification of  $I_{FS}$ /  $I_{RS} > 10^6$  at RT. From the *I-V* characteristics of CVD Gr/Si interface, the forward saturated current is measured to be  $>10^{-6}$  A at 1.5 V [see Fig. 3(c)], whereas the reverse saturation current is similar to that of the exfoliated device. Although the interface area between CVD-graphene and Si is much larger ( $\sim$ 1250  $\mu$ m<sup>2</sup>) than between the exfoliated graphene and Si ( $\sim 10.7 \, \mu \text{m}^2$ ) as determined from the atomic force microscopy image of respective devices, the forward saturated current is lower. This can be explained by the lower transport quality of the CVD-graphene itself and by the Gr/Si interface which is cleaner for the exfoliated graphene. We must note that the CVD-graphene devices were annealed overnight at 150 °C to remove the contaminants and to improve the diode quality as all fabrication steps were done subsequent to the Gr/Si interface formation unlike in the case for exfoliated graphene devices.

The zero-bias Schottky barrier height (SBH),  $\phi_{b0}$ , and the ideality factor,  $\eta$  at RT, are extracted for both diodes using thermionic emission (TE) theory according to the following equation:

$$I = A^{**}AT^2 \exp\left(-\frac{q\phi_{b0}}{k_B T}\right) \left[\exp\left(\frac{qV}{\eta k_B T}\right) - 1\right],\tag{1}$$

where q is the electronic charge,  $k_B$  is the Boltzmann constant, A is the Gr/Si interface area, T is the temperature,  $A^{**}$  is the effective Richardson constant which is 110 A cm<sup>-2</sup> K<sup>-2</sup> for an n-type Si(100) substrate. Extracted  $\phi_{b0}$  and  $\eta$  are  $0.69 \pm 0.01 \, \text{eV}$  and  $1.46 \pm 0.04$  for the exfoliated-graphene

[see Fig. 3(b)] and  $0.83 \pm 0.02 \,\text{eV}$  and  $2.53 \pm 0.09$  for the CVD-graphene [see Fig. 3(c)] devices, respectively. The ideality factor,  $\eta$ , is a quantity which determines the quality of the diode and can be written as,  $\eta = \frac{q}{k_B T} \frac{I}{\frac{\partial I}{\partial t}}$ . An ideal diode  $(\eta = 1)$  represents purely TE process. In general, the Schottky barrier height represents the difference between the graphene work function  $(W_{Gr})$  and the electron affinity of Si  $(\chi)$ , i.e.,  $W_{Gr} - \chi = (4.8 - 4.05) \text{ eV} = 0.75 \text{ eV}.^2 \text{ We note, how-}$ ever, that the work function of graphene is reported to vary from 4.4 to 4.8 eV (Refs. 12 and 13) due to unintentional doping of graphene, thus leading to a wide distribution of SBH at different Gr/n-Si interfaces. Further, the presence of a thin layer of oxide at the interface during fabrication can result in an incomplete hydrogen passivation of the Si surface, creating interface states and dipoles with graphene. These result in an ideality factor greater than unity and a modification of the Schottky barrier,  $\phi_{b0} = W_{Gr} - \chi$  $+qV_{int}$ , where  $V_{int}$  is the voltage drop due to interface dipoles. The difference in the barrier height and the ideality factor for the exfoliated-graphene and CVD-graphene devices are due to differences in the fabrication processes in addition to the differences in graphene quality which in principle can change the interface dipoles. To compare the quality of the graphene in our devices, we additionally fabricate graphene field effect transistors (FETs) on similar n-Si/SiO<sub>2</sub> substrates. We extract typical mobilities  $(\mu)$  at room temperature to be around 2200 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> for exfoliated graphene and around 300 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> for CVD-graphene, respectively, at similar charge carrier densities of  $4 \times 10^{12} \text{ cm}^{-2}$  for both

and find them to be p-doped. We note that exfoliated graphene has better mobility ( $\mu = \sigma/nq$ ) associated with high conductivity ( $\sigma$ ) than CVD-graphene for similar carrier densities.

In case of a non-ideal diode  $(\eta > 1)$ , there might be image force lowering of the barrier along with other transport channels such as thermionic field emission (TFE) and direct tunneling in addition to TE, which will modify the barrier height. As the doping concentration of n-Si is  $10^{15}\,\mathrm{cm}^{-3}$ , we can safely rule out direct tunneling, as the calculated width of the depletion layer,  $W_d$  (> 1  $\mu$ m) is too large at RT. For a better understanding of the transport characteristics, we also perform temperature dependence of I-V for both diodes.

The I-V characteristics of the exfoliated Gr/n-Si Schottky diode in the temperature range 80-300 K is shown in Fig. 4(a). The forward bias log(I) - V plots show a clear linear regime for the entire temperature range. A gradual increase of the onset voltage ( $\approx$  forward-voltage at which the current starts to increase sharply) is observed from  $\sim 0.1 \text{ V}$  (300 K) to  $\sim 0.8 \text{ V}$  (80 K) with a decrease in temperature. This is because of the decrease in the thermal energy  $(k_BT)$  of electrons [from 26 meV (at 300 K) to 7 meV (at 80 K)]. The values of  $\phi_{b0}$  and  $\eta$  are extracted by fitting the linear part of the forward current (by Eq. (1)) for all temperatures and plotted as a function of temperature in Fig. 4(b). With decreasing temperature, the extracted ideality factor is found to increase (from 1.54 to 3.66), while the zero-bias barrier height decreases (from 0.69 to  $0.34\,\mathrm{eV}$ ).



FIG. 4. (a) and (c) Temperature dependent I-V measurements of the devices with exfoliated graphene (a) and CVD graphene (c), respectively. The solid lines are the linear fits using the thermionic emission equation. (b) and (d) Variation of the ideality factor ( $\eta$ ) and zero-bias barrier height ( $\phi_{b0}$ ) with temperatures for exfoliated (b) and CVD graphene (d) devices, respectively.

Similar measurements are also obtained for CVD Gr/n-Si device and are plotted in Fig. 4(c). Here too, we observe a gradual shift in the onset voltage towards higher bias when lowering the temperature which is consistent with the decrease in thermal energy of the electrons. However, the forward saturation current is now limited by the graphene quality and the quality of the Gr/Si interface as compared to the exfoliated graphene devices. A linear fit can be done for only few measurement points. The extracted  $\phi_{b0}$  and  $\eta$  are plotted in Fig. 4(d) as a function of temperature. A similar trend as observed for exfoliated graphene device is found here with  $\eta$  increasing from 2.61 to 4.24 and  $\phi_{b0}$  decreasing from 0.83 to 0.42 eV upon decreasing temperature. The above results can be understood by considering the current transport across the Gr/n-Si interface to be a temperature activated process. At low temperatures, for inhomogeneous Gr/Si interfaces, transport is dominated by the low Schottky barrier patches while with increasing temperature, more electrons have sufficient energy to surmount the higher barriers and the extracted effective barrier increases. Although reports of such temperature dependence of  $\phi_{b0}$  and  $\eta$  exist in other metal/semiconductor (M/S) interfaces, 15-17 no clear explanation other than the consideration of an inhomogeneous distribution of barrier heights has been proposed. 18 For Gr/Si interfaces, inhomogeneity in barrier heights arise due to local modification of graphene work function by the nonuniform interface charge distribution caused by unavoidable potential fluctuations due to ripples<sup>9</sup> and/or formation of graphene grain boundaries, <sup>10</sup> etc.

A quantitative analysis of the mean barrier heights is further estimated by the Werner-Güttler model, <sup>19</sup> which takes into account the inhomogeneous distribution of the measured zero-bias barrier height,  $\phi_{b0}$ . According to the model, the Gaussian distribution of  $\phi_{b0}$  yields the following equation:

$$\phi_{b0} = \bar{\phi}_{bm} - \frac{q\sigma_s^2}{2k_B T},\tag{2}$$

where  $\bar{\phi}_{bm}$  is the mean barrier height, and  $\sigma_s$  is the standard deviation of the barrier distribution. A plot of  $\phi_{b0}$  vs.  $\frac{q}{2k_BT}$  therefore should yield a straight line with an intercept and a slope corresponding to  $\bar{\phi}_{bm}$  and  $\sigma_s^2$ , respectively. The corresponding temperature dependence of the ideality factor,  $\eta$  becomes  $\frac{19}{2}$ 

$$\frac{1}{\eta} - 1 = \rho_2 - \frac{q\rho_3}{2k_B T},\tag{3}$$

where  $\rho_2$  (dimensionless) and  $\rho_3$  are temperature independent voltage coefficients which quantify the voltage deformation of the barrier height distribution. Similarly, the plot of  $(\frac{1}{\eta}-1)$  vs.  $\frac{q}{2k_BT}$  should show a linear dependence with an intercept and a slope which depend on the voltage coefficients  $\rho_2$  and  $\rho_3$ , respectively.

Figure 5 presents a combined plot of  $(\frac{1}{\eta}-1)$  on the left y-axis and  $\phi_{b0}$  on the right y-axis vs.  $\frac{q}{2k_BT}$  as common the x-axis. As can be seen from Figure 5, the linear dependence according to Eqs. (2) and (3) has two distinct temperature



FIG. 5. Zero-bias barrier height and the ideality factor versus  $1/2k_BT$  curves for exfoliated-graphene/Si Schottky diode (a) and CVD-graphene/Si Schottky diode (b), respectively. Fits show two clearly observable temperature dependent regimes (I and II) for both diodes.

regimes (I and II) for both graphene diodes. The values obtained for  $\bar{\phi}_{bm}$  and  $\sigma_s$  after fitting by Eq. (2) are summarized in Table I.

The standard deviation,  $\sigma_s$ , is a measure of the barrier inhomogeneity; a large value of  $\sigma_s$  corresponds to a more inhomogeneous distribution of the Schottky barrier heights. The values of  $\sigma_s$  are significant compared to the  $\bar{\phi}_{bm}$ , which indicates strong inhomogeneities at both the interfaces and relatively larger inhomogeneities for the diode with CVD graphene than exfoliated graphene, as expected. Most importantly,  $\bar{\phi}_{bm}$  and  $\sigma_s$  are smaller in regime-II than regime-I, which indicate the stabilization of the potential fluctuation at low temperatures. Furthermore, we analyze the temperature dependence of the ideality factor using Eq. (3) and calculate the voltage coefficients  $\rho_2$  and  $\rho_3$ , which are also summarized in Table I.

The linear dependence of the experimental results with the potential fluctuation model in two different temperature regimes suggests a broad distribution of the Schottky barrier heights in both cases.

TABLE I. Extracted fit parameters from Fig. 5 for both diodes of exfoliated (Ex.) and CVD graphene.

|     |    | $\bar{\phi}_{bm}  (\mathrm{eV})$ | $\sigma_s  ({\rm meV})$ | $ ho_2$          | $\rho_3$ (meV) |
|-----|----|----------------------------------|-------------------------|------------------|----------------|
| Ex. | I  | $0.85 \pm 0.04$                  | 93 ± 6                  | $-0.16 \pm 0.04$ | $10.7 \pm 0.6$ |
|     | II | $0.66 \pm 0.03$                  | $66 \pm 4$              | $-0.45 \pm 0.05$ | $3.9 \pm 0.4$  |
| CVD | I  | $1.03 \pm 0.06$                  | $103 \pm 7$             | $-0.56 \pm 0.05$ | $3.3 \pm 0.3$  |
|     | II | $0.76 \pm 0.04$                  | $69 \pm 5$              | $-0.64\pm0.06$   | $1.8\pm0.2$    |
|     |    |                                  |                         |                  |                |

### **III. CONCLUSIONS**

Realization of an optimal Schottky interface for graphene on Si is quite challenging as the barrier height strongly depends on the graphene quality and the fabrication processes employed. Such interfaces, unlike other M/S interfaces are found to be thermally and chemically stable in all environments<sup>3,4</sup> and are relatively easy to fabricate. Gr/Si interfaces are, thus, of increasing research interest for integration in future electronic devices. We successfully fabricate such interfaces at ambient conditions and find the electrical characteristics for both exfoliated and CVD graphene devices, to be highly rectifying, with minimal reverse leakage current and rectification of more than 10<sup>6</sup> for the exfoliated device. Although the exfoliated graphene device shows a larger current density in the forward bias as compared to the CVD graphene device, a temperature dependent analysis of the electrical characteristics for both the devices show a decrease in barrier height and increase in ideality factor at low temperature. This indicates the presence of inhomogeneities at the Gr/n-Si interface due to ripples, relatively high conduction at the edge and graphene grain boundaries, 10 etc., which are difficult to control during the fabrication process. The induced electric field in monolayer graphene at a Gr/Si interface is virtually unscreened (the screening length in graphite is about  $\approx 0.5$  nm), <sup>20</sup> unlike the case for standard M/S interfaces and opens further prospects in utilizing such interfaces in diverse electronic devices.

## **ACKNOWLEDGMENTS**

We thank H. M. de Roosz and J. G. Holstein for technical support and K. G. Rana and I. J. Vera-Marun for helpful discussions. We acknowledge financial support from the Netherlands Organization for Scientific Research NWO-VIDI program, the Zernike Institute for Advanced Materials and NanoNed program coordinated by the Dutch Ministry of Economic Affairs.

- <sup>1</sup>H. Yang, J. Heo, S. Park, H. J. Song, D. H. Seo, K.-E. Byun, P. Kim, I. Yoo, H.-J. Chung, and K. Kim, Science **336**, 1140–1143 (2012).
- <sup>2</sup>X. Li, H. Zhu, K. Wang, A. Cao, J. Wei, C. Li, Y. Jia, Z. Li, X. Li, and D. Wu, Adv. Mater. 22, 2743–2748 (2010).
- <sup>3</sup>C. C. Chen, M. Aykol, C. C. Chang, A. F. J. Levi, and S. B. Cronin, Nano Lett. 11, 1863–1867 (2011).
- <sup>4</sup>S. Tongay, M. Lemaitre, X. Miao, B. Gila, B. R. Appleton, and A. F. Hebard, Phys. Rev. X 2, 011002 (2012).
- <sup>5</sup>Y. An, A. Behnam, E. Pop, and A. Ural, Appl. Phys. Lett. **102**, 013110 (2013)
- <sup>6</sup>S. Parui, Ph.D. thesis, University of Groningen, 2013.
- <sup>7</sup>S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. (New York, Wiley, 1981).
- <sup>8</sup>E. H. Rhoderick and R. H. Williams, *Metals Semiconductor Contacts*, 2nd ed. (Clarendon, Oxford, 1988).
- <sup>9</sup>S. Rajput, M. Chen, Y. Liu, Y. Li, M. Weinert, and L. Li, Nat. Commun. 4, 2752 (2013).
- <sup>10</sup>A. W. Tsen, L. Brown, M. P. Levendorf, F. Ghahari, P. Y. Huang, R. W. Havener, C. S. Ruiz-Vargas, D. A. Muller, P. Kim, and J. Park, Science 336, 1143 (2012).
- <sup>11</sup>Y. Lee, S. Bae, H. Jang, S. Jang, S.-E. Zhu, S. H. Sim, Y. I. Song, B. H. Hong, and J.-H. Ahn, Nano Lett. 10, 490 (2010).
- <sup>12</sup>S. J. Sque, R. Jones, and P. R. Briddon, Phys. Status Solidi A 204, 3078 (2007).
- <sup>13</sup>S. Tongay, T. Schumann, and A. F. Hebard, Appl. Phys. Lett. **95**, 222103 (2009).
- <sup>14</sup>R. T. Tung, Phys. Rev. Lett. **84**, 6078 (2000).
- <sup>15</sup>S. Chand and J. Kumar, Appl. Phys. A **63**, 171 (1996).
- <sup>16</sup>P. M. Gammon, E. Donchev, A. Pérez-Tomás, V. A. Shah, J. S. Pang, P. K. Petrov, M. R. Jennings, C. A. Fisher, P. A. Mawby, D. R. Leadley, and N. McN. Alford, J. Appl. Phys. 112, 114513 (2012).
- <sup>17</sup>H.-W. Hübers and H. P. Röser, J. Appl. Phys. **84**, 5326 (1998).
- <sup>18</sup>R. T. Tung, Appl. Phys. Lett. **58**, 2821 (1991); Mater. Sci. Eng., R **35**, 1 (2001)
- <sup>19</sup>J. H. Werner and H. H. Güttler, J. Appl. Phys. **69**, 1522 (1991).
- <sup>20</sup>A. K. Geim and K. S. Novoselov, Nature Mater. **6**, 183 (2007).