# Current-voltage characteristics of metal-oxide-semiconductor devices containing Ge or Si nanocrystals in thin gate oxides

V. Beyer, 1,a J. von Borany, M. Klimenkov, and T. Müller 3

<sup>1</sup>Institute of Ion Beam Physics and Materials Research, Forschungszentrum Dresden - Rossendorf, P.O. Box 51 01 19, D-01314 Dresden, Germany

<sup>2</sup>Institute for Materials Research I, Forschungszentrum Karlsruhe, P.O. Box 3640, D-76021 Karlsruhe, Germany

<sup>3</sup>Qimonda Dresden GmbH & Co. OHG, Königsbrücker Strasse 180, D-01099 Dresden, Germany

(Received 16 February 2009; accepted 1 July 2009; published online 18 September 2009)

Current-voltage characteristics were measured, electrically modeled, and calculated for gate oxides, which contain nanocrystals (NCs) in different distributions, sizes, and densities. Ge and Si NCs were synthesized embedded in separate thin SiO<sub>2</sub> layers by ion implantation at different fluences and subsequent annealing. It was found that the currents through the NC containing thin gate oxides are strongly related to the NCs' location and are not driven by ion implantation induced oxide defects. Charging of the NCs determines the internal electrical fields, which is confirmed by simultaneous current and capacitance measurements. Depending on the implanted fluence the Ge NCs were mainly detected in the oxide center or close to the Si/SiO<sub>2</sub> interface. The Si NCs were fabricated in the oxide center sandwiched between two oxide regions denuded of NCs. The processes of Si NC formation, growth and dissolution are discussed by means of kinetic lattice Monte Carlo simulations. © 2009 American Institute of Physics. [doi:10.1063/1.3190520]

#### I. INTRODUCTION

Due to a potential application for memory devices, (mainly Si or Ge) nanocrystals (NCs) embedded typically in ≤30 nm thin oxide layers are intensively studied in the past decade, <sup>2-5</sup> especially for the case of a short (<5 nm) tunneling distance between the NCs and the Si substrate. Such devices still suffer mainly from weak data retention (less than hours) since for real nonvolatility more than 10 years are required. Tunneling barrier and work function engineering are under discussion to improve the charge storage performance using layered barriers<sup>6</sup> with alternative oxide materials such as HfO<sub>2</sub> or Al<sub>2</sub>O<sub>3</sub> and/or metal (e.g., Au, Pt, and W) NCs, respectively, and also double stacked storage nodes.<sup>8</sup> Although attention is focused on the programming and storage behavior, current-voltage (I-V) characteristics are of great interest with respect to the oxide stability and the role of leakage currents during write and erase operations. Such characteristics involve all charging and decharging mechanisms such as the injection of holes and electrons from the Si substrate or gate electrode as well as their injection and ejection to/from the tiny semiconductor NCs. Different charge transfer mechanisms were discussed considering charging (or noncharging) currents in memory structures containing a floating gate,  $^9$  a  $\mathrm{Si}_3\mathrm{N}_4$  trapping layer,  $^{10}$  or  $\mathrm{Si}$ NCs (Ref. 11) embedded in the gate oxide. For Si implanted oxides charge trapping is supposed to be dominant 12 neglecting the final spatial distribution of charge conducting sites such as the formation of NCs. More reliable, a transient electrical model was developed to describe programming characteristics of Ge NCs embedded in thin gate oxides. 13 Enabled by this model it was possible to determine individual

#### II. EXPERIMENTAL DETAILS

 $^{74}$ Ge<sup>+</sup> or  $^{28}$ Si<sup>+</sup> ions were implanted with different energies and fluences (summarized in Table I) into 20 nm thick gate oxides, which were thermally grown on  $\langle 100 \rangle$  *p*-Si substrates with a resistivity of 10  $\Omega$  cm. After standard cleaning in H<sub>2</sub>O<sub>2</sub>/H<sub>2</sub>SO<sub>4</sub>, rapid thermal annealing was carried out between 950 and 1050 °C for 30 or 120 s in Ar atmosphere. MOS capacitors were prepared in  $3 \times 10^{-4}$  cm<sup>2</sup> (Ge) and

tunneling distances (tunneling oxide thickness) between the Si substrate and the NCs from electrical capacitance-voltage (C-V) measurements. 14 Here, this transient model 13 is extended to evaluate the I-V characteristics for 20 nm thin gate oxides with embedded Ge or Si NCs prepared by ion beam synthesis (IBS).<sup>2,15–18</sup> Despite a similar initial profile of Ge and Si impurities in SiO<sub>2</sub> after the ion implantation, the final distributions of the NCs are quite different. Since after Ge<sup>+</sup> implantation a narrow layer of Ge NCs was obtained in vicinity to the Si/SiO2 interface during annealing (a favored configuration for NC memory devices), <sup>19</sup> a broad layer of Si NCs formed in the oxide center sandwiched between two oxide layers in the case of Si implantation. The determination and localization of the embedded NCs are a few of the particular challenges to give a reliable electrical model to explain the charge transfer characteristics of such oxides. These structural data were derived from transmission electron micrographs and discussed by means of kinetic lattice Monte Carlo (KLMC) simulations in order to understand the role of a close Si substrate for the Si NC formation. <sup>20,21</sup> Respective I-V characteristics were calculated based on a detailed electrical model with significant agreements to measurements obtained on metal-oxide-semiconductor (MOS) capacitors with Si and Ge NCs embedded in the gate oxides.

a) Electronic mail: v.beyer@fzd.de.

TABLE I. Low (LD) and high fluence (HD) ion implantation and annealing parameters.

| Ion                                                         | Energy<br>(keV) |                                          |                                            | Annealing                                   |  |  |
|-------------------------------------------------------------|-----------------|------------------------------------------|--------------------------------------------|---------------------------------------------|--|--|
| <sup>74</sup> Ge <sup>+</sup> <sup>28</sup> Si <sup>+</sup> | 12<br>6         | $5 \times 10^{15}$<br>$7 \times 10^{15}$ | $1.5 \times 10^{16} \\ 2.0 \times 10^{16}$ | 950 °C/1050 °C, 30 s<br>1050 °C, 30 s/120 s |  |  |

 $1 \times 10^{-3}$  cm<sup>2</sup> (Si) size by Al sputtering, photolithographic patterning, and furnace annealing at 400 °C for 15 min in N<sub>2</sub>. The NCs' distribution in the gate oxide is characterized by bright and high angle annular dark field (HAADF) highresolution (HR) transmission electron microscopy (TEM) using a Philips CM300 microscope operating at 300 kV. Energy-filtered TEM (EF-TEM) investigations were performed to detect tiny Si NCs using a Gatan image filter in a 200 keV FEI Tecnai 20 FEG microscope with a 5 eV window and 18 eV onset at a collection angle of 15 mrad. The Ge, Si, and O profiles were characterized by Rutherford backscattering spectrometry (RBS) using 1.7 MeV He<sup>+</sup> ions; the incident angle was set to 70° to improve the depth resolution (scattering angle is  $170^{\circ}$ ). The current-voltage (*I-V*) characteristics of the MOS capacitors were obtained by a Keithley 237 voltage source. A Keithley 590 capacitancevoltage (C-V) analyzer working at 100 kHz and a Keithley 617 electrometer were combined (using a Keithley 590-1 coupling box) to provide simultaneous capacitance and current acquisition during a stepwise voltage sweep (see Fig. 1).

### III. MODELING OF *I-V* CHARACTERISTICS FOR GATE OXIDES WITH EMBEDDED NCS

A MOS structure is electrically modeled for both gate voltage polarities as shown in Fig. 2 with two parallel NC layers embedded in a gate oxide with NC densities  $N_{\rm nc1,2}$  and same NC sizes  $d_{\rm nc1,2}$  within each layer. The NC layers are separated to the Si substrate and to each other by the tunneling oxides  $d_{\rm tox1}$  and  $d_{\rm tox2}$ , respectively, and to the gate electrode by the top-oxide  $d_{\rm top}$ . Tunneling of electrons or holes from Si electrodes through oxides of different size can generally be described by the equations  $^{22-24}$ 

$$J_{\text{DT-FN},c} = \frac{q^3 (m_{\text{Si},c}/m_{\text{ox},c})}{8 \pi h \phi_{b,c}} E_{\text{tox}}^2 \Theta_{\text{ox},c}, \tag{1}$$

with



FIG. 1. Sequence of the simultaneous capacitance and current measurements during a stepwise gate voltage sweep performed with  $dV_{\rm gate} = -0.5$  V. During a time period of dt=7 s at constant gate voltage, capacitance and current data are recorded in intervals of 300 ms followed by a data readout from the measurement instruments.



FIG. 2. (Color online) Schematic of a NC containing gate oxide with two embedded NC layers of different NC sizes and densities. The flux of electrons and holes is indicated by colored arrows (red and blue, respectively) depending on the  $V_{\rm gate}$  polarity.

$$\Theta_{\text{ox},c} = \exp\left(-\frac{8\pi\sqrt{2m_{\text{ox},c}}\left[\phi_{b,c}^{3/2} - \left[\Gamma^{3/2} \times H(\Gamma)\right]\right]}{3hq|E_{\text{toy}}|}\right),\,$$

$$\Gamma = (\phi_{b,c} - |qV_{\text{tox}}|)$$
 and  $c = e|h$ ,

whereas the Heaviside function H(x) enables a continuous transition between direct tunneling (DT)  $[H(x)=1 \text{ for } \Gamma > 0,$ i.e.,  $J_{DT-FN}=J_{DT}$ ] and Fowler-Nordheim (FN) tunneling [H(x)=0 for  $\Gamma \le 0$ , i.e.,  $J_{\text{DT-FN}}=J_{\text{FN}}$ ].  $\Theta_{\text{ox}}$  is the transmission probability for charge carriers through the respective oxide according to a parabolic dispersion relation with respect to Wentzel–Kramers-Brillouin approximation.  $^{10,22,24,25}$   $^{-}$  h is Planck's constant, q the magnitude of electron charge, and  $m_0$  the free electron mass. Depending on the gate voltage polarity, holes ( $V_{\text{gate}} < 0$  V) or electrons ( $V_{\text{gate}} > 0$  V) are injected from the accumulated or inverted p-Si substrate toward the NCs.  $V_{tox1,2}$  and  $E_{tox1,2} = V_{tox1,2} / d_{tox1,2}$  are the voltage drop and the electric field across the tunneling oxides, respectively; the same holds for the top-oxide voltage drop  $V_{\text{top}}$  with  $E_{\text{top}} = V_{\text{top}}/d_{\text{top}}$ . Values for the tunneling barrier height  $\phi_b$  and the effective hole or electron masses in the Si substrate  $m_{Si}$  and in the oxide  $m_{ox}$  are summarized in Table II (h and e indicate holes and electrons, respectively).  $m_{Si}$  has

TABLE II. Summarized parameter for the tunneling barriers  $\phi_b$  and the effective hole and electron masses for DT and FN tunneling.

|    | Emitting electrode | Tunneling barrier                   | Effective masses                                                                        |
|----|--------------------|-------------------------------------|-----------------------------------------------------------------------------------------|
| FN | Si (inv.)          | $\phi_{b,e}$ =2.9 eV <sup>a</sup>   | $m_{\text{ox},e} = 0.5 m_0^{\text{a}}$                                                  |
|    | Al                 | $\phi_{b,e}$ =3.2 eV <sup>c</sup>   | $m_{\mathrm{Si},e} \approx m_0^{\mathrm{b}}$ $m_{\mathrm{ox},e} = 0.5 m_0^{\mathrm{a}}$ |
| DT | Si (acc.)          | $\phi_{b,h}$ =4.5 eV <sup>d,e</sup> | $m_{\text{Al},e} = m_0^{\text{a}}$<br>$m_{\text{ox},h} = 0.32 m_0^{\text{d,e}}$         |
| 21 | , ,                |                                     | $m_{\mathrm{Si},h} \approx m_0^{\mathrm{d}}$                                            |
|    | Si (inv.)          | $\phi_{b,e}$ =2.9 eV                | $m_{\text{ox},e} = 0.42 m_0^{\text{f}}$ $m_{\text{Si},e} \approx m_0^{\text{b}}$        |
| DT | Ge NC              | $\phi_b = f(d_{\rm nc})^{\rm g}$    | $m_{\text{Ge},h} = 0.324 m_0^{\text{c}}$<br>$m_{\text{Ge},e} = 1.64 m_0^{\text{c}}$     |

<sup>&</sup>lt;sup>a</sup>Reference 22.

<sup>&</sup>lt;sup>b</sup>Reference 24.

<sup>&</sup>lt;sup>c</sup>Reference 26.

<sup>&</sup>lt;sup>d</sup>Reference 13.

eReference 25. See Fig. 3.

gSee Table IV.



FIG. 3. Calculated DT currents of holes (a) and electrons (b) according to Eq. (1) with H(x)=1 in comparison to experimental data with the same oxide thicknesses (hole current: Refs. 27–29; electron current: Refs. 30 and 31). The best fit is achieved for  $\phi_{b,h}=4.5$  eV with  $m_{\text{ox},h}=0.32m_0$  (Ref. 25) (a) and  $\phi_{b,e}=2.9$  eV with  $m_{\text{ox},e}=0.42m_0$  (b)  $[m_{\text{Si},e}=0.916m_0\approx m_0\approx m_{\text{Si},h}$  (Refs. 13 and 24)].

to be replaced by  $m_{\rm Al}$  or  $m_{\rm Ge}$  if the charges are ejected from the Al gate electrode or the Ge NCs, respectively. For the DT regime  $\phi_b$  and  $m_{\rm ox}$  are verified in Fig. 3 by means of recently published current-voltage data using Eq. (1) with H(x)=1. In order to validate  $\phi_b$  and  $m_{\rm ox}$  for FN tunneling of electrons, reference data (unimplanted oxides) are fitted in Figs. 4–6 (curves C) using Eq. (1) with H(x)=0 and a gate oxide thickness of  $d_{\rm ox}=20.5\,$  nm (or 20.7 nm, respectively).

The total current density  $J_{\rm tot}$  has three different components describing the charging/discharging of the gate oxide from the electrodes. The first layer of NCs is charged from the substrate side by  $J_{\rm DT1} = f(V_{\rm tox1}, d_{\rm tox1})$  [see Eq. (1) in the DT regime].  $J_{\rm FN,\it e}$  describes the charge exchange with the gate electrode through the top-oxide by a FN mechanism if  $d_{\rm top} > 5$  nm. Here, the current through the oxide  $J_{\rm ox}$  besides the NCs is negligible in most cases,

$$J_{\text{tot}} = R_{\text{ncl}} J_{\text{DT1}} + J_{\text{FN},e} + (1 - R_{\text{ncl}}) J_{\text{ox}} \approx R_{\text{ncl}} J_{\text{DT1}} + J_{\text{FN},e}.$$
(2)

The relative portion of area covered by NCs  $R_{\rm nc}$  (surface coverage ratio), given by the ratio of the square NC surfaces



FIG. 4. (Color online) *I-V* characteristics for the Ge LD implanted oxides annealed at 950 °C ( $\square$ ) and 1050 °C ( $\triangle$ ) and the unimplanted reference ( $\bigcirc$ ) for comparison, all for each gate voltage polarities in (a) and (b), respectively. The red and blue lines (curves A, B, and E) reflect the results of the model calculations related to Ge NC containing oxides. The straight black lines (curves C and D) show the calculated FN currents [using Eq. (1)] for pure oxides of different thicknesses without NCs. Used structural and electrical parameters are summarized in Tables II–IV. Sweep rates are 0.25 V/s for the measurements and calculations, reduced to 0.025 V/s for calculations of curves A' ( $V_{tb}$ =-0.8 V and  $V_{t}$ =0.1 V for all calculations). For curve E the electron barrier height is set to  $\phi_{b,e}$ =2.7 eV, which corresponds to a Ge NC size of about 1 nm for NC layer 2. The insets reflect schematically the charge transfer processes for the respective current components.

 $A_{\rm nc}$  to the total capacitor area  $A_{\rm tot}$ , is a key factor of memory programming characteristics and not only the dot density  $N_{\rm nc}$ ,  $^{32}$ 

$$R_{\rm nc} = A_{\rm nc}/A_{\rm tot} = \frac{\pi}{4} d_{\rm nc}^2 N_{\rm nc}.$$
 (3)

The charge density on the first NC layer  $Q_{\rm nc1}$  determines the current density  $J_{\rm DT2} = qnfT$  from the first NC layer to the second. There, T is the oxide transparency, f the impact frequency against the barrier, and n is the density of charge carriers available for tunneling; thus  $qn = Q_{\rm nc1}$ . With  $\varepsilon_{\rm ox} \varepsilon_0 E_{\rm tox2} = Q_{\rm nc1}$  Eq. (1) changes with H(x) = 1 (DT is dominant with  $d_{\rm tox2} \approx 2$  nm) to



FIG. 5. (Color online) Measured and calculated I-V characteristics for the Ge HD implanted samples (for details, see caption of Fig. 4). In (a) data for different sweep rates are shown for 0.025 V/s (1 and A') and 0.25 V/s (2 and A).

$$J_{\text{DT2}} = \frac{q^3 (m_{\text{nc}}/m_{\text{ox}})}{8\pi h \phi_h} \frac{Q_{\text{nc1}}}{\varepsilon_{\text{ox}} \varepsilon_0} |E_{\text{tox2}}| \Theta_{\text{tox2}}, \tag{4}$$

with  $\Theta_{\text{tox2}} = f(V_{\text{tox2}}, d_{\text{tox2}})$ . In the same way we find for the current from layer 2 to the gate electrode

$$J_{\text{FN},e} = \frac{q^3 (m_{\text{nc}}/m_{\text{ox}})}{8\pi h \phi_h} \frac{Q_{\text{top}}}{\varepsilon_{\text{ox}} \varepsilon_0} |E_{\text{top}}| \Theta_{\text{top}}.$$
 (5)

 $m_{\rm nc}$  is the effective mass of charge carriers in the NCs. The effective mass of holes in Ge NCs  $m_{{\rm Ge},h}$  is set to its bulk value as a sum of the effective masses of light and heavy holes  $m_{{\rm nc},h}=m_{{\rm Ge},h}=m_{{\rm Ge},h}+m_{{\rm Ge},hh}=(0.044+0.28)m_0$  =0.324 $m_0$ ; of or electrons  $m_{{\rm nc},e}=m_{{\rm Ge},e}=1.64m_0$ .

The current through the gate oxide with embedded NCs is calculated as a function of sweep time. Thus, the actual NC charge areal density  $Q_{\rm nc}$  on each layer is iteratively calculated using

$$Q_{\text{nc1},2}(t_{i+1}) = Q_{\text{nc1},2}(t_i) + dQ_{\text{nc1},2}(t_i), \tag{6}$$

$$dQ_{\text{nc1}}(t_i) = [R_{\text{nc1}}J_{\text{DT1}}(t_i) - R_{\text{nc2}}J_{\text{DT2}}(t_i)]\Delta t,$$

and



FIG. 6. (Color online) Measured and calculated *I-V* characteristics for the Si implanted [fluence LD and HD, annealed at 1050 °C for 30 s ( $\square$ ) and 120 s ( $\triangle$ )] and for the unimplanted oxides ( $\bigcirc$ ) for both gate voltage polarities with respect to Eqs. (1) and (2), solved for 1% capacitor area, and Table V. The calculated characteristics for Si NC containing oxides are indicated by red lines (A and B) and for single oxides by black lines (C–E) with  $V_{\rm fb}$ =  $-0.8~{\rm V},~V_{\rm f}$ =0.1 V, and  $m_{\rm ox}$ =0.5 $m_0$ . Measurements and simulations were performed for 0.125 V/s sweeps.

$$dQ_{\text{nc2}}(t_i) = [R_{\text{nc1}}J_{\text{DT2}}(t_i) - J_{\text{FN.e}}]\Delta t.$$

The equations hold for small time increments  $\Delta t$  so that the potentials within the gate oxide do not change significantly between the time steps  $t_i$  and  $t_{i+1}$ . For the case  $V_{\text{gate}} \ll 0$  V a radiative (e.g., band to band with light emission) or nonradiative recombination (e.g., Auger) of electron hole pairs in the NCs of layer two  $(Q_{\text{nc2}})$  is assumed. Thus,

$$V_{\text{tox1}} = \frac{d_{\text{tox1}}}{d_{\text{tot}}} \left[ V'_{\text{gate}} + \frac{Q_{\text{nc1}}}{\varepsilon_{\text{ox}}/(d_{k2} + d_{\text{top}})} + \frac{Q_{\text{nc2}}}{\varepsilon_{\text{ox}}/d_{\text{top}}} \right],$$

$$V_{\text{top}} = \frac{d_{\text{top}}}{d_{\text{tot}}} \left[ V'_{\text{gate}} - \frac{Q_{\text{nc1}}}{\varepsilon_{\text{ox}}/d_{k1}} - \frac{Q_{\text{nc2}}}{\varepsilon_{\text{ox}}/(d_{\text{tot}} - d_{\text{top}})} \right],$$

$$V_{\text{tox2}} = \frac{d_{\text{tox2}}}{d_{k2}} \left[ V'_{\text{gate}} - \frac{d_{k1}}{d_{\text{tox1}}} V_{\text{tox1}} - V_{\text{top}} \right]$$
(7)

with



FIG. 7. Si content (left ordinate) and Ge profiles (right ordinate) after Ge ion implantation into 20 nm  $SiO_2$ . The Si content is obtained from TRIDYN calculations (Ref. 35) [LD ( $\blacksquare$ ) and HD ( $\blacktriangle$ )] taking sputtering and swelling effects into account (dashed line). The box shape profile indicates the Si concentration before implantation. The implanted Ge profiles (right ordinate) are given by straight lines.

$$d_{\text{tot}} = d_{k1} + d_{k2} + d_{\text{top}},$$

$$d_{k1} = d_{\text{tox}1} + \frac{\varepsilon_{\text{ox}}}{\varepsilon_{\text{nc}}} d_{\text{nc}1},$$

$$d_{k2} = d_{\text{tox}2} + \frac{\varepsilon_{\text{ox}}}{\varepsilon_{\text{nc}}} d_{\text{nc}2},$$

assuming for simplicity that the charges in the NCs (electrons or holes) are located at the NC/SiO<sub>2</sub> interface toward the gate electrode. As shown by electron density calculations, this is a reasonable approximation for biased tiny spherical Si nanodots embedded in SiO<sub>2</sub>.  $^{34}$   $\varepsilon_{ox}$  and  $\varepsilon_{nc}$  are the dielectric constants for SiO<sub>2</sub> and the NC material (bulk value), respectively,

$$V'_{\text{gate}} = V_{\text{gate}} - V_{x}(t_0). \tag{8}$$

 $V_x(t_0)$  is the initial flat-band ( $V_{\rm fb}$ ) or threshold ( $V_t$ ) voltage for the uncharged state disregarding the exact Si substrate surface potential.



FIG. 8. (Color online) Ge profiles as obtained by RBS for the lower and the higher fluence implanted samples in (a) and (b), respectively. With annealing about 40% (LD) or 25% (HD) of the initially implanted Ge amount disappeared. The data are smoothed for clarity averaging five adjacent.



FIG. 9. HAADF STEM micrograph after Ge implantation LD in 20 nm  ${\rm SiO_2}$  and annealing at 950 °C for 30 s. Bright spots indicate Ge NCs of about 2 nm size arranged in a layer close to the  ${\rm Si/SiO_2}$  interface in a very high density and also a few NCs distributed close to these toward the oxide bulk

#### IV. GE NC CONTAINING GATE OXIDES

#### A. Structural data for Ge implanted gate oxides

After ion implantation (Fig. 7) the peak concentration of Ge in the oxide reaches of about 7 (LD) or 16 at. % (HD). IBS of Ge NCs in thin SiO<sub>2</sub> is associated with a significant redistribution (and also a partial loss) of the implanted Ge as shown in Fig. 8; its physical origin has been described elsewhere. 19 Depending on the implantation fluence, a layer of tiny Ge NCs ( $d_{nc}$ =2 nm) is formed in vicinity to the  $Si/SiO_2$  interface or a layer of bigger ones ( $d_{nc}$ =4 nm) in the oxide center as shown in Figs. 9 and 10, respectively. In both cases during annealing a top-oxide region forms without Ge NCs. In order to transfer these structures into a onedimensional electrical model, the statistical distribution of Ge NCs is simplified into two parallel NC layers as shown schematically in Fig. 2. The thicknesses of the oxides and NC layers are summarized in Table III as deduced from the TEM micrographs in Figs. 9 and 10. Ideal DT charge conduction is assumed from layer to layer, although probably also trap-assisted tunneling mechanisms may be involved in the real system. Although hardly detectable in Fig. 10, a high concentration of Ge precipitates enables an effective charge exchange between the main NC layer and the Si substrate similar to an intermediate layer of tiny NCs. The  $d_{\rm nc}$  and  $N_{\rm nc}$ values for both layers are deduced from the TEM micrographs to calculate  $R_{\rm nc}$  (see Table IV). The evaluation of the band gap energy of tiny Ge NCs in Table IV and thus of the tunneling barriers  $\phi_b$  for electron and holes emission from



FIG. 10. Merged TEM micrographs obtained at HAADF (a) and high resolution bright field (b) conditions for the same high fluence Ge implanted sample (HD) annealed at 950 °C for 30 s. A high density of Ge NCs in 4 nm size is detected in the oxide center and also smaller ones (or just precipitates) between this NC layer and the Si substrate.

TABLE III. Structural parameters used in the calculation of the current-voltage characteristics (distances in nanometer). Letters A–E refer to the simulated *I-V* curves in Figs. 4 and 5.

| Fluence | Curve | $d_{\text{tox}1}$ | $d_{\rm nc1}$ | $d_{\text{tox}2}$ | $d_{ m nc2}$ | $d_{\mathrm{top}}$ | $d_{\rm ox}$ |
|---------|-------|-------------------|---------------|-------------------|--------------|--------------------|--------------|
| LD      | A/E   | 2.0               | 2.0           | 2.3               | 2.0          | 12.5               | 20.8         |
|         | В     | 2.0               | 2.0           |                   |              | 16.8               | 20.8         |
|         | C     | • • •             | • • • •       | • • •             |              | • • • •            | 20.5         |
|         | D     | • • •             | • • • •       | • • •             |              | • • • •            | 16.8         |
| HD      | A/E   | 2.0               | 2.0           | 2.0               | 7.5          | 8.0                | 21.5         |
|         | В     | 2.0               | 2.0           | 2.0               | 6.0          | 9.5                | 21.5         |
|         | C     | • • •             | • • • •       | • • •             |              | • • • •            | 20.5         |
|         | D     | •••               | •••           | •••               | •••          | •••                | 8.0          |

the Ge NCs needs a more detailed discussion. Due to quantum confinement the band gap energy of tiny NCs increases with decreasing NC size. This effect is significantly quenched considering oxygen passivated NCs as in the present case of Ge NCs embedded in  $\mathrm{SiO_2}$ . As shown in Fig. 11, Ge NCs of 2 nm size have a band gap energy of about 1.1 eV, which leads to tunneling barrier heights of  $\phi_{b,e} \approx 2.9$  eV and  $\phi_{b,h} \approx 4.5$  eV with respect to  $\mathrm{SiO_2}$  using the Ge bulk electron affinity ( $\chi$ =4.0 eV) and the bulk energy gap of  $E_g$ =0.67 eV (Ref. 26) as a reference (see Ref. 13 for details).

#### B. Current-voltage (I-V) characteristics

In Figs. 4 and 5 measured *I-V* characteristics for both gate voltage polarities are shown for the virgin (reference) and Ge implanted oxides superimposed with the calculation results. For negative gate voltages the minority carrier generation in the Si substrate is stimulated by light exposure. Nevertheless, the generation rate limits the number of electrons available for tunneling leading to a saturation of the tunneling currents in Figs. 4(b) and 5(b).

Especially in Figs. 4(a) and 5(a) the calculated I-V characteristics (labeled as A) show significant agreements with the measured data (symbols). As schematically shown in the insets of Fig. 4(a), at negative  $V_{\rm gate}$  the Ge NCs in both layers are positively charged by DT of holes from the p-Si substrate. As a consequence  $V_{\rm gate}$  drops mainly across  $d_{\rm top}$  where finally electrons are injected from the metal gate side by FN tunneling indicated by the rapidly rising current at  $V_{\rm gate}$  = -10 or -6 V in Figs. 4(a) and 5(a), respectively. These electrons get trapped at the Ge NCs and compensate the positive charges, e.g., by radiative recombination of electron-hole

TABLE IV. Ge NC sizes  $d_{\rm nc}$  and densities  $N_{\rm nc}$  as deduced from the STEM images in Figs. 9 and 10 in a two layer approximation together with the relative NC capacitor area ratios  $R_{\rm nc}$  and tunneling barrier heights  $\phi_b$  obtained using Eq. (3) and Fig. 11, respectively.  $E_g$  is the Ge NC band gap energy.

| Fluence | Layer | $d_{\rm nc}$ (nm) | $N_{\rm nc}$ (cm <sup>-2</sup> ) | $R_{\rm nc}$ | $E_g$ (eV) | $\phi_{b,e}$ (eV) | $\phi_{b,h}$ (eV) |
|---------|-------|-------------------|----------------------------------|--------------|------------|-------------------|-------------------|
| LD      | 1     | 2.0               | $3 \times 10^{12}$               | 0.1          | 1.1        | 2.9               | 4.5               |
|         | 2     | 2.0               | $3 \times 10^{11}$               | 0.01         | 1.1        | 2.9               | 4.5               |
| HD      | 1     | 2.0               | $1 \times 10^{12}$               | 0.03         | 1.1        | 2.9               | 4.5               |
|         | 2     | 4.0               | $5 \times 10^{12}$               | 0.6          | 0.9        | 3.0               | 4.6               |



FIG. 11. Calculated quantum confinement of H-passivated Ge NCs after Niquet *et al.* (Ref. 37) (straight line) as function of NC size in comparison to measured photoluminescence (PL) data (Ref. 38) for oxygen passivated Ge NCs (

pairs. Accordingly, for positive  $V_{\text{gate}}$  [Figs. 4(b) and 5(b)], the NCs are charged by electrons, which are emitted at high gate voltages from individual NCs toward the gate electrode (high current region). On the contrary to homogenous emission of electrons from an equal potential metal gate electrode  $(V_{\text{gate}} < 0 \text{ V})$ , in this case the curved surfaces of the tiny NCs cause an inhomogeneous emission due to enhanced electrical fields near the NC/top-oxide interface.<sup>39</sup> This might explain the slight differences between the calculated characteristic and the measured data in Figs. 4(b) and 5(b). Individually deviating NC sizes with different  $\phi_{b,e}$  have to be taken into account (curve E for smaller NCs) as well as the emission of electrons at high gate voltages from NCs that are located deeper in the oxide (curves B for a single NC layer). However, the high current part of the *I-V* characteristics is related to the FN emission of electrons from the gate electrode or from the NCs side across  $d_{\mathrm{top}}$  depending on the  $V_{\mathrm{gate}}$ polarity. Thus, the onset for this FN current coincidences with calculated characteristics for FN tunneling through a pure thermally grown oxide (curves D in Figs. 4 and 5) with a thickness similar to top-oxide thicknesses  $d_{top}$  as deduced from the TEM of the Ge NC containing oxides (see Table III). Hole FN tunneling can be neglected due to the high barrier toward SiO<sub>2</sub>. The annealing temperature has only a marginal influence on the shape of the *I-V* characteristics.



FIG. 12. C-V hysteresis characteristics for Ge implanted gate oxides, LD (a) and HD (b), both annealed at 950 °C for 30 s. Sweep direction is  $V_{\min} \rightarrow V_{\max} \rightarrow V_{\min}$  for  $\pm 2.5~\text{V}/\pm 5~\text{V}/\pm 7.5~\text{V}/\pm 10~\text{V}$  amplitudes.

For both polarities the measured I-V characteristics reveal in the low voltage range [e.g.,  $-10 \text{ V} < V_{\text{gate}} < 6 \text{ V}$  in Fig. 5(a)] a nearly constant current, which is for the NC containing gate oxides about 100 times higher than for the unimplanted oxides. This current level decreases proportional to the sweep rate in both simulation (labeled as 1 and 2) and measurement (A and A') in Fig. 5(b). The FN tunneling current is not affected by the sweep rate. Both for the unimplanted reference and for the implanted oxide, this nearly constant current can be described by a displacement current, which is  $J_{\text{dpl}} = C_{\text{ox}}(dV_{\text{gate}}/dt)$  for the reference.  $C_{\rm ox} = \varepsilon_{\rm ox}/d_{\rm ox}$  is the oxide capacitance and  $dV_{\rm gate}/dt$  is the sweep rate. The measured  $J_{\rm dpl}$  value for the unimplanted reference is about two orders lower than the theoretical value of  $J_{\rm dpl}$ =4.2×10<sup>-8</sup> A/cm<sup>2</sup> because  $V_{\rm gate}$  is not swept constantly but stepwise. Thus,  $J_{\rm dpl}$  decreases exponentially during the delay time after each voltage step of 0.5 V (see Fig. 1), which is performed to achieve a higher current resolution. For the NC containing oxides  $J_{dpl}$  corresponds to the nonequilibrium charging current of the top-oxide through  $d_{\text{tox}1,2}$ . With the changing voltage drop across the tunneling oxides with time during the stepwise charging process, also the resistance of  $d_{\text{tox}1,2}$  changes according to Eq. (1). This variable resistance of the tunneling oxides defines the time constant of charging and also of the decay of  $J_{\rm dpl}$  after each voltage step. A higher low voltage current for the Ge HD implanted compared to the Ge LD implanted sample reflects the different tunneling or charging resistances and/or mechanisms. In the latter case a well-defined NC layer with a higher NC density is charged, whereas in the first case (HD) the current is probably more related to a trappinglike conduction.

#### C. Simultaneous C-V/I-V measurements

C-V characteristics were obtained to reveal the charging behavior of the Ge NC containing gate oxides (see Fig. 12). Already very small sweep amplitudes of  $\pm 2.5$  V create a significant C-V hysteresis. Holes as well as electrons are rapidly stored at the NCs in similar amount where the C-V characteristics shift continuously with the applied voltage (see Ref. 13 for details). Thus, the characteristics for the Ge LD implanted oxide in Fig. 12(a) do not reach the expected maximum capacitance value of about  $C_{ox}$ =50 pF. This rapid shifting in the C-V curves enables a novel measurement where during the voltage sweep capacitance and current data are simultaneously recorded to trace the charging of the NCs as a function of sweep time and the applied gate voltage  $V_{\text{gate}}$ [see Fig. 13(a)]. The vertical branches in the I-V characteristic reflect the exponentially decaying charging current with time at constant  $V_{\text{gate}}$ , which is mirrored in the C-V characteristic confirming the interpretation of the I-V characteristics in previous chapter. Continuous charging of the Ge NCs with holes leads to a simultaneously decreasing flat-band voltage, i.e., the C-V characteristic follows the applied gate voltage. In Fig. 13(b) the corresponding flat-band voltage shift  $\Delta V_{\rm fb}$ is shown as a function of  $V_{\rm gate}$ , which is calculated from the capacitance data in Fig. 13(a),



FIG. 13. (a) C-V and I-V data simultaneously recorded as a function of sweep time for the Ge LD implanted sample annealed at 950 °C for 30 s (sweep rate is about 0.07 V/s). Straight lines connect the last datum of each branch. (b) Flat-band voltage shift  $\Delta V_{\rm fb}$  calculated from capacitance-voltage data from (a) and Ref. 13 using Eq. (9) ( $\square$ ). The broken line corresponds to the simulated current-voltage curve A in Fig. 4(a).

$$\Delta V_{\text{fb}}(V_{\text{gate}}, t) = V_{\text{meas}}(C_{\text{meas}}, t) - V_0(C_{\text{meas}}). \tag{9}$$

Related to the same capacitance data  $C_{\text{meas}}$ , the corresponding voltage values from the measured characteristic in Fig. 13(a)  $(V_{\text{meas}})$  are referenced to voltage data  $V_0$  from the C-V characteristics for the uncharged state (obtained from the same sample at  $dV_{\text{gate}}/dt=100 \text{ V/s}$  shown in Ref. 13).  $\Delta V_{\text{fb}}$ , i.e., the total charge stored in the NCs, saturates with increasing FN current [symbols in Fig. 13(b)], which limits the shifting of the C-V characteristic as indicated by the hump in Fig. 13(a). Holes captured in the NCs are compensated with electrons injected from the gate electrode. For the same reason the C-V hysteresis in Fig. 12(b) saturates at  $\pm 7.5$  V sweep amplitudes for the Ge HD implanted sample. However, the trend of the characteristics in Fig. 13(b) is similar comparing the data deduced from the continuous capacitance-current measurements with the results from the simulated current-voltage curves. Thus, the validity of the presented electrical model for the charge transfer through NC containing gate oxides is clearly confirmed. Deviations can be explained by uncertainties defining the exact position of stored and compensated charges within the gate oxide and/or the different sweep rate. For further decreasing  $V_{\rm gate}$ , a decreasing charge amount is shown in Fig. 13(b) (dashed line) as the electron current is higher than the number of available



FIG. 14. Total Si content after Si ion implantation into 20 nm  $SiO_2$  [LD ( $\blacksquare$ ) and HD ( $\blacktriangle$ )] as obtained from TRIDYN calculations (Ref. 35) taking sputtering and swelling effects into account (dashed line). The dotted line indicates the pristine position of the  $Si/SiO_2$  interface. The implanted Si profiles (right ordinate) are given by straight lines.

and refilling holes in the NCs in the simulations in Fig. 4(a). This behavior is not reproduced from the data extracted from Fig. 13(a) since a reliable interpretation of the recorded data is not possible if  $C_{\text{meas}}$  approaches  $C_{\text{ox}}$  for  $V_{\text{gate}} < -14 \text{ V}$ .

#### V. SI NC CONTAINING GATE OXIDES

## A. Formation of Si NCs in thin gate oxides after Si ion implantation

Ion profile calculations in Fig. 14 reveal a broad distribution of implanted Si in SiO2 (line). However taking surface sputtering and a redistribution of oxide atoms during implantation into account, a nearly constant total Si content throughout the oxide can be expected (symbols). For Si HD implantation, the incorporation of additional Si in SiO<sub>2</sub> causes a considerable fluence dependent oxide swelling, which corresponds to a broadening of the oxygen signal in the RBS spectra in Fig. 15 (see Ref. 40 for details). A threedimensional KLMC simulation was used to simulate the redistribution of excess Si and the formation of Si NCs from a  $SiO_x$  layer (x < 2) during annealing. <sup>21,41</sup> For the simulation the initial configuration was deduced from the calculated TRI-DYN Si data LD (Fig. 14), which leads to a cross-section image as shown in Fig. 16(a). With increasing simulation (or annealing) time, Si monomers bundle to precipitates mainly in the upper half of the oxide and grow to NCs later on. Despite considerable mixing of the Si/SiO<sub>2</sub> interface during implantation (see Fig. 14), a flat interface between the oxide



FIG. 15. RBS data related to the oxygen and silicon signals for the high fluence Si implanted oxide (HD) in the as-implanted state ( $\boxplus$ ) and after annealing at 1050 °C for 120 s ( $\triangle$ ) in comparison to the as-grown reference sample ( $\blacksquare$ ). The elemental composition of the oxide changes after Si ion implantation by an enhanced Si signal and a reduced O yield with respect to the unimplanted reference.

and the Si substrate reconstructs during annealing. From Gibbs-Thompson's rule, assuming the Si substrate as a crystal of infinite radius, the equilibrium concentration of Si monomers around the embedded Si NCs in oxide is higher than directly above the Si substrate, leading to a diffusion of Si monomers from the NCs toward the Si substrate. Some Si NCs located closer to the substrate dissolve, whereas those in the upper oxide region ripen. This behavior is confirmed by the redistribution of oxygen during annealing in the RBS spectra in Fig. 15 for Si HD implantation. The development of a small valley and a little hump in the oxygen profile corresponds to a formation of Si NCs next to the oxide center and a formation of a region denuded by Si NCs close to the Si/SiO<sub>2</sub> interface, respectively. Such a denuded zone exists also in the case of Ge implantation. There, contrary to the Si implantation case, the small Si precipitates close to the Si/SiO<sub>2</sub> interface [see Fig. 16(b)] caused by the interface mixing are stabilized by the flux of Ge monomers from the oxide center toward the Si substrate. 19 Thus, in Figs. 9 and 10 the size of the denuded zone corresponds to  $d_{\text{tox}1}$ , which increases with annealing time.<sup>14</sup>

For the present Si implanted samples Si NCs of 2–4 nm size were detected mainly about the oxide center using HR-and EFTEM in Figs. 17 and 18. As predicted by KLMC simulation, actually a denuded oxide zone separates the Si NCs from the Si substrate, but, in contradiction, the amount of remaining excess Si forming NCs is much lower than



FIG. 16. Cross-section presentation of a KLMC simulation for the Si LD implanted gate oxide. The initial distribution of Si excess atoms is deduced from TRIDYN calculations in Fig. 14. With proceeding simulation/annealing time (increasing MC steps) the formation and ripening of Si NCs in the oxide can be traced leading to reconstruction of a flat  $Si/SiO_2$  interface, which is finally separated to the NCs by a denuded zone.



FIG. 17. (Color online) Cross-section EFTEM micrograph for the Si LD implanted sample annealed at 1050 °C for 30 s. Some small Si NCs ( ≤2 nm) are visible by bright spots mainly in the oxide center enclosed by two oxide regions denuded of NCs toward the oxide surface and the Si substrate. By conventional HR bright field TEM imaging, these tiny Si NCs were not detectable. A red line indicates a localized charge transfer through the oxide across a small portion of NCs.

expected. However, in the simulation a loss of excess Si from sample handling and annealing after ion implantation was not included. 19,42 When a damaged thin gate oxide is exposed to humid air after implantation, moisture (e.g., O<sub>2</sub> and H<sub>2</sub>O) penetrates the porous oxide, which leads together with residual oxygen from the annealing ambient—to a significant reduction in Si available for NC formation due to oxidation of excess Si. Most sensitive to penetrating oxidants, in the experiment a NC-free region (3-7 nm) forms close to the oxide surface (see Figs. 17 and 18), similar to a passivation of bare Si surfaces. This oxide layer can be considered as an efficient top-oxide barrier. Assumedly, the denuded zone between the Si NCs and the Si substrate has not that quality. As shown in Fig. 16(b) incorporated Si precipitates possibly remain in this layer during annealing and enable a considerable charge conduction



FIG. 18. Cross-section TEM micrographs of a Si HD implanted sample annealed at 1050 °C for 30 s obtained (a) at high resolution bright field conditions and (b)—enabling a much more detailed view on the NC distribution—by EF imaging. In (a) at the top region of the oxide layer Si NCs formed with the evidence of Si (111) lattice fringes. About two-thirds of the oxide is filled with Si NCs, visible by bright spots, in a high density, and enclosed by two oxide regions denuded of NCs.

TABLE V. Structural parameters used in the calculation of the *I-V* characteristics in Fig. 6 for the Si<sup>+</sup> implanted oxides (LD and HD) and for the unimplanted reference (virgin). Oxide and NC layer sizes are in nanometer.

| Fluence | Curve | $d_{\text{tox}1}$ | $d_{ m nc1}$ | $d_{\text{tox}2}$ | $d_{ m nc2}$ | $d_{\text{top}}$ | $d_{\rm ox}$ |
|---------|-------|-------------------|--------------|-------------------|--------------|------------------|--------------|
| LD      | A     | 2.0               | 1.0          | 2.5               | 7.0          | 7.5              | 20.0         |
| HD      | В     | 1.8               | 1.0          | 2.0               | 13.5         | 3.0              | 21.3         |
|         | C     |                   |              |                   |              |                  | 20.7         |
| (LD)    | D     |                   |              |                   |              |                  | 7.5          |
| (HD)    | E     | •••               | •••          | •••               | •••          | •••              | 3.0          |

through this oxide zone similar to a trap-like conduction. Thus, the respective structural parameters needed for the I-V characteristic calculations are deduced from Figs. 17 and 18 and summarized in Table V. Within the denuded zone a traplike state is considered in  $d_{\rm nc1}$  of 1 nm size, dividing the denuded zone into the sections  $d_{\rm tox1}$  and  $d_{\rm tox2}$ .

### B. C-V hysteresis of Si NC containing gate oxides

In C-V hysteresis measurements a sweep amplitude higher than 7.5 V (LD) or 2.5 V (HD) has to be applied to show a considerable charging of the Si implanted oxides (see Fig. 19). Positive and negative charges are generated or trapped in the oxide applying negative and positive gate voltages, respectively. Thus, a dominating charge exchange between the Si NCs and the Si substrate can be considered. Whereas the hysteresis increases with increasing gate voltage above a threshold value nearly symmetrically in Fig. 19(a) (LD fluence), the flat-band voltage shift saturates for the Si HD implantation at a comparably low level. This limitation indicates re-emission of trapped electrons toward the gate or compensation of stored holes by electrons injected from the gate. Best observable in the difference of the maximum capacitance values  $C_{\text{max}}$  comparing Figs. 19(a) and 19(b), the content of remaining nonoxidized Si merged into Si NCs is much higher for the higher Si fluence. As a consequence the actual oxide dielectric constant changes from  $\varepsilon_{ox}$ =3.9 $\varepsilon_0$  (virgin oxide) to effectively about  $4.35\varepsilon_0$  for the Si HD implanted sample ( $\varepsilon_{Si} = 11.8\varepsilon_0$ ). For the lower Si fluence, oxide



FIG. 19. C-V hysteresis characteristics for the Si LD (a) and HD (b) implanted gate oxides annealed at 1050 °C for 120 and 30 s, respectively (the complemental samples show similar charging behavior). Sweep direction is  $V_{\min} \rightarrow V_{\max} \rightarrow V_{\min}$  for  $\pm 2.5~\text{V}/\pm 5~\text{V}/\pm 7.5~\text{V}/\pm 10~\text{V}/(\pm 12.5~\text{V})$ . Using quasistatic and conductance C-V methods (not shown) at midgap, a Si/SiO<sub>2</sub> interface trap density of  $D_{\text{it}} \lesssim 1 \times 10^{11}~\text{cm}^{-2}~\text{eV}^{-1}$  was obtained indicating a sufficient reconstruction of the Si/SiO<sub>2</sub> interface for both fluences.

growth (e.g., by oxidation) compensates the effect of remaining excess Si in the oxide  $(C_{\text{max}} \approx \varepsilon_{\text{ox}}/d_{\text{ox}})$  as  $C_{\text{max}}$  is similar to the virgin oxide (not shown).

#### C. I-V characteristics for the Si implanted oxides

For the Si ion implanted and annealed oxides, the currents increase rapidly already above  $|V_{\text{gate}}| \approx 2 \text{ V (HD)}$  or  $|V_{\rm gate}| \approx 5$  V (LD) as shown in Fig. 6. Below this voltage the current level is similar to the virgin oxide without significant enhancements, which coincidences with the missing C-V hysteresis is this regime (Fig. 19). Apparently, on the contrary to the characteristics for the Ge implanted oxides (Figs. 4 and 5), the charging does not affect homogenously large area portions. Considerable charge trapping occurs only at high currents (Fig. 6), e.g., at  $\pm 12.5$  V (LD) or  $\pm 5.0$  V (HD) bias, as confirmed by the C-V hysteresis measurements in Fig. 19. However the obtained  $V_{\rm fb}$  shift is five to ten times lower than for the Ge implanted oxides. Changes in the I-V characteristic with increasing annealing time are of minor relevance. At high current densities  $(J > 1 \times 10^{-6} \text{ A/cm}^2)$ , the slopes weaken only slightly in the semilogarithmic plot.

Apparently, for the present Si implanted samples the charging occurs not rather homogenously across a high density of NCs close to the Si substrate, as in the case of Ge containing gate oxides, but across rare defects or traps located in the denuded zone as indicated in Fig. 17. Figure 16(b) shows a considerably high density of such Si precipitates in this region, which disappear bit by bit during further annealing/simulation time. Thus, in a first approximation, the current through the gate oxide for Si implanted oxides  $J_{Si}$ occurs locally across about 1% of the MOS capacitor area. However, the transient enhanced model as derived in Ref. 13 is only valid for rather homogenously charged oxides. Thus, Eqs. (1)–(8) were used to calculate the current only at the involved areas with  $R_{\text{nc1}} = R_{\text{nc2}} = 1$  and  $J_{\text{Si}} = 0.01 J_{\text{tot}}$  [Eq. (2)]. A band gap energy of 1.4 eV (Ref. 36) for about 3 nm tiny Si NCs leads to a tunneling barrier of about 3.0 eV for electron ejection from Si NCs.<sup>13</sup> With these assumptions and the structural data from Table V, the calculated I-V characteristics show significant agreements, qualitatively and quantitatively, with the measurements. Again, the onset of the high current regions in Fig. 6 coincidences with the characteristics related to MOS capacitors containing only the top-oxide layer  $d_{top}$ .

### VI. CHARGE STORAGE IN GE AND SI NC CONTAINING OXIDES

For the embedded Ge NCs initially large programming windows are obtained (about 8 V) in Fig. 20, which decay within the first seconds to a more stable state holding about 1 V for more than minutes. Thus, two different charge loss mechanisms can be considered: The first loss (short term storage) is considerably attributed to a spontaneous reemission of electrons (or holes) from the NCs band edges toward the Si substrate. Also injection of holes (or electrons) from the substrate side has to be taken into account leading to a charge compensation in the NCs. A different backtunneling barrier height for electrons and holes ( $\phi_{b,e} < \phi_{b,h}$ )



FIG. 20. Retention data for Ge implanted oxides for both fluences, LD and HD, after programming pulses of  $\pm 8$  V applied for 100 ms. The programming window reflects the difference of the actual  $V_{\rm fb}(t)$  to the initial (uncharged) state with the positive and negative voltage branch indicating storage of electrons and holes, respectively.

(or, alternatively, a shorter generation time of holes than of electrons from a *p*-Si substrate) causes slightly different time scales of charge decay. Capture of electrons at self-interstitial defect sites located at or in the Ge NCs (Ref. 43) might be responsible for the long term storage as well as the different relative band gap position of the Ge NCs in comparison to the Si substrate (hole storage).<sup>13</sup>

On the contrary to the Ge implanted samples, stored electrons and holes hold in the present Si NC containing structures at least for hours as shown in Fig. 21. According to the presented model of charge conduction, the rare small traps embedded in the denuded zone between the NCs and the Si substrate limit efficiently the loss toward the substrate electrode. From extrapolations quasinonvolatility up to real nonvolatility can be predicted depending on the implanted Si ion fluence. For the Si LD implanted sample the programmed and the erased states should be distinguishable from each other up to days and months (>10<sup>6</sup> s) even if this device has been previously treated with 10<sup>5</sup> write/erase cycles. Especially for the Si LD sample, device cycling wid-



FIG. 21. Charge retention characteristics for the Si implanted samples (LD and HD with filled and open symbols, respectively), representing the behavior after 10 (squares) and  $10^5$  (triangles) write/erase cycles after applied voltage pulses of  $\pm 12.5$  V (LD) and  $\pm 5$  V (HD) for 100 ms.

ens slightly the programming windows with the consequence of an increased charge decay with retention time. During cycling at high electrical fields and high current stress needed in the write/erase operations, oxide traps are generated, which mediate a charge transfer toward the NCs but enable also a faster escape of charges from the NCs toward the substrate or gate electrode.

#### **VII. SUMMARY**

An electrical model has been developed to describe current-voltage characteristics for thin NC containing gate oxides. IBS of Ge and Si NCs in SiO2 leads to different spatial distributions, varying from narrow NC layers close to the Si substrate to broad layers spanning around the oxide center. From these structural data current-voltage characteristics were calculated, which show significant qualitative and quantitative agreements with measurements, considering significant charging of the NCs. Oxide layers denuded of NCs, which form self-organizing during annealing, work efficiently as charge tunneling barriers. Thus, ion implantation induced oxide traps are not responsible for the charge transfer through the oxide. However, in some cases a trap-assisted conduction is proposed between the Si substrate and the NC layers or between NCs. Monte Carlo simulations reveal that these traps might evolve from dissolving Si (or Ge) precipitates in the oxide close to the Si/SiO<sub>2</sub> interface, for instance. Ion profile calculations related to NC synthesis in thin gate oxides are not suitable to predict the final NC distribution since also redistribution and oxidation effects have to be taken into account. The obtained charge retention in the NC containing gate oxides spans from seconds or minutes (Ge NCs) to the perspectives of quasinonvolatility (Si NCs) with a charge retention of months or more depending on the number of performed write/erase cycles before measurement.

- <sup>1</sup>S. Tiwari, F. Rana, H. Hanafi, A. Hartstein, E. F. Crabbé, and K. Chan, Appl. Phys. Lett. **68**, 1377 (1996).
- <sup>2</sup>J. von Borany, T. Gebel, K.-H. Stegemann, H.-J. Thees, and M. Wittmaack, Solid-State Electron. **46**, 1729 (2002).
- <sup>3</sup>B. De Salvo, G. Ghibaudo, G. Pananakakis, P. Masson, T. Baron, N. Buffet, A. Fernandes, and B. Guillaumot, IEEE Trans. Electron Devices **48**, 1789 (2001).
- <sup>4</sup>P. Normand, E. Kapetanakis, P. Dimitrakis, D. Skarlatos, K. Beltsios, D. Tsoukalas, C. Bonafos, G. B. Assayag, N. Cherkashin, A. Claverie, J. A. Van Den Berg, V. Soncini, A. Agarwal, M. Ameen, M. Perego, and M. Fanciulli, Nucl. Instrum. Methods Phys. Res. B 216, 228 (2004).
- <sup>5</sup>B. Schmidt, K.-H. Heinig, L. Röntzsch, T. Müller, K.-H. Stegemann, and E. Votintseva, Nucl. Instrum. Methods Phys. Res. B **242**, 146 (2006).
- <sup>6</sup>K. K. Likharev, Appl. Phys. Lett. **73**, 2137 (1998).
- <sup>7</sup>Z. Liu, C. Lee, V. Narayanan, G. Pei, and E. C. Kan, IEEE Trans. Electron Devices **49**, 1606 (2002).
- <sup>8</sup>R. Ohba, N. Sugiyama, K. Uchida, J. Koga, and A. Toriumi, IEEE Trans. Electron Devices **49**, 1392 (2002).
- <sup>9</sup>G. Groeseneken, H. E. Maes, J. VanHoudt, and J. S. Witters, Basics of

- Nonvolatile Semiconductor Memory Devices (IEEE, Piscataway, NJ, 1998), Chap. 1.
- <sup>10</sup>K. I. Lundstroem and C. M. Svensson, IEEE Trans. Electron Devices 19, 826 (1972).
- <sup>11</sup>B. De Salvo, G. Ghibaudo, P. Luthereau, T. Baron, B. Guillaumot, and G. Reimbold, Solid-State Electron. 45, 1513 (2001).
- <sup>12</sup>A. Kalnitsky, A. R. Boothroyd, and J. P. Ellul, Solid-State Electron. 33, 893 (1990).
- <sup>13</sup>V. Beyer, J. von Borany, and M. Klimenkov, J. Appl. Phys. **101**, 094507 (2007).
- <sup>14</sup>V. Beyer, J. von Borany, and M. Klimenkov, Appl. Phys. Lett. 89, 193505 (2006).
- <sup>15</sup>J. von Borany, R. Grötzschel, K.-H. Heinig, A. Markwitz, B. Schmidt, W. Skorupa, and H.-J. Thees, Solid-State Electron. 43, 1159 (1999).
- <sup>16</sup>T. Gebel, J. Borany, H.-J. Thees, M. Wittmaack, K.-H. Stegemann, and W. Skorupa, Microelectron. Eng. 59, 247 (2001).
- <sup>17</sup>C. Bonafos, M. Carrada, N. Cherkashin, H. Coffin, D. Chassaing, G. B. Assayag, A. Claverie, T. Müller, K. Heinig, M. Perego, M. Fanciulli, P. Dimitrakis, and P. Normand, J. Appl. Phys. 95, 5696 (2004).
- <sup>18</sup>P. Dimitrakis, E. Kapetanakis, D. Tsoukalas, D. Skarlatos, C. Bonafos, G. B. Assayag, A. Claverie, M. Perego, M. Franciulli, V. Soncini, R. Sotgiu, A. Agarwal, M. Ameen, C. Sohl, and P. Normand, Solid-State Electron. 48, 1511 (2004).
- <sup>19</sup>V. Beyer and J. von Borany, Phys. Rev. B 77, 014107 (2008).
- <sup>20</sup>K.-H. Heinig, T. Müller, B. Schmidt, M. Strobel, and W. Möller, Appl. Phys. A: Mater. Sci. Process. 77, 17 (2003).
- <sup>21</sup>T. Müller, K.-H. Heinig, and W. Möller, Appl. Phys. Lett. **81**, 3049 (2002).
- <sup>22</sup>Z. A. Weinberg, J. Appl. Phys. **53**, 5052 (1982).
- <sup>23</sup>M. Lenzlinger and E. H. Snow, J. Appl. Phys. **40**, 278 (1969).
- <sup>24</sup>Z. A. Weinberg, Solid-State Electron. **20**, 11 (1977).
- <sup>25</sup>W.-C. Lee and C. Hu, IEEE Trans. Electron Devices 48, 1366 (2001).
- <sup>26</sup>S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. (Wiley, New York, 1981).
- <sup>27</sup>A. Haque and K. Alam, Appl. Phys. Lett. **81**, 667 (2002).
- <sup>28</sup>Y. T. Hou, M. F. Li, and W. H. Lai, Appl. Phys. Lett. **78**, 4034 (2001).
- <sup>29</sup>Y. T. Hou, M. F. Li, Y. Jin, and W. H. Lai, J. Appl. Phys. **91**, 258 (2002).
- <sup>30</sup>L. F. Register, E. Rosenbaum, and K. Yang, Appl. Phys. Lett. **74**, 457 (1999).
- <sup>31</sup>S.-H. Lo, D. A. Buchanan, Y. Taur, and W. Wang, IEEE Electron Device Lett. **18**, 209 (1997).
- <sup>32</sup>T. Ishii, T. Osabe, T. Mine, F. Murai, and K. Yano, Tech. Dig. Int. Electron Devices Meet. **2000**, 305–308.
- <sup>33</sup>R. Clerc, P. O'Sullivan, K. McCarthy, G. Ghibaudo, G. Pananakakis, and A. Mathewson, Solid-State Electron. 45, 1705 (2001).
- J. See, P. Dollfus, S. Galdin, and P. Hesto, J. Appl. Phys. 94, 5053 (2003).
   W. Möller and W. Eckstein, Nucl. Instrum. Methods Phys. Res. B 2, 814
- (1984).

  36A. Puzder, A. J. Williamson, J. C. Grossman, and G. Galli, J. Chem. Phys.
- **117**, 6721 (2002). <sup>37</sup>Y. Niquet, G. Allan, C. Delerue, and M. Lannoo, Appl. Phys. Lett. **77**, 1182 (2000).
- <sup>38</sup>S. Takeoka, M. Fujii, S. Hayashi, and K. Yamamoto, Phys. Rev. B 58, 7921 (1998).
- <sup>39</sup>Y. Ishikawa, M. Kosugi, T. Tsuchiya, and M. Tabe, Jpn. J. Appl. Phys., Part 1 40, 1866 (2001).
- <sup>40</sup>V. Beyer, J. von Borany, and K.-H. Heinig, J. Appl. Phys. **101**, 053516 (2007).
- <sup>41</sup>T. Müller, Ph.D. thesis, TU Dresden, 2005, Wiss.-Techn. Berichte, FZR-
- <sup>42</sup>B. Schmidt, D. Grambole, and F. Herrmann, Nucl. Instrum. Methods Phys. Res. B 191, 482 (2002).
- <sup>43</sup>B. H. Koh, E. W. H. Kan, W. K. Chim, and W. K. Choi, J. Appl. Phys. 97, 124305 (2005).