

Solid-State Electronics 43 (1999) 845–848

# SOLID-STATE ELECTRONICS

### Letter

## Direct extraction of semiconductor device parameters using lateral optimization method

A. Ortiz-Conde<sup>a</sup>, Yuansheng Ma<sup>b</sup>, J. Thomson<sup>c</sup>, E. Santos<sup>c</sup>, J.J. Liou<sup>b,\*</sup>, F.J. García Sánchez<sup>a</sup>, M. Lei<sup>a</sup>, J. Finol<sup>d</sup>, P. Layman<sup>c</sup>

a Departamento de Electrónica, Universidad Simón Bolívar, Apartado 89000, Caracas, 1080-A, Venezuela
b Department of ECE, University of Central Florida, Orlando, FL 32816-2450, USA
c Modeling and Simulation Group, Lucent Technologies, Orlando, FL, USA
d Motorola, 3102 North 56th Street, Phoenix, Arizona 85018, USA

Received 1 December 1998; accepted 14 January 1999

#### 1. Introduction

Extraction and optimization of semiconductor device parameters is an important area in device modeling and simulation.[1–13] Regardless how sophisticated a semiconductor device model is, the model is useless and inaccurate if a viable parameter extraction method is not in place. The most widely used methods for extracting the semiconductor device parameters from the I–V measurements, using a junction diode as an example, can be classified into the following groups:

- 1. Extrapolation for the linear part of the plot of ln(I) versus V.[1] It is known that the presence of a large R can significantly obscure the linear characteristic of the ln(I) vs. V plot to such an extent that the parameters extracted from this method become unreliable
- Sophisticated algebraic manipulations[2,13] of the I-V data to generate plots which allow the separation of the effects of R. Norde[2] was the first to use this approach.
- 3. Use of the small-signal conductance,[4] or derivative of the current with respect to voltage. This method is highly sensitive to measurement errors because the derivative is equivalent to a high-pass filter.[1]
- 4. Use of integration of the current with respect to voltage.[10,11] This method is immune to measurement

- Addition of an external resistance in series with the device in I-V measurements.[9] This method requires further experimental work.
- Direct vertical optimization of the parameters[12] from the I-V data by minimizing the vertical quadratic error:

Vertical Error = 
$$\sum_{i=1}^{n} \left( \frac{I_{\text{expj}} - I_{\text{simj}}}{I_{\text{simj}}} \right)^{2}$$
 (1)

where n is the number of experimental points,  $I_{\rm expj}$  the jth measured current and  $I_{\rm simj}$  the jth simulated current. It is called 'vertical optimization' because the error is minimized on the vertical axis (i.e. the current). However, as will be shown later, the direct vertical optimization method is quite computationally intensive. Nonetheless, such a method has become very popular because of its simplicity in concept and the availability of powerful computers and software.

In this paper, we will focus on a less known, yet powerful, extraction method called the 'direct lateral optimization' method based on the approach of minimizing the error on the lateral axis (i.e., the voltage). This method was first proposed by Bennet in 1987,[3] but its applications, robustness, and advantages have never been properly studied and documented. The main purpose of this work is to compare the efficiency (i.e., CPU time) and robustness (i.e., effects of the resistance and measurement errors on the accuracy of

errors because the integration is equivalent to a low-pass filter.[10,11]

<sup>\*</sup> Corresponding author. Fax: 001-407-823-5835. E-mail address: jli@ece.engr.ucf.edu (J.J. Liou)



Fig. 1. I–V characteristics obtained from measurements (symbols) and from simulations (line) using the extracted parameters of  $I_s = 5.81 \times 10^{-10}$  A, n = 1.0467 and  $R = 33.4 \Omega$ .

parameters extracted) of the widely used vertical optimization and the present lateral optimization methods under the environment of an industry standard statistical language called S-plus.[14]

## 2. Method development

For the purpose of this discussion, a junction diode will be considered here, but the approach generally applies to other semiconductor devices. The I-V characteristics of a p-n junction diode, or a Schottky diode, is frequently modeled by an ideal diode together with a parasitic resistance R:[1]

$$I = I_{\rm S} \left( \exp\left(\frac{V - IR}{nV_{\rm th}}\right) - 1 \right) \tag{2}$$

where I is the current passing through the diode, V the voltage applied to the junction,  $I_{\rm S}$  the saturation current, n the ideality factor, and  $V_{\rm th}=k{\rm T}/q$  the thermal voltage. Eq. (2) can be rewritten as

$$V = nV_{\text{th}} \log \left(\frac{I}{I_{\text{S}}} + 1\right) + IR \tag{3}$$

which allows the evaluation for directing the voltage for a given current. Then by minimizing the errors on the voltage, the lateral quadratic error is

Lateral Error = 
$$\sum_{j=1}^{n} \left( \frac{V_{\text{expj}} - V_{\text{simj}}}{V_{\text{simj}}} \right)^{2}$$
 (4)

where n is the number of data points,  $V_{\rm expj}$  the experimental voltage and  $V_{\rm simj}$  the simulated voltage. The



Fig. 2. Number of simulated points versus CPU time for the lateral and the vertical optimization methods using a PC with 300 MHz Pentium II microprocessor and 64 MB RAM. Three different initial values (i.e.,  $2 \times$ ,  $0.5 \times$  and  $0.9 \times$  of the correction solution) were considered.

motivation for doing this is that  $V_{\rm simj}$  can be directly evaluated from Eq. (3) without requiring any iterative solution. On the contrary, for the vertical optimization, an iterative solution is needed to calculate  $I_{\rm simj}$ .

To illustrate this approach, we have applied the method to a diode from Motorola. Fig. 1 presents the experimental and the simulated I–V characteristics with the parameters of  $I_s = 5.81 \times 10^{-10}$  A, n = 1.0467, and  $R = 33.4~\Omega$  extracted from the direct lateral optimization method and using S-plus software tool with a nonlinear optimization routine called 'nlregb' available in S-plus.[14] Our results also indicate that the same degree of accuracy for the fitting would be obtained if the direct vertical optimization were used.

To compare the speed of the lateral and vertical optimization methods, we generated data from AIM-SPICE[15] for several numbers of points, a voltage range from 0 to 1 V, and the extracted parameters of  $I_{\rm s} = 5.81 \times 10^{-10}$  A, n = 1.0467 and  $R = 33.4 \ \Omega$ . Fig. 2 shows the required CPU time versus the number of points for the lateral and vertical optimization methods using a PC with 300 MHz Pentium II microprocessor and 64 MB RAM. In the figure, we have also tested the effects of different initial values on the CPU times for the two methods. The following three initial conditions are used:  $2 \times$ ,  $0.5 \times$ , and  $0.9 \times$  of the correct solution. We find that for the same CPU time, the lateral optimization method allows for four more orders of magnitude data points to be calculated than with the vertical optimization counterpart. Therefore, the lateral optimization is much more efficient than the vertical optimization. We also see in this figure that the CPU time decreases quickly once the initial value



Fig. 3. Simulated I–V characteristics using the extracted parameters  $I_{\rm s}=5.81\times10^{-10}$  A, n=1.0467 and several different values of R.

used approaches the solution; a trend which is logical and expected.

Since large values of R can often obscure the extraction of device parameters, we now test the robustness of the present direct lateral optimization method with different values of R. Fig. 3 shows the I–V characteristics simulated using SPICE with n=1.0467, R=33.4  $\Omega$  and several different values of R. In addition, to account for possible errors in measurements (i.e., noise), the current is expressed as

$$I_{\text{with noise}} = I_{\text{without noise}} * (1 + \text{percent} * \text{random})$$
 (5)



Fig. 4. I–V data with and without measurement errors (i.e., noise). For this particular plot,  $I_{\rm s}=5.81\times10^{-10}$  A,  $n=1.0467,\ R=1\ \Omega,$  and noises of 0%, 10% and 30% are used.



Fig. 5. The relative errors of R, n and  $I_{\rm s}$  extracted from the lateral optimization method for various levels of measurement errors. The procedure of adding noise to the simulated data and then extracting the parameters was that the simulations were done 10 times for each case and that the largest value of errors was selected.



Fig. 6. The relative errors of R, n and  $I_s$  extracted from the vertical optimization method for various levels of measurement errors.

where  $I_{\text{without noise}}$  is the AIM-SPICE simulated current,  $I_{\text{with noise}}$  is the current with noise to be used in the parameter extraction, random is a randomly generated number between -1 and +1, and percent is the relative percentage of error to be added. A typical plot of the I-V data with and without noise is presented in Fig. 4. Fig. 5 presents the relative error in R, n and  $I_s$ versus R for various levels of noise. The parameter extraction with added noise was repeated 10 times for each case. We observe in Fig. 5 that the extracted parameters  $(R, n, \text{ and } I_s)$  have very small relative errors when the noise level is below 20%, which is well within the tolerance of a typical experimental setup. The accuracy of the extracted parameters becomes questionable only when the noise is increased beyond 20% and/or the resistance value is approaching 1 M $\Omega$ . This demonstrates the robustness of the direct lateral optimization method. The same degree of robustness, however, is also found when using the direct vertical optimization method, as evidenced by the relative errors of the parameters extracted from this method shown in Fig. 6. Thus, it can be concluded that both the lateral and vertical optimization methods are equally insensitive to the errors associated with measurements.

In conclusion, by using a junction diode as an example, we have illustrated that the direct lateral optimization is an accurate, efficient, and robust method for extracting semiconductor device parameters. The widely used direct vertical optimization method, on the other hand, has the same degree of accuracy and robustness but the disadvantage of being much less efficient.

#### References

- [1] Liou JJ, Ortiz-Conde A, García Sánchez FJ. Analysis and Design of MOSFETs: Modeling, Simulation and Parameter Extraction of MOSFETs. New York, USA: Kluwer Academic Publisher, 1998.
- [2] Norde H. A modified forward I-V plot for Schottky diode with a high series resistance. J Appl Phys 1979;50:5052-3.

- [3] Bennet RJ. Interpretation of forward bias behavior of Schottky barriers. IEEE Trans Electron Device 1987;ED-34:935–7.
- [4] Werner JH. Schottky barriers and pn-junction I–V plots-small signal evaluation. Appl Phys A 1988;47:291–300.
- [5] Evangelou EK, Papadimitriou L, Dimitriades CA, Giakoumakis GE. Extraction Schottky diodes (and p-n junction) parameters from I-V characteristics. Solid-St Electron 1993;36:1633-5.
- [6] Ortiz-Conde A, García Sánchez FJ, Schmidt PE, Laurence Jr RJ. Extraction of diode parameters from the integration of the forward current. Proc. of the Second International Semiconductor Device Research Symposium (Charlottesville, Virginia) 1993;2:531–4.
- [7] Aubry V, Meyer F. Schottky diodes with high series resistance: limitations of forward I–V methods. J Appl Phys 1994;76:7973–84.
- [8] Ortiz-Conde A, García Sánchez FJ, Liou JJ, Andrian J, Laurence RJ, Schmidt PE. A generalized model for a two-terminal device and its application to parameters extraction. Solid-St Electron 1995;38:265-6.
- [9] Lyakas M, Zaharia R, Eizenberg M. Analysis of nonideal Schottky and p-n junction diodes – extraction of parameters from I-V plots. J Appl Phys 1995;78:5481-9.
- [10] García Sánchez FJ, Ortiz-Conde A, Mercato G, Liou JJ, Recht L. Eliminating parasitic resistance in parameter extraction of semiconductor device models. Int Caracas Conf on Cir Dev and Sys (Caracas, Venezuela) 1995;00:298–302.
- [11] García Sánchez FJ, Ortiz-Conde A, Liou JJ. A parasitic series resistance-independent method for device-model parameter extraction. IEE Proc Cir Dev and Sys 1996;143:68–70.
- [12] Osvald J, Dobrocka E. Generalized approach to the parameter extraction from the I–V characteristics of Schottky diodes. Semicond Sci Technol 1996;11:1198–202.
- [13] Lee JI, Brini J, Dimitriadis CA. Simple parameter extraction method for non-ideal Schottky barrier diode. Electronics Lett 1998;34:1268–9.
- [14] S-PLUS Manual, Mathsoft Inc., Seattle, Washington,
- [15] Lee K, Shur M, Fjeldly TA, Ytterdal T. Semiconductor Device Modeling for VLSI. Englewood Cliffs: Prentice-Hall, 1993.