# Potential application of p-i-n semiconductor capacitor with non-linear voltage-charge characteristic for secondary battery

Cite as: J. Appl. Phys. 128, 094502 (2020); doi: 10.1063/5.0011886 Submitted: 25 April 2020 · Accepted: 15 August 2020 ·







Published Online: 3 September 2020





### **AFFILIATIONS**

Institute of Applied Physics, University of Tsukuba, Tsukuba, Ibaraki 305-8573, Japan

a)Author to whom correspondence should be addressed: yoshida@bk.tsukuba.ac.jp

#### **ABSTRACT**

We carried out the time-dependent drift-diffusion simulation to study a capacitor with semiconductor electrodes and its potential application for a battery-like operation. We employed the p-i-n and p-n structures with an insulator inserted in the middle of the devices. Both devices can store and retain the charge and voltage without any degradation, thanks to the insulator which inhibits carrier recombination. Additionally, they have a strong non-linear dependence between the stored charge and voltage, whereas a conventional capacitor shows linearity. The non-linearity is induced as follows. The junction capacitance dominates under smaller bias than the built-in potential. When the voltage exceeds the built-in, the capacitance associated with the insulator characterizes the charge-voltage relation. The intrinsic layer further enhances the non-linearity and keeps the output voltage high until the stored charge becomes significantly small due to its small capacitance. As a result, the p-i-n like structure with the insulator stores larger energy than that of the conventional capacitor and realizes the battery-like operation.

Published under license by AIP Publishing. https://doi.org/10.1063/5.0011886

# I. INTRODUCTION

The demands for rechargeable storage devices are everincreasing for various kinds of electrical applications. Many review papers have been devoted to categorizing storage devices by the Ragone plot.<sup>1-3</sup> Among them, battery and supercapacitor<sup>4,5</sup> are attractive for applications, such as electric vehicles and renewable energy sources. Additionally, the miniaturization of storage devices such as micro-battery  $^{6-8}$  and -capacitor  $^9$  is of importance and has been studied for the system-on-chip (SoC),  $^{7,10-12}$  internet-of-things, medical, flexible, and wearable devices.

In terms of the batteries, the Li-ion battery is leading the storage devices. The novel batteries with Mg, <sup>14</sup> Na, <sup>15</sup> K, <sup>16</sup> and Li-S<sup>17</sup> and also the all-solid-state Li-ion battery have been studied as candidates for the post-Li-ion battery. In the supercapacitor, it employs the electric double-layer and/or reversible redox reactions at the electrode. Batteries and supercapacitors are categorized as the electrochemical storage since their charge and discharge processes are based on mass transport of chemical species and/or electrochemical reaction at the electrode.

On the other hand, non-chemical and solid-state energy storage devices, i.e., dielectric capacitor, are attractive since their charge and discharge operations are carried out by carriers and/or polarization of the insulator. In terms of the electrostatic charging device, the metal-oxide-semiconductor (MOS) capacitor structure is widely employed in electronic devices such as a flash memory. Furthermore, the Si-based 3D capacitor has been studied in the applications of SoC and system-in-package to supply stable electric power for a decade.<sup>11</sup>

As categorized in the Ragone plot, however, a simple capacitor supplies the high electric power rather than the energy, whereas the battery has opposite properties. It is because the conventional capacitor shows a linear dependence between stored charge and output voltage and is regarded as a small storable energy. It indicates that if a capacitor has a voltage dependent capacitance and thus shows a non-linear relation between the stored charge and voltage, we could increase the stored energy. Therefore, it would be attractive that a high energy storage is realized by solid-state devices without the electrochemical operation.

Aiming for high energy storage by the non-chemical process, the insulating materials showing the anti-ferroelectric property have been intensively studied. <sup>2,2,4–2,8</sup> The anti-ferroelectric material is strongly polarized when the external electric field is applied. As a result, the polarization stores and supplies the electric energy from/ to the external circuits.

Recently, Sasaki et al.<sup>29</sup> reported a pioneering demonstration of a solid-state secondary-battery by using semiconductor electrodes and the conventional insulator material. They employed  $NiO_r$  (p-type) and  $TiO_r$  (n-type) as the anode and cathode electrodes, respectively, and  $SiN_x$  as the insulating layer. Their device has a structure similar to that of a simple p-n diode except for the insertion of an insulator, but it shows a non-linear charge-voltage curve and has a potential application for a large charge and electric-energy storage. The basic origin for their operation, however, has not been studied yet. We believe one of the origins of the non-linear charge-voltage relation is induced by their electrodes and the insulator inserted. It is because the p-n diode generally works as a capacitor<sup>30</sup> under the reverse bias condition and is known as the junction capacitor. Additionally, the diode capacitance under the forward bias also shows non-linear dependence on the bias, which is known as the diffusion capacitance, while it cannot retain the charges.

Significant non-linear voltage-charge (V-Q) characteristics are essential for the further development of the semiconductor battery based on the p-n structures. In this paper, we carry out the drift-diffusion (DD) simulation for the semiconductor capacitor and study the effect of inserting the *i*-layer between *p*- and *n*-layers on V-Q characteristics. While Sasaki employed rather a thick SiN<sub>x</sub> insulator, we use a semiconductor capacitor incorporating with pand n-type electrodes with a thin insulator layer between those layers to focus on the fundamental properties of semiconductor electrodes. In addition to the fact that the stored charge is retained by the insulator that inhibits carrier recombination, the device in which the i-layer is inserted exhibits a strong non-linear V-Q characteristic compared to that of the p-n based structure. As a result, the p-i-n structure is expected to have a higher electric energy storage than the p-n based device and the conventional metal-electrode capacitors.

### **II. TRANSIENT DRIFT-DIFFUSION SIMULATION**

We employ the time-dependent (TD) DD method<sup>31</sup> in 1D for the present device since the charging, discharging, and retention operations are carried out in the time domain. In TD-DD, we solve the Poisson equation to determine the electrostatic potential,

$$\frac{d}{dx}\left(\varepsilon\frac{d\psi}{dx}\right) = -e(p - N_A - n + N_D),\tag{1}$$

where  $\varepsilon$  is the dielectric constant,  $\psi$  is the electrostatic potential, e is the elementary charge, p is the hole concentration, n is the electron concentration,  $N_A$  is the ionized accepter concentration, and  $N_D$  is the ionized donor concentration. Additionally, electron and

hole continuity equations are given by

$$\frac{\partial n}{\partial t} = \frac{1}{e} \frac{dJ_n}{dx} - R,\tag{2}$$

$$\frac{\partial p}{\partial t} = -\frac{1}{e} \frac{dJ_p}{dx} - R,\tag{3}$$

where  $J_n$  and  $J_p$  are electron and hole current densities, respectively, and R is the carrier recombination rate. In this study, we consider the Shockley–Read–Hall (SRH) recombination. Additionally, surface recombinations are automatically incorporated as minority carrier currents at the contacts due to the boundary condition where carrier concentrations must be the same as those in the equilibrium or quasi-Fermi level of the minority carriers must coincide with that of majorities. For the electron and hole, we consider the Fermi statistics by following Ref. 32.

In the transient simulation, the total current J is given by the sum of  $J_n$ ,  $J_p$ , and the displacement current,  $J_D$ .  $J_D$  is given by

$$J_D = -\frac{\partial}{\partial t} \left( \varepsilon \frac{d\psi}{dx} \right). \tag{4}$$

By taking the spatial derivative of J and using Eqs. (1)–(4),

$$\frac{dJ}{dx} = \frac{d}{dx} (J_D + J_p + J_n)$$

$$= -\frac{\partial}{\partial t} \left[ \frac{d}{dx} \left( \epsilon \frac{d\psi}{dx} \right) \right] - e \left( \frac{\partial p}{\partial t} - \frac{\partial n}{\partial t} \right)$$

$$= 0.$$
(5)

It indicates that the current continuity condition must be satisfied even under the transient simulation.

The device structure is schematically presented in Fig. 1. The structure is similar to a simple p-i-n diode but has an insulator in the middle of the device. The heterointerface between the semiconductor and the insulator is modeled by following Ref. 33. Since we employ a thick and high offset energy for the insulator, the



**FIG. 1.** Schematic of the employed device structure. L is the total thickness of the device.

**TABLE I.** Parameters employed in this study. Symbols are defined in the main text.  $\varepsilon_0$  and  $m_0$  are the permittivity constant in vacuum and electron rest mass.

| Symbol        | Value                                                  | Symbol              | Value                                          | Symbol                                   | Value                               |
|---------------|--------------------------------------------------------|---------------------|------------------------------------------------|------------------------------------------|-------------------------------------|
| $N_A$ $N_D$   | $10^{19}  \text{cm}^{-3}$<br>$10^{19}  \text{cm}^{-3}$ | $\mu_h$             | 5 cm <sup>2</sup> /Vs<br>5 cm <sup>2</sup> /Vs | $\varepsilon$ (Semi) $\varepsilon$ (Ins) | $12\varepsilon_0$ $80\varepsilon_0$ |
| $	au_h$       | $10^{-9}  \mathrm{s}$                                  | $\mu_e$ $E_G(Semi)$ | 1.5 eV                                         | T                                        | 300 K                               |
| $	au_e \ N_V$ | $10^{-9} \mathrm{s}$<br>$10^{20} \mathrm{cm}^{-3}$     | $E_G(Ins)$ $m_h$    | $4.5 \text{ eV} \\ 0.3m_0$                     | $E_t(SRH)$<br>$\Delta E_V$               | $E_G/2$<br>1.5 eV                   |
| $N_C$         | $10^{20}  \text{cm}^{-3}$                              | $m_e$               | $0.3m_0$                                       | $\Delta E_C$                             | 1.5 eV                              |

tunneling effect is neglected. The parameters are listed in Table I. In the table,  $N_C$  and  $N_V$  are the effective density of states of the conduction band (CB) and the valence band (VB), respectively.  $\mu_i$ , and  $m_i$  are mobility, lifetime, and mass of carriers, respectively, where subscript e and h express the electron and the hole.  $E_G$  is bandgap energy, and  $\Delta E_C$  and  $\Delta E_V$  are band offsets between the semiconductor and the insulator for CB and VB, respectively. SRH trap-state energy,  $E_t$ (SRH), is a middle of the bandgap.

We employ ideal ohmic contacts for both anode and cathode and, thus, the charge neutrality must be satisfied at each contact. Additionally, we use the controlled current boundary condition, and then the potentials at the contacts are self-consistently determined depending on quantities of the stored charge and contact current density.

The boundary condition is applied as follows. By taking a difference between Eqs. (2) and (3) and integrating the difference in space,

$$\int_{0}^{L} \frac{\partial p}{\partial t} dx - \int_{0}^{L} \frac{\partial n}{\partial t} dx = -\frac{1}{e} \int_{0}^{L} \frac{d}{dx} (J_{n} + J_{p}) dx.$$
 (6)

The RHS of the above equation becomes zero due to the employed boundary conditions. As a result,

$$\int_{0}^{L} \frac{\partial p}{\partial t} dx = \int_{0}^{L} \frac{\partial n}{\partial t} dx. \tag{7}$$

This condition allows us to define the stored charge density Q as

$$Q(t) = e \int_0^t \int_0^L \frac{\partial n}{\partial t'} dx dt' = e \int_0^t \int_0^L \frac{\partial p}{\partial t'} dx dt'.$$
 (8)

Therefore,

$$\frac{dQ}{dt} = e \int_{0}^{L} \frac{\partial n}{\partial t} dx = \int_{0}^{L} \left( \frac{dJ_{n}}{dx} - eR \right) dx$$

$$= J_{n}(L, V_{\text{Cathode}}) - J_{n}(0, V_{\text{Athode}}) - e \int_{0}^{L} R dx,$$
(9)

where the first argument in  $J_n$  expresses the contact position presented in Fig. 1. A similar equation can be found for holes by employing Eq. (3). The current controlled by an external circuit  $J_{\text{Ext}}$ 

is expressed as

$$J_{\text{Ext}} = J_D + J_n + J_p \tag{10}$$

by Kirchhoff's law. As pointed above,  $J_D=0$  since the charge neutral and the ideal ohmic contact conditions are adopted. Finally, we employ the Newton method to find potentials of anode  $V_{\rm Anode}$  and cathode  $V_{\rm Cathode}$  by using Eq. (10) with satisfying Eq. (9). The voltage V is defined as  $V=V_{\rm Cathode}-V_{\rm Anode}$ .

We carry out the charging operation within 5 s with  $J_{Ext} = 1.0 \ \mu\text{A/cm}^2$ . It indicates that the external circuit supplies  $5.0 \ \mu\text{C/cm}^2 = 3.15 \times 10^{13} \ \text{cm}^{-2} = 1.39 \ \text{nAh/cm}^2$  to the device. After the charging, we take the retention operation in 10 s and finally constant current discharging process with  $J_{Ext} = -1.0 \ \mu\text{A/cm}^2$ .

### **III. RESULTS AND DISCUSSION**

The time dependent characteristics of voltage and charge are plotted in Fig. 2. The results of the device without the intrinsic layer noted as the p-n structure are also presented. The p-n structure has 220 nm thick p- and n-type semiconductor electrodes with 10 nm thick insulator inserted in the middle. We employ the charge concentration unit in cm $^{-2}$  neither in C/cm $^2$  nor Ah/cm $^2$  for convenience.

The calculated band diagram, current density, and excess carrier concentration profiles of the p-i-n device are shown in Fig. 3 at the beginning of the charging stage (t = 0.01 s). The excess carrier concentration is defined as a concentration difference from that in the equilibrium. Note that the excess carrier concentration is equivalent to the concentration injected from the electrode because the insulator inhibits the carrier diffusion in the present structre. In terms of the current continuity, the displacement current dominates in the middle of the device, while carrier currents are only in the doped semiconductor regions. As a result, the current continuity is satisfied in the device. It indicates that our



**FIG. 2.** Time dependence of voltage, V, and charge concentration, Q, for p–i–n and p–n structure devices.  $Q_{\text{Ext}}$  is the concentration from/to the external circuit.  $V_{\text{Built}-in}$  is the built-in potential and 1.39 V.



**FIG. 3.** (Top) Calculated band diagram, (middle) current density profile, and (bottom) excess carrier concentration at  $t=0.01\,\mathrm{s}$ .  $E_\mathrm{C}$  and  $E_V$  are the band edges of CB and VB, respectively.  $E_{F_n}$  and  $E_{F_p}$  are quasi-Fermi levels of electrons and holes, respectively. J,  $J_n$ ,  $J_p$ , and  $J_D$  are total, electron, hole, and displacement current densities, respectively. The excess carrier concentration,  $\Delta c$ , is defined as a concentration difference from that in the equilibrium, where  $\Delta p$  and  $\Delta n$  are for holes and electrons, respectively. In the preset structure, the excess carrier concentration is equivalent to the concentration injected from the electrode because the insulator inhibits the carrier diffusion. The voltage is 0.21 V.

simulation finds a voltage that satisfies the boundary condition by following Eq. (9) and also the current continuity.

In this stage, the voltage of the p-i-n structure increases rapidly compared to that of the p-n device. As presented in Fig. 3, the injected hole and electron currents in the p-i-n device decrease around the boundary between p- and i-layers and the boundary between i- and n-layers, respectively. It is because those fluxes are unable to overcome the electric field in the i-layer. Therefore, injected holes and electrons are accumulated around those boundary regions as excess carrier profile indicates. As a result, the voltage increase, or dominant capacitance, is roughly characterized by the thickness of the i- layer.

On the other hand, carrier accumulations in the p-n structure occur around the edges of the depletion region, as the hole and electron currents and their excess carrier concentrations indicate in Fig. 4. Thus, the depletion width determines the capacitance of the p-n device is thinner than the i-layer in the p-i-n device. Those analyses describe that the p-i-n device has a smaller capacitance than the p-n structure. As a result, the p-i-n structure obtains a larger voltage than the p-n device when the same amount of charges is supplied.

When the voltage exceeds the built-in potential  $(V_{\text{Built-in}} = 1.39 \,\text{V})$ , the voltage increase becomes slower. Moreover, the p-i-n and p-n devices show similar dV/dt. The band diagram, current density, and excess carrier profiles of the p-i-n device are presented in Fig. 5 at t = 2.0 s. The hole and electron currents approach to the insulator layer, and the displacement current is only confined within that layer. Similar current profiles



**FIG. 4.** (Top) Calculated band diagram, (middle) current density profile, and (bottom) excess carrier concentration of the p-n structure at  $t=0.01\,\mathrm{s}$ . The voltage is  $0.02\,\mathrm{V}$ .

are found in the p-n device (not shown here). The electric field across the insulator is inverted compared to the case of  $V < V_{\rm Built-in}$ , which results in strong carrier accumulations around the insulator. Due to the strong screening effect induced by the carrier accumulations, the change in electrostatic potential depending on the voltage is limited to the space between the insulator and these accumulation layers. Furthermore, the thickness of the strong carrier accumulation region is thinner than that of the depletion width of the p-n structure, as presented in Fig. 4. Therefore, the capacitance associated with the carrier accumulation region is larger than that characterized by the depletion width of the p-n



**FIG. 5.** (Top) Calculated band diagram, (middle) current density profile, and (bottom) excess carrier concentration at  $t=2.0\,\mathrm{s}$ . The voltage is 1.88 V.

device under  $V < V_{\rm Built-in}$ . As a result, the difference of dV/dt between two devices is negligible, and dV/dt depends on a capacitance characterized by accumulation layers and the insulator.

It should be noted that the split of quasi-Fermi levels of electrons and holes is negligibly small in the left- and right-side semi-conductor layers but significant within the insulator. It is expected that carrier recombinations in the semiconductor layers are negligible. In the insulator, the recombination is also very small since it has high bandgap energy and negligibly small carrier concentrations. This point becomes crucial under the retention operation as described below.

During the retention, Eq. (9) becomes

$$\frac{dQ}{dt} = -J_p(L, V_{\text{Cathode}}) - J_n(0, V_{\text{Anode}}) - e \int_0^L R dx, \qquad (11)$$

where  $J_n + J_p = 0$  is employed for the cathode contact. In this expression,  $J_p(L, V_{\text{Cathode}})$  and  $J_n(0, V_{\text{Anode}})$  denote the surface recombination currents at the cathode and anode, respectively. Therefore, dQ/dt and voltage are characterized by carrier recombination within the device.

As presented in Fig. 2, both devices have no degradation in the voltage and the charge during the retention operation. Therefore, the insulator well blocks electron and hole diffusions to the left and right side semiconductor layers, respectively. It should be noted that both devices start to lose stored carriers and voltage after a long time such as 2 years, which will be reported in a future study. Hence, the analysis of the present device must be carried out in the transient simulation.

In the discharged process, the voltage slowly decreases until it becomes smaller than  $V_{\rm Built-in}$ . When  $V < V_{\rm Built-in}$ , it drops rapidly as shown in Fig. 2. The voltage–charge relations of both devices are completely the same found in their charging operations. It indicates that the stored charge is conserved during the retention operation and extracted without any degradation.

The voltage dependences on the extracted charge concentration are presented in Fig. 6. Those curves are evaluated from the results found in Fig. 2. As a reference, we plot the line calculated by a capacitor  $C_{\rm Insulator}$  with metal electrodes. The capacitance density is given by  $\epsilon_{\rm Insulator}/d_{\rm Insulator}$ , where  $d_{\rm Insulator}$  is the thickness of the insulator. While the conventional capacitor has a linear dependence between the charge and the voltage, the devices with semiconductor electrodes show a strong non-linearity. When  $V > V_{\rm Built-in}$ , |dV/dQ| is larger than the conventional capacitor since effective capacitances of the semiconductor electrodes have additional thickness based on the accumulation region around the insulator, whereas that region is negligible for the metal electrode.

As pointed in the Introduction, the capacitance of the p-n (or p-i-n) diode shows the diffusion capacitance<sup>30</sup> under the forward bias. The diode, however, cannot retain charges and only shows its steady-state operation, since stored carriers are recombined. Moreover, the significant non-linearity is due to the recombination in the diode. On the other hand, the non-linearity of the present device is due to the accumulated carriers as the insulator inhibits carrier recombination, which is fundamentally different from that



**FIG. 6.** Calculated voltage–discharge curves evaluated from Fig. 2.  $C_{lnsulator}$  is a result when we replace semiconductor electrodes to metal ones, i.e., a conventional dielectric capacitor (metal–insulator–metal structure).

of the diode. Therefore, the insulator is inevitable for the storage device operation.

The stored energy, W, is evaluated as

$$W = \int V dQ, \tag{12}$$

from the V-Q curve. p-n and p-i-n devices have an advantage for electric-energy storage compared to the conventional capacitor as V-Q curves indicate in Fig. 6, thanks to  $V_{\rm Built-in}$  induced by p- and n-type semiconductor electrodes. Furthermore, the i-layer can keep the output voltage high until the charge becomes significantly small since it has a smaller capacitance than that of the p-n device under  $V < V_{\rm Buit-in}$ . As a result, the p-i-n device improves a battery-like operation, thanks to a shift of dominant capacitors mainly based on the i-layer and the insulator for low and high voltages, respectively, compared to the p-n based structure.

Finally, we comment on several aspects of the present device. Since  $V_{\rm Built-in}$  boosts the output voltage, the device that has a large  $V_{\rm Built-in}$  would be suitable for high energy storage. In other words, we can choose the output voltage by selecting semiconductor materials that have from narrow to wide bandgap energy. For example, InAs and GaN could have these voltages less than 0.36 V and 3.4 V, respectively, at 300 K. The stored charge concentration in the present study, however, is quite small compared to electrochemical batteries. Thus, we should increase the dielectric constant of the insulator and reduce the insulator thickness as thin as the carrier diffusion and the tunneling can be prevented, and the breakdown does not occur under operation voltage. The detailed dependence on the band offset energy and the operation temperature will be discussed somewhere. Additionally, the surface area modification of

the insulator would be beneficial by introducing 2D or 3D structures employed in the micro-batteries and -capacitors. <sup>11,20-23</sup> These points are also beyond the scope of this work and will be reported in a future study.

In terms of the device structure, the rapid reduction of the output voltage is due to the intrinsic layer and its smaller capacitance than that of the insulator, when the stored charge becomes significantly small. Thus, we address that the position of the insulator layer is acceptable anywhere as long as it locates within the depletion region or/and the intrinsic layer.

#### **IV. CONCLUSION**

We carried out the TD-DD simulation for the p-i-n structure with the insulator barrier to study its potential for a secondary-batter-like operation. The insulator well blocks carrier diffusion and recombination, and then, the stored charge and voltage are hardly degraded during the retention operation. The strong nonlinear V-Q curve is induced by the i-layer and indicates that the p-i-n structure can improve a battery-like operation compared to the p-n device. The output voltage is characterized by the built-in potential, and the device increases the stored electric energy compared to a conventional capacitor. Additionally, it allows us to choose the voltage depending on the semiconductor materials. The stored charge concentration, however, is rather small, and great efforts to overcome this problem should be required.

### **ACKNOWLEDGMENTS**

The authors thank Dr. A. Sasaki and Dr. H. Hirabayashi, Toshiba Materials Co. Ltd., and Dr. H. Yabuhara, Toshiba Corporation, for their fruitful discussion.

# **DATA AVAILABILITY**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

#### **REFERENCES**

- <sup>1</sup>T. Christen and M. W. Carlen, "Theory of Ragone plots," J. Power Sources 91(2), 210-216 (2000).
- <sup>2</sup>L. Yang, X. Kong, F. Li, H. Hao, Z. Cheng, H. Liu, J.-F. Li, and S. Zhang, "Perovskite lead-free dielectrics for energy storage applications," Prog. Mater. Sci. 102, 72–108 (2019).
- <sup>3</sup>L. Liu, H. Zhao, and Y. Lei, "Advances on three-dimensional electrodes for micro-supercapacitors: A mini-review," InfoMat 1(1), 74–84 (2019).
- <sup>4</sup>P. Simon and Y. Gogotsi, "Materials for electrochemical capacitors," Nat. Mater. 7(11), 845–854 (2008).
- <sup>5</sup>W. Raza, F. Ali, N. Raza, Y. Luo, K.-H. Kim, J. Yang, S. Kumar, A. Mehmood, and E. E. Kwon, "Recent advancements in supercapacitor technology," Nano Energy 52, 441–473 (2018).
- <sup>6</sup>P. H. L. Notten, F. Roozeboom, R. A. H. Niessen, and L. Baggetto, "3-D integrated all-solid-state rechargeable batteries," Adv. Mater. 19(24), 4564–4567 (2007).
- <sup>7</sup>L. Liu, Q. Weng, X. Lu, X. Sun, L. Zhang, and O. G. Schmidt, "Advances on microsized on-chip lithium-ion batteries," Small 13(45), 1701847 (2017).
- <sup>8</sup>S. Oukassi, A. Bazin, C. Secouard, I. Chevalier, S. Poncet, S. Poulet, J. Boissel, F. Geffraye, J. Brun, and R. Salot, "Millimeter scale thin film batteries for integrated high energy density storage," in 2019 IEEE International Electron Devices Meeting (IEDM) (IEEE, 2019), pp. 26.1.1–26.1.4.

- <sup>9</sup>N. A. Kyeremateng, T. Brousse, and D. Pech, "Microsupercapacitors as miniaturized energy-storage components for on-chip electronics," Nat. Nanotechnol. **12**(1), 7–15 (2017).
- <sup>10</sup>D. Qi, Y. Liu, Z. Liu, L. Zhang, and X. Chen, "Design of architectures and materials in in-plane micro-supercapacitors: Current status and future challenges," Adv. Mater. 29(5), 1602802 (2017).
- <sup>11</sup>S. Y. Hou, H. Hsia, C. H. Tsai, K. C. Ting, T. H. Yu, Y. W. Lee, F. C. Chen, W. C. Chiou, C. T. Wang, C. H. Wu, and D. Yu, "Integrated deep trench capacitor in Si interposer for CoWoS heterogeneous integration," in *2019 IEEE International Electron Devices Meeting (IEDM)* (IEEE, 2019), pp. 19.5.1–19.5.4.
- <sup>12</sup>S. Xu, F. Xia, and X. Wang, "Beyond electrolytic capacitor: High frequency on-chip micro supercapacitor with large capacitance density," in *2019 IEEE International Electron Devices Meeting (IEDM)* (IEEE, 2019), pp. 26.2.1–26.2.4.
- <sup>13</sup>W. Liu, M.-S. Song, B. Kong, and Y. Cui, "Flexible and stretchable energy storage: Recent advances and future perspectives," Advanced Materials 29(1), 1603436 (2017).
- <sup>14</sup>Y. Orikasa, T. Masese, Y. Koyama, T. Mori, M. Hattori, K. Yamamoto, T. Okado, Z.-D. Huang, T. Minato, C. Tassel, J. Kim, Y. Kobayashi, T. Abe, H. Kageyama, and Y. Uchimoto, "High energy density rechargeable magnesium battery using earth-abundant and non-toxic elements," Sci. Rep. 4(1), 5622 (2014).
  <sup>15</sup>W. Zhang, F. Zhang, F. Ming, and H. N. Alshareef, "Sodium-ion battery anodes: Status and future trends," EnergyChem 1(2), 100012 (2019).
- 16T. Hosaka, K. Kubota, A. Shahul Hameed, and S. Komaba, "Research development on K-ion batteries," Chem. Rev. 120, 6358–6466.
- <sup>17</sup>A. Manthiram, Y. Fu, S.-H. Chung, C. Zu, and Y.-S. Su, "Rechargeable lithium-sulfur batteries," Chem. Rev. 114(23), 11751–11787 (2014).
- <sup>18</sup>N. Kazemi, D. L. Danilov, L. Haverkate, N. J. Dudney, S. Unnikrishnan, and P. H. L. Notten, "Modeling of all-solid-state thin-film Li-ion batteries: Accuracy improvement," Solid State Ionics 334, 111–116 (2019).
- <sup>19</sup>L. H. J. Raijmakers, D. L. Danilov, R.-A. Eichel, and P. H. L. Notten, "An advanced all-solid-state Li-ion battery model," Electrochim. Acta 330, 135147 (2020).
- <sup>20</sup>F. Roozeboom, A. L. A. M. Kemmeren, J. F. C. Verhoeven, F. C. van den Heuvel, J. Klootwijk, H. Kretschman, T. Frič, E. C. E. van Grunsven, S. Bardy, C. Bunel, D. Chevrie, F. LeCornec, S. Ledain, F. Murray, and P. Philippe, "Passive and heterogeneous integration towards a Si-based system-in-package concept," Thin Solid Films 504(1), 391–396 (2006).
  <sup>21</sup>J. H. Klootwijk, K. B. Jinesh, W. Dekkers, J. F. Verhoeven, F. C. van den
- <sup>21</sup>J. H. Klootwijk, K. B. Jinesh, W. Dekkers, J. F. Verhoeven, F. C. van den Heuvel, H. Kim, D. Blin, M. A. Verheijen, R. G. R. Weemaes, M. Kaiser, J. J. M. Ruigrok, and F. Roozeboom, "Ultrahigh capacitance density for multiple ALD-grown mim capacitor stacks in 3-D silicon," IEEE Electron Device Lett. 29(7), 740–742 (2008).
- M. Nongaillard, F. Lallemand, and B. Allard, "Design for manufacturing of 3D capacitors," Microelectron. J. 41(12), 845–850 (2010).
  F. Han, G. Meng, F. Zhou, L. Song, X. Li, X. Hu, X. Zhu, B. Wu, and B. Wei,
- <sup>23</sup>F. Han, G. Meng, F. Zhou, L. Song, X. Li, X. Hu, X. Zhu, B. Wu, and B. Wei, "Dielectric capacitors with three-dimensional nanoscale interdigital electrodes for energy storage," Sci. Adv. 1(9), e1500605 (2015).
- <sup>24</sup>B. Chu, X. Zhou, K. Ren, B. Neese, M. Lin, Q. Wang, F. Bauer, and Q. M. Zhang, "A dielectric polymer with high electric energy density and fast discharge speed," Science 313(5785), 334–336 (2006).
- 25H. Palneedi, M. Peddigari, G.-T. Hwang, D.-Y. Jeong, and J. Ryu, "High-performance dielectric ceramic films for energy storage capacitors: Progress and outlook," Adv. Funct. Mater. 28(42), 1803665 (2018).
- <sup>26</sup>H. Qi, R. Zuo, A. Xie, A. Tian, J. Fu, Y. Zhang, and S. Zhang, "Ultrahigh energy-storage density in NaNbO<sub>3</sub>-based lead-free relaxor antiferroelectric ceramics with nanoscale domains," Adv. Funct. Mater. 29(35), 1903877 (2019).
- <sup>27</sup>P. Gao, Z. Liu, N. Zhang, H. Wu, A. A. Bokov, W. Ren, and Z.-G. Ye, "New antiferroelectric perovskite system with ultrahigh energy-storage performance at low electric field," Chem. Mater. 31(3), 979–990 (2019).
- <sup>28</sup>H. Wang, Y. Liu, T. Yang, and S. Zhang, "Ultrahigh energy-storage density in antiferroelectric ceramics with field-induced multiphase transitions," Adv. Funct. Mater. 29(7), 1807321 (2019).
- <sup>29</sup>A. Sasaki, A. Sasaki, H. Hirabayashi, S. Saito, K. Aoki, Y. Kataoka, K. Suzuki, H. Yabuhara, T. Ito, and S. Takagi, "Fabrication of solid-state secondary battery

using semiconductors and evaluation of its charge/discharge characteristics," Jpn. J. Appl. Phys. 57(4), 041201 (2018).

30 Y. Taur and T. H. Ning, Fundamentals of Modern VLSI Devices (Cambridge

University Press, 1998).

31 S. Selberherr, Analysis and Simulation of Semiconductor Devices (Springer-Verlag, 1984).

 $<sup>{\</sup>bf ^{32}}{\rm W.}$  J. Cody and H. C. Thacher, "Rational Chebyshev approximations for Fermi-Dirac integrals of orders -1/2, 1/2 and 3/2," Math. Comput. 21(97),

 $<sup>^{\</sup>bf 33}$ K. Horio and H. Yanai, "Numerical modeling of heterojunctions including the thermionic emission mechanism at the heterojunction interface," IEEE Trans. Electron Devices 37(4), 1093-1098 (1990).