

# Carrier-selective interlayer materials for silicon solar cell contacts

Muyu Xue, <sup>1,2,a)</sup> Raisul Islam, <sup>2,a)</sup> Yusi Chen, <sup>2,a)</sup> Junyan Chen, <sup>3</sup> Ching-Ying Lu, <sup>2</sup> A. Mitchell Pleus, <sup>2</sup> Christian Tae, <sup>2</sup> Ke Xu, <sup>2</sup> Yi Liu, <sup>2</sup> Theodore I. Kamins, <sup>2</sup> Krishna C. Saraswat, <sup>1,2</sup> and James S. Harris<sup>1,2</sup>

(Received 19 December 2017; accepted 27 March 2018; published online 11 April 2018)

This work presents titanium oxide  $(TiO_x)$  and nickel oxide  $(NiO_x)$  as promising carrier-selective interlayer materials for metal-interlayer–semiconductor contacts for silicon solar cells. The electron-conducting, hole-blocking behavior of  $TiO_x$  and the opposite carrier-selective behavior of  $NiO_x$  are investigated using the transmission-line-method. The Fermi level depinning effect and the tunneling resistance are demonstrated to be dependent on the interlayer oxide thickness and annealing temperature.  $NiO_x$  is furthermore experimentally demonstrated to be capable of improving the effective minority carrier lifetime by quasi-steady-state photoconductance method. Our study demonstrates that  $TiO_x$  and  $NiO_x$  can be effective carrier-selective materials for Si solar cells and provides a framework for characterizing carrier-selective contacts. *Published by AIP Publishing*. https://doi.org/10.1063/1.5020056

#### I. INTRODUCTION

The learning curve for photovoltaics predicts that the price of solar photovoltaic modules tends to drop 20% for every doubling of the cumulative shipped volume. In the crystalline Si photovoltaic market, material cost accounts for 57% of the total module cost.<sup>2</sup> The use of thin film solar cells can help the continuation of price reduction by reducing the material cost and also allowing repeated using of the substrate. However, with the decreasing of cell thickness, contact recombination becomes a major concern due to the dangling bonds and the midgap defect states at the metal-silicon (MS) interface.3-5 Moreover, metal/Si contacts suffer from the Fermi level pinning effect, resulting in a high barrier for both the majority and minority carriers, which further increases the contact recombination. Such problems can be solved by forming metal-interlayer-semiconductor (MIS) carrier-selective contacts: by inserting a specific interlayer material, a large barrier is formed for the minority carriers and a reduced barrier for the majority carriers by depinning the Fermi level, <sup>7,8</sup> resulting in a reduction of contact recombination. For electrons, titanium oxide (TiO<sub>x</sub>) has been reported to effectively reduce the contact recombination by forming a metal/TiO<sub>x</sub>/n-Si structure. 9-14 For holes, PEDOT:PSS has been demonstrated as an effective hole-selective contact layer for organic solar cells<sup>15–19</sup> and shows compatibility with silicon heterojunction solar cells. 16,17 On the other hand, for an inorganic material system, nickel oxide (NiO<sub>x</sub>) has also been proposed as an electron-blocking interlayer material.<sup>20</sup> However, a systematic experimental study has not been done to analyze and optimize the TiO<sub>x</sub> and NiO<sub>x</sub> MIS contacts.

The typical energy band diagrams of Al/TiO<sub>x</sub>/n-Si, Pt/NiO<sub>x</sub>/p-Si and the corresponding MS contacts (without oxide interlayer) are shown in Fig. 1. For MS contacts, the energy barrier  $\Phi_B$  for majority carriers is high due to the Fermi level

pinning effect, which also suffers from high contact recombination due to available energy states at metal-Si interface, as shown in Figs. 1(a) and 1(b). When carrier-selective interlayers are introduced, the Fermi levels at the metal-Si interface are depinned, achieving the band structures in Figs. 1(c) and 1(d). For the TiO<sub>x</sub>/Si heterostructure, small conduction band offset ( $\Delta Ec < 0.2 \, eV$ ) and large valence band offset  $(\Delta Ev > 2 eV)$  can be achieved. The NiO<sub>x</sub>/Si heterostructure has the opposite band alignment, a low  $\Delta Ev < 0.3 \, eV$  (Ref. 20) and a high  $\Delta Ec > 2 \text{ eV}$ . In both cases, Figs. 1(c) and 1(d), the transport of majority carriers is enhanced; however, minority carriers are blocked at the contact. Furthermore, for majority carriers, both the depinning effect (barrier reduction) and tunneling resistance are affected by the interlayer material thickness. Therefore, contact resistivity  $\rho_c$  of these contact structures from both experiment and simulation was analyzed to study the majority carrier transport.

In this work, we use transmission-line-measurements (TLM) to extract contact resistivity  $\rho_c$  for different contact structures and show that  $\mathrm{TiO}_x$  acts as an electron-selective/hole-blocking material and  $\mathrm{NiO}_x$  with the opposite carrier selectivity. These contact structures are characterized by different annealing temperature for different interlayer thicknesses. By comparing the  $\rho_c$  of the MIS contacts with those of the corresponding MS contacts without interlayer (control), we observe an improved carrier selectivity from the asymmetry in the  $\rho_c$  of the majority and the minority carriers. Such an asymmetric behavior determines the carrier selectivity of contacts. According to this metric, we conclude that  $\mathrm{TiO}_x$  and  $\mathrm{NiO}_x$  can be effective carrier-selective interlayer materials for thin film Si solar cells to suppress the contact recombination.

### **II. TRANSMISSION LINE MEASUREMENTS**

### A. TLM design and device fabrication

To test the carrier-selective properties for both  $TiO_x$  and  $NiO_x$ , four types of TLM contact structures were fabricated,

<sup>&</sup>lt;sup>1</sup>Department of Materials Science and Engineering, Stanford University, Stanford, California 94305, USA

<sup>&</sup>lt;sup>2</sup>Department of Electrical Engineering, Stanford University, Stanford, California 94305, USA

<sup>&</sup>lt;sup>3</sup>School of Physics, Peking University, Beijing 100871, China

<sup>&</sup>lt;sup>a)</sup>M. Xue, R. Islam, and Y. Chen contributed equally to this work.



FIG. 1. Band alignment of MS junction (a) Al/n-Si, (b) Pt/p-Si and MIS junction, (c) Al/TiO<sub>x</sub>/n-Si, and (d) Pt/NiO<sub>x</sub>/p-Si.

as shown in Fig. 2. For TiO<sub>x</sub>, Al/TiO<sub>x</sub>/n-Si and Al/TiO<sub>x</sub>/p-Si were fabricated to verify the electron-conducting and holeblocking behavior, respectively. The corresponding control structure, Al/n-Si and Al/p-Si were also fabricated for comparison. Similarly, for NiOx, Pt/NiOx/p-Si and Pt/NiOx/ n-Si were fabricated to verify the hole-conducting and electron-blocking behavior, respectively, together with the Pt/p-Si and Pt/n-Si control structures. Epitaxial Si layers are grown on (100) oriented silicon substrate (with opposite doping type) by reduced-pressure chemical-vapor-deposition (RPCVD) at 1000 °C using dichlorosilane as precursor. Phosphorus (from PH<sub>3</sub>) and boron (from B<sub>2</sub>H<sub>6</sub>) were used as n-type and p-type dopants, respectively. The epitaxial Si layer is 100 nm thick with the target doping level (both ntype and p-type) of  $1 \times 10^{19} \text{ cm}^{-3}$ . The target sheet resistance for the epitaxial n-Si and p-Si is  $330 \Omega \text{ sq}^{-1}$  and  $530 \Omega$ sq<sup>-1</sup>, respectively. The TLM region is then defined by standard photolithography followed by reactive-ion-etching to form the TLM mesa region.

The  $TiO_x$  film is thermally grown at 200 °C using a Cambridge Nanotech Savannah atomic layer deposition (ALD) system, using Tetrakis(dimethylamido)titanium and  $H_2O$  as precursors. The  $NiO_x$  film was deposited by RF magnetron sputtering in oxygen (5 sccm flow) and Ar (45 sccm flow) ambient from a  $NiO_x$  target at a pressure of 3 mTorr.



FIG. 2. Schematic of different TLM structures: (a)  $TiO_x$  and (b)  $NiO_x$  for verifying carrier-selective properties.

The metal contact region is defined by photolithography followed by metal deposition and lift-off. Rapid-thermal-annealing at different temperatures in forming gas (5%  $\rm H_2 + 95\% N_2$ ) is done after the device fabrication. Forming gas annealing of the contact structures is important in this study to help reduce the contact resistivity by improving the oxide–Si interface quality<sup>13,21</sup> and cause a related phase change of the oxide, as will be discussed in detail in this study.

The  $\rho_c$  is extracted from the TLM structure, as illustrated in Fig. 3. The linear I-V characteristics in Fig. 3(a) indicate ohmic behavior for the majority carriers due to low  $\Phi_B$ , and the  $\rho_c$  is then extracted from the resistance (slope of V-I curve) according to multiple metal contact distances:  $10~\mu m$ ,  $20~\mu m$ , ...,  $100~\mu m$ . For the other case, we also observe non-linear I-V characteristics shown in Fig. 3(b), indicating typical Schottky behavior due to high  $\Phi_B$  or high resistance. This I-V characteristic is referred to as "non-ohmic" and the corresponding  $\rho_c$  is labeled as "infinite" (effective  $\rho_c > 10~m\Omega~cm^2$ ) in this study.

### B. TiO<sub>x</sub> contacts results and discussion

The  $\rho_c$  extracted from the four kinds of TLM structures, Al/n-Si (red), Al/TiO<sub>x</sub>/n-Si (blue), Al/p-Si (yellow), and Al/TiO<sub>x</sub>/p-Si (green), for different annealing temperature are shown in Fig. 4(a). In these structures, the TiO<sub>x</sub> thickness is 6 nm

As shown in Fig. 4(a), low  $\rho_c$  (<0.6 m $\Omega$  cm<sup>2</sup>) is obtained for both non-annealed and annealed Al/n-Si MS control structures, indicating good ohmic contacts. Because the TiO<sub>x</sub> layer is deposited by the ALD process, the Al/TiO<sub>x</sub>/n-Si structure without annealing cannot form an ohmic contact due to the native silicon oxide SiO<sub>x</sub> existing at the TiO<sub>x</sub>–Si interface.<sup>21</sup> However, the Al/TiO<sub>x</sub>/n-Si contacts become ohmic and have lower  $\rho_c$  than the Al/n-Si MS control structure when annealed between 300 °C and 450 °C. This indicates that the  $\Phi_B$  is reduced for electrons when TiO<sub>x</sub> is introduced. This change can be attributed to the TiO<sub>x</sub> film changing from amorphous as-deposited to anatase phase when annealed above 250 °C<sup>22</sup>) and improvement of the interface quality after annealing.



FIG. 3. Two kinds of I-V characteristics from the TLM measurement. (a) ohmic contact (linear) and (b) non-ohmic contact (non-linear).



FIG. 4. (a)  $\rho_c$  for 6 nm TiO<sub>x</sub> TLM structures, (b) normalized  $\rho_c$  of Al/TiO<sub>x</sub>/n-Si for TiO<sub>x</sub> = 6 nm and 10 nm, respectively.

For holes, the as-deposited Al/TiO<sub>x</sub>/p-Si structure does not form an ohmic contact. This contact system does not form an ohmic contact even when annealed at a temperature as high as  $400\,^{\circ}\text{C}$ , showing different behavior than the Al/TiO<sub>x</sub>/n-Si structure. This shows that the TiO<sub>x</sub> blocks holes because of the high  $\Delta E_V$  with Si. The Al/TiO<sub>x</sub>/p-Si contact becomes ohmic only when annealed above  $400\,^{\circ}\text{C}$ . This is possibly due to the formation of rutile TiO<sub>x</sub> at an annealing temperature above  $400\,^{\circ}\text{C}$ ,  $^{22,23}$  and also to Al-TiO<sub>x</sub> interdiffusion under such high annealing temperatures  $^{24,25}$  due to high oxygen affinity of Al relative to Ti, which degrades the TiO<sub>x</sub> carrier selectivity.

Furthermore, to evaluate the  $\rho_c$  dependence on the TiO<sub>x</sub> thickness, Al/TiO<sub>x</sub>/n-Si TLM structure with 10 nm thick TiO<sub>x</sub> was fabricated to compare with the 6 nm case. To minimize the effect of process variations associated with different batches of fabrication, the "normalized  $\rho_{\rm c}$ " is defined: the contact resistivity ratio of Al/TiO<sub>x</sub>/n-Si to the corresponding control structure Al/n-Si, which is fabricated in the same processing batch. (Similar to Pt/NiO<sub>x</sub>/p-Si and Pt/p-Si discussed later). The normalized Al/TiO<sub>x</sub>/n-Si  $\rho_c$  with 6 nm and 10 nm thick TiO<sub>x</sub> interlayers is shown in Fig. 4(b). The device having 10 nm TiO<sub>x</sub> has comparable contact resistivity to the device having 6 nm TiO<sub>x</sub> when annealed above 350 °C. This can be due to the excess doping in  $TiO_x$  due to the oxygen vacancy creation by the forming gas anneal: 13,24 extra oxygen vacancies are generated as result of the relative higher oxygen affinity of Al than Ti, and also the reducing effect of H<sub>2</sub>. Both effects result in higher conductivity of the TiO<sub>x</sub> layer.

### C. NiO<sub>x</sub> contacts results and discussion

Similarly, for  $NiO_x$ , the  $\rho_c$  extracted from the TLM structures of Pt/p-Si (red), Pt/NiO<sub>x</sub>/p-Si (blue), Pt/n-Si (yellow), and Pt/NiO<sub>x</sub>/n-Si (green) as a function of annealing temperature is shown in Fig. 5(a), where NiO<sub>x</sub> thickness is 5 nm.

As shown in Fig. 5(a), for Pt/p-Si control structure, low  $\rho_{\rm c}$  (<0.5 m $\Omega$  cm $^2$ ) is obtained for both with and without annealing, indicating good ohmic contact behavior. Differing from TiO $_{\rm x}$  contacts, the non-annealed Pt/NiO $_{\rm x}$ /p-Si contacts show ohmic I-V behavior, and the annealing helps to reduce the contact resistivity compared with the non-annealed case. The  $\rho_{\rm c}$  of Pt/NiO $_{\rm x}$ /p-Si does not show significant change for



FIG. 5. (a)  $\rho_c$  for 5 nm NiO<sub>x</sub> TLM structures, (b) normalized  $\rho_c$  of Pt/NiO<sub>x</sub>/p-Si for NiO<sub>x</sub> = 5 nm and 8 nm, respectively.

different annealing temperatures. The behavior discussed above occurs due to no fundamental phase change of sputtered NiO<sub>x</sub> layer with annealing, and the NiO<sub>x</sub> is still poly-crystal-line, <sup>26</sup> with only the grain size increasing as the annealing temperature increases. <sup>26</sup> However, the  $\rho_c$  does not decrease substantially compared with the Pt/p-Si contact, showing a counterbalance between the reduced barrier and extra tunneling resistance.

On the other hand, for electrons, the Pt/NiO<sub>x</sub>/n-Si does not form an ohmic contact for all annealing temperatures, proving the electron-blocking effect due to a large barrier for electrons.

The NiO<sub>x</sub> layer was increased from 5 nm to 8 nm thickness for the Pt/NiO<sub>x</sub>/p-Si structure. As shown in Fig. 5(b), the TLM results show that the 8 nm thick NiO<sub>x</sub> cannot form an ohmic contact for any of the annealing temperatures considered in this study. This indicates that the increase in tunneling resistance associated with thicker NiO<sub>x</sub> possibly arises from more severe sputtering damage accumulated at the NiO<sub>x</sub>-sputter interface.

# **III. CONTACT RESISTIVITY SIMULATION**

To quantitatively estimate the effective barrier  $\Phi_B$  of the MIS contact discussed above, the  $\rho_c$  is modeled as a function of  $\Phi_B$  and the interlayer thickness using the Tsu-Esaki model. <sup>27,28</sup> In this model, two paths are available for majority carriers transporting through the contact: (i) reaching the top of the barrier  $\Phi_B$  then scattering through the interlayer, and (ii) directly tunneling through the interlayer, as shown in Fig. 6(a) for electrons and Fig. 6(b) for holes. Both paths are directly determined by the interlayer oxide thickness. The  $\rho_c$  of both Al/TiO<sub>x</sub>/n-Si and Pt/NiO<sub>x</sub>/p-Si contacts are modeled and calculated as a function of the barrier height  $\Phi_B$ , for different oxide thicknesses as shown in Fig. 6.

From Fig. 6, the  $\rho_c$  increases rapidly as barrier height increases for both Al/TiO<sub>x</sub>/n-Si and Pt/NiO<sub>x</sub>/p-Si structures. For Al/TiO<sub>x</sub>/n-Si contact structures, the electron energy barrier  $\Phi_B$  can be estimated based on the  $\rho_c$  extracted from TLM structures with forming gas annealing. In this case, the electron energy barrier is estimated to be within the range  $0.16\,\text{eV} < \Phi_{B(TiOx=6\,\text{nm})} < 0.25\,\text{eV}$  for 6 nm TiO<sub>x</sub>, and  $0.03\,\text{eV} < \Phi_{B(TiOx=10\,\text{nm})} < 0.06\,\text{eV}$  for 10 nm TiO<sub>x</sub>, respectively. Similarly, for Pt/NiO<sub>x</sub>/p-Si structure, 5 nm NiO<sub>x</sub> was



FIG. 6. Simulated contact resistivity as a function of barrier height  $\Phi_B$  for different oxide thicknesses, (a) Al/TiO<sub>x</sub>/n-Si and (b) Pt/NiO<sub>x</sub>/p-Si.

able to form an ohmic contact and the corresponding energy barriers for holes are  $0.17\,\text{eV} < \Phi_{B(NiOx=5\,\text{nm})} < 0.26\,\text{eV}.$  Based on the simulation result, the effective barrier  $\Phi_B$  for majority carriers of both Al/TiO<sub>x</sub>/n-Si and Pt/NiO<sub>x</sub>/p-Si are effectively reduced due to the surface depinning effect.

### IV. NiO<sub>x</sub> SURFACE PASSIVATION

### A. Device fabrication

The surface passivation ability of  $TiO_x$  for c-Si to improve effective minority carrier lifetime has been reported by other work. <sup>11,29,30</sup> The efficacy of contact passivation of  $NiO_x$  interlayers is assessed through the contact recombination factor  $J_{0C}$ , <sup>31</sup> which is determined from the lifetime test structures. Two types of test structures were fabricated on  $10\,000\,\Omega$  cm float-zone (FZ) wafers, as shown in Figs. 7(a) and 7(b). Next,  $100\,\text{nm}$  thick  $10^{17}\,\text{cm}^{-3}$  boron doped p+layers were deposited on both sides of the FZ wafers using the same RPCVD process as above, with target sheet resistance of  $2.0\times10^4\,\Omega$  sq $^{-1}$ . Next, for the Pt/Si test structure, Pt films with  $10\,\text{nm}$  thickness were deposited on both



FIG. 7. Lifetime test structure schematics of (a) Pt/Si and (b) Pt/NiO $_x$ /Si. (c) Dependence of  $J_{0c}$  on annealing temperature for the two test structures. (d) Dependence of effective lifetime on annealing temperature for the two test structures.

sides of the sample using the sputtering process described above. The Pt films are introduced in this experiment to create a Pt/p-Si MS structure similar to the TLM contact structures discussed before (to mimic the device metal contact), while still being thin enough to transmit light into the Si to allow injection-dependent carrier lifetime to be measured by the quasi-steady-state-photoconductance (OSSPC)<sup>32</sup> method. On the other hand, for the Pt/NiO<sub>x</sub>/Si test structure, 5 nm NiO<sub>x</sub> layers were deposited on both sides of the sample using the sputtering process before the deposition of 10 nm Pt films. Later, samples of both structures were annealed in forming gas under different temperatures to study the J<sub>OC</sub>. The effective lifetime (total minority carrier lifetime considering effects from bulk silicon region and contacts on top and bottom) was measured by the QSSPC method in a standard Sinton WCT-120 system at 25 °C. Finally, the contact recombination factor Joc was extracted using the Kane and Swanson method.<sup>31</sup>

### B. Results and discussion

The comparison of  $J_{0C}$  of the two structures is shown in Fig. 7(c), together with the  $J_{0C}$  dependence on annealing temperature. For all annealing temperatures, the  $J_{0C}$  of Pt/NiO<sub>x</sub>/p-Si structure is significantly lower than that of Pt/p-Si structure, which is derived from the improvement of effective minority carrier lifetime shown in Fig. 7(d). At 350 °C, the  $J_{0C}$  of Pt/NiO<sub>x</sub>/p-Si is only 8.62 pA cm<sup>-2</sup>, which is only 52% of the  $J_{0C}$  of Pt/Si. This clearly shows the contact passivation effect of NiO<sub>x</sub> interlayer. For the Pt/p-Si structure, annealing at different temperatures did not change the  $J_{0C}$  much, with a relative variation of within  $\pm 1.5\%$ .

## V. CONCLUSION

In summary, this work demonstrated the electronconducting, hole-blocking behavior of TiO<sub>x</sub> and the opposite carrier-selective property of NiOx. For electron-selective contact,  $\rho_c$  of lower than 0.4 m $\Omega$  cm<sup>2</sup> is obtained for Al/TiO<sub>x</sub> (6 nm)/n-Si contact structures. For hole-selective contact,  $\rho_{\rm c}$ of lower than  $0.02 \text{ m}\Omega \text{ cm}^2$  is obtained for Pt/NiO<sub>x</sub> (5 nm)/p-Si contact structures. The impact of interlayer thickness and annealing was also shown. The interlayer thickness needs to be optimized to satisfy the requirements for MIS contacts to the silicon solar cell to (i) effectively de-pin the Fermi level to reduce the barrier for majority carriers and (ii) maintain a low enough resistance associated with the interlayer oxide. The metal-silicon interface passivation efficacy of sputtered NiO<sub>x</sub> is also demonstrated experimentally by the reduction of J<sub>0C</sub> due to the improvement of effective minority carrier lifetime.

#### **ACKNOWLEDGMENTS**

The authors would thank Huiyang Deng for assistance on part of device fabrication and fruitful discussion in this work. Part of this work was performed at the Stanford Nanofabrication Facility (SNF) and Stanford Nano Shared Facilities (SNSF), supported by the National Science Foundation under Award No. ECCS-1542152.

- <sup>1</sup>International Technology Roadmap for Photovoltaics (ITRPV) Results, 2011.
- <sup>2</sup>M. Douglas et al., Energy Environ. Sci. 8(12), 3395–3408 (2015).
- <sup>3</sup>A. G. Aberle, "Surface passivation of crystalline silicon solar cells: A review," Prog. Photovoltaics: Res. Appl. **8**, 473–487 (2000).
- <sup>4</sup>R. R. Razouk and B. E. Deal, "Dependence of interface state density on silicon thermal oxidation process variables," J. Electrochem. Soc. **126**(9), 1573–1581 (1979).
- <sup>5</sup>L. M. Terman, "An investigation of surface states at a silicon/silicon oxide interface employing metal-oxide-silicon diodes," Solid-State Electron. **5**(5), 285–299 (1962).
- <sup>6</sup>V. Heine, "Theory of surface states," Phys. Rev. **138**(6A), A1689 (1965).
- <sup>7</sup>D. Connelly *et al.*, "Fermi-level depinning for low-barrier Schottky source/drain transistors," Appl. Phys. Lett. **88**(1), 012105 (2006).
- <sup>8</sup>A. M. Roy, J. Y. J. Lin, and K. C. Saraswat, "Specific contact resistivity of tunnel barrier contacts used for Fermi level depinning," IEEE Electron Device Lett. 31(10), 1077–1079 (2010).
- <sup>9</sup>F. Feldmann *et al.*, "Carrier-selective contacts for Si solar cells," Appl. Phys. Lett. **104**(18), 181105 (2014).
- <sup>10</sup>A. Agrawal et al., "Fermi level depinning and contact resistivity reduction using a reduced titania interlayer in n-silicon metal-insulator-semiconductor ohmic contacts," Appl. Phys. Lett. **104**(11), 112101 (2014).
- <sup>11</sup>K. A. Nagamatsu *et al.*, "Titanium dioxide/silicon hole-blocking selective contact to enable double-heterojunction crystalline silicon-based solar cell," Appl. Phys. Lett. **106**(12), 123906 (2015).
- <sup>12</sup>H. Imran, T. M. Abdolkader, and N. Z. Butt, "Carrier-selective NiO/Si and TiO<sub>2</sub>/Si contacts for silicon heterojunction solar cells," IEEE Trans. Electron Devices 63(9), 3584–3590 (2016).
- <sup>13</sup>X. Yang, Q. Bi, H. Ali, K. O. Davis, W. V. Schoenfeld, and K. Weber, "High performance TiO<sub>2</sub>-based electron-selective contacts for crystalline silicon solar cells," Adv. Mater. 28, 5891–5897 (2016).
- <sup>14</sup>X. Yang, K. Weber, Z. Hameiri, and S. De Wolf, "Industrially feasible, dopant-free, carrier-selective contacts for high-efficiency silicon solar cells," Prog. Photovoltaics: Res. Appl. 25(11), 896–904 (2017).
- <sup>15</sup>A. Savva et al., "Photovoltaic analysis of the effects of PEDOT:PSS-additives hole selective contacts on the efficiency and lifetime performance of inverted organic solar cells," Sol. Energy Mater. Sol. Cells 132, 507–514 (2015).
- <sup>16</sup>S. Jäckle *et al.*, "Potential of PEDOT:PSS as a hole selective front contact for silicon heterojunction solar cells," Sci. Rep. 7, 2170 (2017).
- <sup>17</sup>Z. Yang et al., "Tuning of the contact properties for high-efficiency Si/ PEDOT:PSS heterojunction solar cells," ACS Energy Lett. 2(3), 556–562 (2017).

- <sup>18</sup>D. Zielke *et al.*, "Organic-silicon heterojunction solar cells on n-type silicon wafers: The BackPEDOT concept," Sol. Energy Mater. Sol. Cells 131, 110–116 (2014).
- <sup>19</sup>K. A. Nagamatsu *et al.*, "A 12% efficient silicon/PEDOT:PSS heterojunction solar cell fabricated at <100 °C," IEEE J. Photovoltaics 4(1), 260–264 (2014).</p>
- <sup>20</sup>R. Islam, G. Shine, and K. C. Saraswat, "Schottky barrier height reduction for holes by Fermi level depinning using metal/nickel oxide/silicon contacts," Appl. Phys. Lett. **105**(18), 182103 (2014).
- <sup>22</sup>T. Nabatame *et al.*, "Electrical properties of anatase TiO<sub>2</sub> films by atomic layer deposition and low annealing temperature," J. Vac. Sci. Technol., B: Nanotechnol. Microelectron.: Mater., Process., Meas., Phenom. **32**(3), 03D121 (2014).
- <sup>23</sup>J. Aarik, A. Aidla, T. Uustare, and V. Semmelselg, "Morphology and structure of TiO<sub>2</sub> thin films grown by atomic layer deposition," J. Cryst. Growth 148(3), 268–275 (1995).
- <sup>24</sup>H. Ali *et al.*, "Transmission electron microscopy studies of electron-selective titanium oxide contacts in silicon solar cells," Microsc. Microanal. 23(5), 900–904 (2017).
- <sup>25</sup>Y. Zhu *et al.*, "Interface diffusion and reaction between TiO<sub>2</sub> film photocatalyst and aluminium alloy substrate," Surf. Interface Anal. 32(1), 218–223 (2001).
- <sup>26</sup>H. Liu, W. Zheng, X. Yan, and B. Feng, "Studies on electrochromic properties of nickel oxide thin films prepared by reactive sputtering," J. Alloys Compd. 462(1), 356–361 (2008).
- <sup>27</sup>R. Tsu and L. Esaki, "Tunneling in a finite superlattice," Appl. Phys. Lett. **22**(11), 562–564 (1973).
- <sup>28</sup>K. M. S. V. Bandara and D. D. Coon, "Derivation and correction of the Tsu–Esaki tunneling current formula," J. Appl. Phys. 66(2), 693–696 (1989).
- <sup>29</sup>B. Liao, B. Hoex, A. G. Aberle, D. Chi, and C. S. Bhatia, "Excellent c-Si surface passivation by low-temperature atomic layer deposited titanium oxide," Appl. Phys. Lett. **104**(25), 253903 (2014).
- <sup>30</sup>A. F. Thomson and K. R. McIntosh, "Light-enhanced surface passivation of TiO<sub>2</sub>-coated silicon," Prog. Photovoltaics: Res. Appl. 20(3), 343–349 (2012).
- <sup>31</sup>D. Kane and R. Swanson, "Measurement of the emitter saturation current by a contactless photoconductivity decay method," in *IEEE Photovoltaic Specialists Conference*, 1985, p. 18.
- <sup>32</sup>R. A. Sinton, A. Cuevas, and M. Stuckings, "Quasi-steady-state photoconductance, a new method for solar cell material and device characterization," in Conference Record of the Twenty Fifth IEEE Photovoltaic Specialists Conference, IEEE, 1996.