

# Dark current analysis in high-speed germanium p-i-n waveguide photodetectors

H. Chen, <sup>1,2,a)</sup> P. Verheyen, <sup>1</sup> P. De Heyn, <sup>1</sup> G. Lepage, <sup>1</sup> J. De Coster, <sup>1</sup> S. Balakrishnan, <sup>1</sup> P. Absil, <sup>1</sup> G. Roelkens, <sup>2</sup> and J. Van Campenhout <sup>1</sup>

(Received 5 April 2016; accepted 19 May 2016; published online 3 June 2016)

We present a dark current analysis in waveguide-coupled germanium vertical p-i-n photodetectors. In the analysis, a surface leakage current and a bulk leakage current were separated, and their activation energies were extracted. The surface leakage current originating from the minority carrier generation on the Ge layer sidewalls, governed by the Shockley-Read-Hall process and enhanced by the trap-assisted-tunneling process, was identified as the main contribution to the dark current of vertical p-i-n photodiodes at room temperature. The behavior of this surface leakage current as a function of temperature and reverse bias voltage is well reproduced by using the Hurckx model for trap-assisted-tunneling. *Published by AIP Publishing*. [http://dx.doi.org/10.1063/1.4953147]

#### I. INTRODUCTION

A germanium-on-silicon waveguide photodetector is a key building block for silicon photonics optical interconnects and optical sensors. Low dark current is desirable to improve the performance and reliability in these applications. <sup>1,2</sup> A vertical p + (Ge) - i(Ge) - n + (Si) (VPIN) hetero-junction, as shown in Fig. 1, is widely adopted to construct such a photodetector, <sup>3–9</sup> showing promising device performance. This is referred to as a VPIN GePD hereafter. We have demonstrated such VPIN GePDs exhibiting high opto-electrical bandwidth (beyond 50 GHz), high responsivity (0.9 A/W), and low dark current  $(\sim 15 \text{ nA})^{8,9}$  at -1 V bias. There are several sources for the dark current of such VPIN GePDs. The diffusion current of the reverse biased p-i-n junction is the intrinsic dark current of a VPIN GePD. Another dark current source is the generation of minority carriers in the depletion region of the VPIN GePD, governed by the Shockley-Read-Hall process (SRH). This leakage current component is enhanced by misfit dislocations and threading dislocations created in the Ge epitaxy due to the 4% Ge/Si lattice mismatch. These dislocations act as effective electrical traps and generation centers in the depletion region. 10,11 In addition, the generation of minority carriers on the Ge layer surface due to the poor passivation quality of silicon dioxide is another important dark current source, <sup>12,13</sup> especially for the small-size Ge ( $<10 \times 10 \,\mu\text{m}^2$ ) VPIN GePDs, which have a large perimeter to surface area ratio. In order to further reduce the dark current of a VPIN GePD, it is important to know the dark current generation mechanisms, such that specific process and/or epitaxy development can be done to optimize the corresponding aspect of the material quality.

In this paper, we report the analysis of dark current in VPIN GePDs in a design of experiment (DoE) using devices with varying Ge layer area to perimeter ratio. The surface leakage current and the bulk leakage current were separated This paper is organized as follows. Background on germanium p-i-n photodiodes and the VPIN GePD dark current analysis is given in Section I. In Section II, we introduce the VPIN GePDs and the physical model used in the dark current analysis. In Section III, the dark current measurement data and dark current modeling are presented. The dark current is separated into 2 components, i.e., a surface leakage current and a bulk leakage current. In Section IV, the activation energy of both surface leakage current and bulk leakage current were extracted. A physical interpretation of the extracted activation energy is presented. In Section V, the dark current analysis results are presented and the dominant leakage current source is determined for a baseline VPIN GePD device  $(1.8 \times 15 \ \mu m^2)$ . Finally, in Section VI, the conclusions are formulated.



FIG. 1. Schematic of a vertical p-i-n junction Ge-on-Si photodetector.

<sup>&</sup>lt;sup>1</sup>imec, Kapeldreef 75, Leuven B-3001, Belgium

<sup>&</sup>lt;sup>2</sup>Photonics Research Group, Department of Information Technology, Ghent University—imec, B-9000 Ghent, Belgium

through the analysis. The activation energy of both the surface leakage current and the bulk leakage current were extracted. This analysis reveals that, for a  $1.8\times15~\mu\text{m}^2$  VPIN GePD at room temperature, it is the surface leakage current originating from the minority carrier generation on the Ge layer sidewall, governed by the Shockley-Read-Hall process and enhanced by the trap-assisted-tunneling (TAT) process, that dominates the dark current.

a)Email: hongtao.chen@imec.be

### II. VPIN GERMANIUM PHOTODETECTORS AND DARK CURRENT ANALYSIS

#### A. VPIN Ge photodetectors

VPIN GePDs were fabricated in imec's fully integrated Si photonics platform along with Si modulators and various passive devices, going through a process flow described in Ref. 8. Ge mesas are selectively grown in SiO<sub>2</sub> trenches formed on top of the Si device layer, followed by a Ge CMP step. With phosphorus ion implantation in silicon before Ge epitaxy and boron ion implantation in the planarized Ge layer, a vertical p-i-n diode is formed. Boron ion implantation in Ge (P-type) was chosen to create a high-doped region at the top of the Ge, which is required to achieve a low contact resistance because of the large electron Schottky barrier height (SBH). This large SBH results from the strong Fermi level pinning near the Ge valence band edge. 14 Such a highdoped region is difficult to obtain with phosphorus ion implantation (N-type) due to the phosphorus diffusion and poor activation. 15,16

The Ge layer is nominally 400 nm thick, and the doping profile in the Ge layer measured by a secondary ion mass spectrometry (SIMS) is shown in Fig. 2(a). It can be seen that the doping concentration drops to  $\sim 2 \times 10^{17} \, \mathrm{cm}^{-3}$  100 nm away from the Ge/Si interface, as a result of the ion implantation tail. As for the VPIN GePD with a 1.8  $\mu \mathrm{m}$  wide Ge waveguide, the simulated doping distribution using *Sentaurus Process* (Monte Carlo ion implantation simulation calibrated by the SIMS data) is shown in Fig. 2(b). The doping profile along the A-A' cut in Fig. 2(b) is also shown in Fig. 2(a).





FIG. 2. (a) Boron doping profile in the Ge layer in VPIN GePDs measured by SIMS, and the doping profile from the TCAD simulation along the A-A' cut. (b) Doping distribution in the baseline VPIN GePD with a  $1.8~\mu m$  wide Ge layer generated from a Monte-Carlo ion implantation simulation.

The electric field distribution at  $-1~\rm V$  bias in the  $1.8~\mu m$ -Ge VPIN GePD, simulated with a *Sentaurus Device*, is shown in Fig. 3(a), and the electric field profile along the A-A' cut is shown Fig. 3(b) for different bias voltages. This heterogeneous Ge/Si VPIN diode configuration confines the electric field in the lower part of the Ge layer. At  $-1~\rm V$  bias, the electric field is as strong as  $8.5 \times 10^4~\rm V/cm$  in the bottom 100 nm of the Ge layer. The energy-band diagram of the VPIN GePD along the A-A' cut at  $0~\rm V$  and  $-1~\rm V$  are shown in Fig. 3(c). It can be seen that when a  $1~\rm V$  reverse bias is applied on the VPIN GePD, the depletion region mainly extends into the Ge layer. The depletion region is  $\sim 200~\rm nm$  wide.

### B. 1.8 $\mu$ m-Ge VPIN GePD performance

A typical static current-voltage characteristic of a 15  $\mu$ m long and 1.8  $\mu$ m wide VPIN GePD is shown in Fig. 4(a). The dark current is 26 nA at -1 V. The 200 mm wafer-scale



FIG. 3. (a) Simulated electric field distribution in the VPIN GePD at  $-1\,\mathrm{V}$  bias. (b) Electric field profile extracted along the A-A' cut [see Fig. 3(a)] at various bias voltages. (c) Simulated energy-band diagram along the A-A' cut at  $0\,\mathrm{V}$  and  $-1\,\mathrm{V}$  bias.





FIG. 4. (a) A typical static I-V characteristic of a 15  $\mu$ m long and 1.8  $\mu$ m wide VPIN GePD. (b) Wafer-scale data of the diode ideality factor of the 1.8  $\mu$ m wide VPIN GePD as a function of temperature.

diode ideality factor data extracted from the forward I-V characteristics in temperature dependent measurements are shown in Fig. 4(b). The diode ideality factor is  $\sim$ 1.3 at 25 °C, which can be attributed to the carrier recombination in the depletion region of the vertical p-i-n junction. This carrier recombination results from the misfit defects at Ge/Si interface and the threading dislocations in this depletion region. The diode ideality factor drops as a function of the measurement temperature, which is due to the stronger temperature dependence of the intrinsic diffusion current than that of the recombination current in the depletion region. The diode ideality factor is  $\sim$ 1.05 at 125 °C.

The dimensions of this 1.8  $\mu$ m VPIN GePD are close to those of a baseline VPIN GePD device, that is "type 2" in Fig. 8 reported in Refs. 8 and 9. This "type 2" device shows a responsivity of 0.85 A/W and a 3-dB opto-electrical bandwidth of 51 GHz at -1 V bias. Typical S<sub>21</sub> transmission parameters as a function of frequency at 1550 nm using a received average optical power of -10 dBm are shown in Fig. 5.

#### C. Dark current analysis

A schematic diagram illustrating and simplifying the dark current analysis of VPIN GePDs is shown in Fig. 6. The



FIG. 5. Small-signal  $S_{21}$  transmission parameter as a function of frequency of a 15  $\mu m$  long and 1.8  $\mu m$  wide VPIN GePD.

dark current ( $I_{dark}$ ) is divided into 2 parts, i.e., the surface leakage current and the bulk leakage current. The surface leakage current  $(I_{surf})$  originates from the generation of minority carriers on the Ge layer surface due to the poor passivation quality of silicon dioxide. The non-passivated dangling bonds introduce a high interface-state density at Ge/SiO<sub>2</sub> interfaces.<sup>17</sup> Since the top part of the Ge layer is implanted with boron, the interfacial defects at the Ge top surface/SiO<sub>2</sub> interface are not electrically active, and only the interfacial defects on the Ge layer sidewall are considered for the surface leakage current in the analysis. The bulk leakage current  $(I_{bulk})$  originates from the generation of minority carriers in the depletion region in the Ge layer along with the intrinsic bulk diffusion current. The surface leakage current is governed by the Shockley-Read-Hall (SRH) process  $(J_{SRH,swf})$ . It is proportional to the structure perimeter P,  $(2 \times (L+W))$ , with L being the length of the structure and W being the width of the structure. The bulk leakage current has contributions from both the SRH process  $(J_{SRH,bulk})$  and the diffusion process ( $J_{diff}$ ). Both of them are proportional to the area of the device S,  $(L \times W)$  under the assumption that the Ge layer is wide enough to ignore corner effects, as shown in Fig. 3(a).

The expression for the dark current (Eq. (1)) can be reformulated as in Eq. (2). This reveals that the dark current to area ( $I_{dark}/S$ ) ratio scales linearly proportional to the perimeter to area ratio (P/S). The surface leakage current density ( $J_{surf}$ ) can be determined by extracting the slope of



FIG. 6. Schematic diagram illustrating the dark current modeling of VPIN GePDs.

this linear relationship. By dividing the structure perimeter (P), Eq. (1) can be reformulated as in Eq. (3). The dark current to perimeter ratio  $(I_{dark}/P)$  scales linearly proportional to the area to perimeter ratio (S/P), the slope of which is the bulk leakage current density  $(J_{bulk})$ 

$$I_{dark} = I_{surf} + I_{bulk} = P \times J_{surf} + S \times J_{bulk}$$
  
=  $P \times J_{SRH,surf} + S \times (J_{SRH,bulk} + J_{diff}),$  (1)

$$\frac{I_{dark}}{S} = \frac{P}{S} \times J_{surf} + J_{bulk},\tag{2}$$

$$\frac{I_{dark}}{P} = \frac{S}{P} \times J_{bulk} + J_{surf}.$$
 (3)

## III. DARK CURRENT MEASUREMENT DATA AND DARK CURRENT MODELING

Six VPIN GePD test structures, numbered from 1 to 6, in the design of experiment (DoE) have a Ge layer width of  $[0.6, 1.8, 4.2, 9.0, 16.2, 29.4] \mu m$  (exponentially scaling) and are  $15 \,\mu \text{m}$  long, with a nominal Ge layer thickness of 400 nm. Temperature-dependent current-voltage measurements were carried out on the VPIN GePD structures in the DoE at 200 mm wafer scale from 25 °C to 125 °C with a step of 25 °C. Wafer-scale dark current data measured at 25 °C for the  $0.6 \,\mu m$  and  $29.4 \,\mu m$  wide VPIN GePDs at various bias voltages are shown in Fig. 7(a). The  $0.6 \mu m$  wide Ge structure exhibits a mean dark current value of 8.8 nA and 53 nA at -1 V and -2 V, respectively. It increases to a mean value of 92 nA and 542 nA as the Ge layer is scaled to  $29.4 \,\mu\text{m}$  wide. It can be seen that there are some outlier dark current data points for the 29.4  $\mu$ m wide Ge device, which is attributed to the inferior material quality in the large area Ge devices. 18-20 These outlier data points were removed from the dark current modeling. Fig. 7(b) shows the wafer-scale dark current data at -1 V for the  $0.6 \mu m$  and  $29.4 \mu m$  wide VPIN GePDs at various measurement temperatures. The mean dark current value of a 0.6 µm wide Ge structure is 8.8 nA and 179 nA measured at 25 °C and 125 °C. It rises to 92 nA and 2453 nA as the Ge layer is scaled to 29.4  $\mu$ m width. Fig. 7(c) shows the wafer-scale dark current data at -1 V measured at 25 °C and 125 °C for the devices with varying Ge layer width. It should be mentioned that the different data point colors corresponding to VPIN GePDs at the different dies of the measured wafer. This convention applies to the following wafer-scale data in this paper.

The dark current to area ratio ( $I_{dark}/S$ ) as a function of perimeter to area (P/S) ratio, measured at 25 °C and 125 °C is shown in Figs. 8(a) and 8(b), respectively. The perimeter to area ratio is [3.47, 1.24, 0.61, 0.35, 0.26, 0.20]  $\mu$ m<sup>-1</sup> for devices 1–6, respectively. Similar to extracting a bulk leakage current density, the linear fitting was done on the data of the devices with a Ge layer width of [4.2, 9.0, 16.2, 29.4]  $\mu$ m.

It can be seen that there is a larger spread in the data points measured at 25 °C than those measured at 125 °C. Considering the different temperature dependence of the SRH process related leakage current and diffusion current, as discussed below, the larger spread at 25 °C indicates that







FIG. 7. (a) Wafer-scale dark current data measured at 25 °C at various bias voltages for the  $0.6 \, \mu m$  and  $29.4 \, \mu m$  wide VPIN GePDs. (b) Wafer-scale dark current data at  $-1 \, V$  at various measurement temperatures for the  $0.6 \, \mu m$  and  $29.4 \, \mu m$  wide VPIN GePDs. (c) Wafer-scale dark current data at  $-1 \, V$  for the devices with various Ge layer widths measured at 25 °C and 125 °C.

there is a larger spread in the SRH process related leakage current at low temperature. This may result from the spread in the interface-state density on the Ge layer sidewall or the misfit/threading dislocations density inside the Ge layer at wafer scale.



FIG. 8. Wafer-scale data of dark current to area ratio as a function of the perimeter to area ratio measured at (a) 25 °C and (b) 125 °C.

The dark current to perimeter ratio ( $I_{dark}/P$ ) as a function of area to perimeter (S/P) ratio, measured at 25 °C and 125 °C is shown in Figs. 9(a) and 9(b), respectively. The area to perimeter ratio is [0.3, 0.8, 1.6, 2.8, 3.9, 5.0]  $\mu$ m for devices 1–6, respectively. As mentioned in Section II, the linear relationship between them is valid under the assumption that the Ge layer is wide enough. In this paper, the linear fitting was done on the data of the devices with a Ge layer width of [4.2, 9.0, 16.2, 29.4]  $\mu$ m.

Extracting the slope of the linear relationship in Eqs. (2) and (3) by least-squares fitting, the data of the VPIN GePD devices die by die generate surface leakage current density ( $J_{surf}$ ) data and bulk leakage current density ( $J_{bulk}$ ) data at wafer scale, as shown in Figs. 10(a) and 10(b). At 25 °C, the mean value of surface leakage current density and bulk leakage current density is  $0.5 \, \text{nA}/\mu\text{m}$  and  $0.1 \, \text{nA}/\mu\text{m}^2$ , respectively. It rises to  $5.5 \, \text{nA}/\mu\text{m}$  and  $4.5 \, \text{nA}/\mu\text{m}^2$  as the temperature is increased to  $125 \, ^{\circ}\text{C}$ .

The wafer-scale residuals data (RMS residual) of this linear least-squares fit are shown in Fig. 11. The case for the fit of current/perimeter as a function of area/perimeter and the case for the fit of current/area as a function of perimeter/ area are shown in Figs. 11(a) and 11(b), respectively. It can be seen that the residuals data have a tighter distribution at a



FIG. 9. Wafer-scale data of dark current to perimeter ratio as a function of the area to perimeter ratio measured at (a) 25 °C and (b) 125 °C.

higher temperature. This can be attributed to the large spread in the interface-state density on the Ge layer sidewall or the misfit/threading dislocations density inside the Ge layer at wafer scale, as mentioned above. The larger residuals at higher temperature are simply because of the larger current/area or current/perimeter values at a higher temperature.

#### IV. ACTIVATION ENERGY EXTRACTION

#### A. p-i-n diode leakage current theory

The diffusion current density can be expressed as in Eq. (4) for a reverse biased VPIN GePD. In the equation, q is the elementary charge,  $n_{i,Ge}$  and  $n_{i,Si}$  is the intrinsic carrier concentration in Ge and Si,  $N_D$  and  $N_A$  is the donor and acceptor doping concentration,  $D_n$  and  $D_p$  is the electron and hole diffusion coefficient,  $L_n$  and  $L_p$  is the electron and hole diffusion length, and  $E_{bg,Ge}$  is the Ge bandgap. As shown in Fig. 2(a), the n-type doping concentration in Si underneath the Ge layer is  $5 \times 10^{18} \, \mathrm{cm}^{-3}$  and quite uniform. As shown in Fig. 3(c), at  $-1 \, \mathrm{V}$  bias, the depletion region extends 200 nm from the Ge/Si interface into the Ge layer, up to where the p-type doping concentration reaches  $\sim 1 \times 10^{17} \, \mathrm{cm}^{-3}$ . Therefore, the diffusion current in the vertical p-i-n junction is dominated by the (minority) electron diffusion current in the quasi-neutral region in Ge.



FIG. 10. Wafer-scale (a) surface leakage current density data extracted from the slope of Eq. (3) and (b) bulk leakage current density data extracted from the slope of Eq. (2) using data of the devices die by die as a function of measurement temperature.

The generation of minority carriers on the Ge layer sidewall can be expressed as in Eq. (5) for a reverse biased VPIN GePD. In the equation, q is the elementary charge,  $n_{i,Ge}$  is the intrinsic carrier concentration in Ge, S is the surface recombination velocity on the Ge layer sidewall, and t is the thickness of the depletion region. The generation of minority carriers in the depletion region (in Ge) can be expressed as in Eq. (6) for a reverse biased VPIN GePD. In the equation, q is the elementary charge,  $n_{i,Ge}$  is the intrinsic carrier concentration in Ge,  $\tau_G$  is the minority carrier lifetime in the depletion region, and t is the thickness of the depletion region

$$j_{diff} = \frac{q \times D_p \times n_{i,Si}^2}{L_p N_D} + \frac{q \times D_n \times n_{i,Ge}^2}{L_n N_A}$$

$$\approx \frac{q \times D_n \times n_{i,Ge}^2}{L_n N_A} \sim e^{\frac{-E_{bg,Ge}}{k \times T}},$$
(4)

$$j_{SRH,swf} = q \times S \times n_{i,Ge} \times t \sim e^{\frac{-E_{bg,Ge}}{2 \times k \times T}}, \tag{5}$$

$$j_{SRH,bulk} = q \times \frac{n_{i,Ge}}{\tau_G} \times t \sim e^{\frac{-E_{bg,Ge}}{2 \times k \times T}}.$$
 (6)

The trap-assisted-tunneling (TAT) process, occurring along with the SRH process where there is a strong electric





FIG. 11. (a) Wafer-scale residuals data from the linear least-squares fit as a function of temperature. (a) The fit of current/perimeter as a function of area/perimeter, (b) the fit of current/area as a function of perimeter/area.

field, is considered as an enhancement to the SRH-related minority carrier generation for both the Ge layer sidewall leakage current ( $J_{SRH,Surf}$ ) and bulk leakage current ( $J_{SRH,bulk}$ ). It can be described by the Hurkx model, <sup>21,22</sup> as given in Eqs. (7) and (8). In Eq. (7),  $\tau_{SRH}$  is the Shockley-Read-Hall carrier lifetime in the depletion region or the inverse of the surface recombination velocity on the Ge layer sidewall.  $\tau_{SRH,TAT}$  is the equivalent carrier lifetime taking the enhancement from the TAT process into consideration. In Eq. (8), kT is the thermal energy, q is the elementary charge,  $\hbar$  is the reduced Planck constant, and  $m^*$  is the tunneling effective mass of the carriers.  $\Delta E_T$  is related to the trap level and equals  $E_{bg,Ge}/2$  for midgap states. E is the local electric field

$$\tau_{SRH,TAT} = \frac{\tau_{SRH}}{(1+\Gamma)},\tag{7}$$

$$\Gamma = \frac{\Delta E_T}{kT} \int_0^1 \exp\left[ \frac{\Delta E_T}{kT} u - \frac{4}{3} \frac{\sqrt{2m^*} (\Delta E_T)^{3/2}}{q\hbar |E|} u^{3/2} \right] du. \quad (8)$$

The natural logarithm of  $j_{diff}$ ,  $j_{SRH,surf}$ , and  $j_{SRH,bulk}$  scales linearly proportional to the natural logarithm of the intrinsic carrier concentration in Ge  $(n_{i,Ge})$  and therefore scales linearly proportional to the reciprocal of temperature

(I/T), without considering the enhancement of the TAT process. The activation energy can be extracted from the slope of this linear relationship. It is the Ge bandgap  $(E_{bg,Ge})$  and half of the Ge bandgap  $(E_{bg,Ge}/2)$  for the diffusion current density and the SRH process related current density, respectively. With the TAT process taken into consideration, the temperature dependence of the TAT enhancement factor  $\Gamma$  also contributes to the activation energy of the SRH-related leakage current density. Since TAT has a negative activation energy,  $^{23}$  it will lower the overall activation energy below half of the Ge bandgap.

#### B. Activation energy data

Figs. 12(a) and 12(b) show the wafer-scale data in an Arrhenius plot for the surface leakage current density and the bulk leakage current density, respectively. It can be seen that, while there is a linear relationship for the surface leakage current density, the data for the bulk leakage current density largely deviate from a linear relationship. This is because both the SRH process related leakage current and diffusion current contribute comparably to the bulk leakage current and they have different activation energy, while only the SRH related leakage current contributes to surface leakage current.

In order to differentiate the contribution of the SRH process related leakage current and diffusion current in the bulk



FIG. 12. Arrhenius plot of wafer-scale (a) surface leakage current density data and (b) bulk leakage current density data at  $-1.0\,\mathrm{V}$  bias as a function of the inverse of the measurement temperature.

leakage current over the measured temperature range, the activation energy is extracted as a function of temperature using data at 2 adjacent temperature points, as shown in Fig. 13(b). The same exercise is done for the surface leakage current for reference, as shown in Fig. 13(a). The surface leakage current shows an activation energy between 0.2 and 0.3 eV. This value is below half of the Ge bandgap  $(E_{hg,Ge}/2)$ , which is attributed to the influence of trap-assisted-tunneling (TAT) occurring under a relatively strong electric field.<sup>23-25</sup> The bulk leakage current activation energy increases from 0.2-0.3 eV to about 0.6 eV as the temperature is increased from 25 °C to 125 °C. This is because at low temperature, the SRH-related minority carrier generation in the depletion region in Ge dominates over the diffusion current density, exhibiting an activation energy value similar to that of the surface leakage current. As the measurement temperature is increased, there is a larger contribution from the diffusion current to the bulk dark current, resulting in a higher activation energy, close to the Ge bandgap ( $E_{bg,Ge}$ ).

#### V. DISCUSSION AND OUTLOOK

The dark current and its 2 contributing components, the surface leakage current and the bulk leakage current, of the





FIG. 13. Wafer-scale activation energy data of (a) the surface leakage current density and (b) the bulk leakage current density as a function of measurement temperature.

 $1.8 \,\mu \text{m}$  wide VPIN GePD in the DoE are shown in Fig. 14, as a function of the measurement temperature (at -1 V bias). The length of the VPIN GePD is 15  $\mu$ m. These dimensions are close to that in a baseline VPIN GePD device. At 25 °C, the surface leakage current contributes much more than the bulk leakage current to the dark current of the VPIN GePD device. As the temperature is increased, the relative contribution of the bulk leakage current increases. This increase in the bulk leakage current mainly comes from the intrinsic diffusion current, as seen from the activation energy in Fig. 13(b). The fact that, for a baseline VPIN GePD device at room temperature, surface leakage current is contributing much more than the bulk leakage current indicates that improving the Ge layer sidewall passivation quality to reduce the interface-state density on the Ge layer sidewall should be able to effectively reduce the dark current of the VPIN GePD device. Since the surface leakage current contributes much more than the bulk leakage current to the dark current of the VPIN GePD device at low temperature, the large spread in the data points measured at 25 °C in Fig. 8(a) can be attributed to the large spread in the interface-state density on the Ge layer sidewall at wafer scale.

It can be seen from Fig. 7(a) that the dark current increases exponentially as a function of the applied bias for the  $0.6 \,\mu m$ wide Ge at 25 °C. This indicates that the surface leakage current increases exponentially with applied bias, which cannot be explained by the SRH process. We attribute this to the enhancement of the TAT process at increasing reverse bias. In order to support this, the activation energy of the surface leakage current density at  $-0.5 \,\mathrm{V}$ ,  $-1 \,\mathrm{V}$ ,  $-1.5 \,\mathrm{V}$ , and  $-2 \,\mathrm{V}$  bias were extracted, as shown in Fig. 15 (at 50 °C). It can be seen that the activation energy decreases as the bias voltage is increased. The activation energy of the surface leakage current density generated by numerically evaluating Eqs. (5), (7), and (8) is also shown in Fig. 15. In the numerical evaluation,  $E_{bg,Ge}$  (Eq. (5)) was chosen to be  $0.66\,\mathrm{eV}$ ,  $\Delta E_T$  (Eq. (8)) was chosen to be  $E_{bg,Ge}/2$  and thus  $0.33\,\mathrm{eV}$ ,  $^{23-25}$   $m^*$  (Eq. (8)) was chosen to be  $0.02 \times m_0$ .<sup>25</sup> The electric field magnitude |E| (Eq. (8)) was chosen to be  $6.57 \times 10^4 \text{ V/cm}$ ,  $9.11 \times 10^4 \text{ V/cm}$ ,  $1.14 \times 10^4 \text{ V/cm}$ ,



FIG. 14. Wafer-scale dark current data and its 2 contributing components, the surface leakage current and the bulk leakage current, of a  $1.8\,\mu\mathrm{m}$  wide and  $15\,\mu\mathrm{m}$  long VPIN GePD device at  $-1\,\mathrm{V}$  bias as a function of measurement temperature.



FIG. 15. Wafer-scale activation energy data of the surface leakage current density as a function of bias voltage at 50 °C, along with the activation energy generated from a numerical evaluation.

and  $1.36 \times 10^4$  V/cm at -0.5 V, -1.0 V, -1.5 V, and -2.0 V, respectively, as shown in Fig. 3(b). The extension of the depletion region in the Ge layer with increasing bias voltage was not considered. This numerical evaluation predicts well how does the surface leakage current density activation energy drop as a function of the applied bias. The deviation at higher bias voltage can be partly attributed to the neglect of the depletion region extension. A higher bias voltage generates a stronger electric field in the VPIN GePD. It further pulls the activation energy of the surface leakage current density, through the second term of the integrand in Eq. (8), from the activation energy of the SRH process related surface leakage current density, that is around half of the Ge bandgap.

The carrier generation enhancement rate  $(1 + \Gamma)$  due to the trap-assisted tunneling obtained by numerical evaluation is plotted together with the wafer-scale dark current data measured at 25 °C for the 0.6  $\mu$ m wide VPIN GePD, as shown in Fig. 16. In the plot, the value at -0.5 V was scaled to be  $3.5 \times 10^{-9}$  A and the  $(1 + \Gamma)$  values at the other voltage points were scaled accordingly. It can be seen that this



FIG. 16. Wafer-scale dark current data measured at 25  $^{\circ}$ C at various bias voltages for the 0.6  $\mu$ m wide VPIN GePDs, along with that from a numerical evaluation.

numerical evaluation also predicts well the current-voltage characteristic of the VPIN GePD at 25 °C. The deviation at higher bias voltage can be partly attributed to neglecting the depletion region extension.

#### VI. CONCLUSION

The dark current analysis of Ge VPIN photodetectors implemented on the *imec* silicon photonics platform is reported. The surface leakage current and the bulk leakage current were separated, and their activation energies were extracted. The surface leakage current, governed by the SRH process enhanced by the TAT process, was identified as the main contribution at room temperature to the dark current of a baseline VPIN GePD device  $(1.8 \times 15 \, \mu \text{m}^2)$ . The behavior of the dark current as a function of reverse bias and temperature is well reproduced by using the Hurckx model for trapassisted-tunneling. Improving the Ge layer sidewall passivation quality is therefore proposed to effectively further reduce the Ge VPIN photodetector dark current.

#### **ACKNOWLEDGMENTS**

This work was carried out as part of imec's industry affiliation program on Optical I/O. The device simulations were performed in *Sentaurus* TCAD, provided by *Synopsys*. The device layout was performed in *IPKISS* provided by *Luceda Photonics*. We acknowledge imec's mask preparation team and process line for their contributions.

- <sup>1</sup>J. Michel, J. Liu, and L. C. Kimerling, "High-performance Ge-on-Si photodetectors," Nat. Photonics **4**, 527 (2010).
- <sup>2</sup>I. Aberg, B. Ackland, J. V. Beach, C. Godek, R. Johnson, C. A. King, A. Lattes, J. O'Neill, S. Pappas, T. S. Sriram, and C. S. Rafferty, "A low dark current and high quantum efficiency monolithic germanium-on-silicon CMOS imager technology for day and night imaging applications," IEEE Int. Electron Devices Meet. 2010, 14.4.1.
- <sup>3</sup>J. Liu, D. Pan, S. Jongthammanurak, K. Wada, L. C. Kimerling, and J. Michel, "Design of monolithically integrated GeSi electro-absorption modulators and photodetectors on an SOI platform," Opt. Express 15, 623 (2007).
- <sup>4</sup>T. Yin, R. Cohen, M. M. Morse, G. Sarid, Y. Chetrit, D. Rubin, and M. J. Paniccia, "31 GHz Ge n-i-p waveguide photodetectors on Silicon on-Insulator substrate," Opt. Express 15, 13965 (2007).
- <sup>5</sup>L. Vivien, J. Osmond, J. M. Fédéli, D. Marris-Morini, P. Crozat, J. F. Damlencourt, E. Cassan, Y. Lecunff, and S. Laval, "42 GHz p.i.n germanium photodetector integrated in a silicon-on-insulator waveguide," Opt. Express 17, 6252 (2009).
- <sup>6</sup>S. Liao, N.-N. Feng, D. Feng, P. Dong, R. Shafiiha, C.-C. Kung, H. Liang, W. Qian, Y. Liu, J. Fong, J. E. Cunningham, Y. Luo, and M. Asghari, "36 GHz submicron silicon waveguide germanium photodetector," Opt. Express 19, 10967 (2011).
- <sup>7</sup>C. T. DeRose, D. C. Trotter, W. A. Zortman, A. L. Starbuck, M. Fisher, M. R. Watts, and P. S. Davids, "Ultra-compact 45 GHz CMOS compatible Germanium waveguide photodiode with low dark current," Opt. Express 19, 24897 (2011).
- <sup>8</sup>P. Verheyen, M. Pantouvaki, J. Van Campenhout, P. Absil, H. Chen, P. De Heyn, G. Lepage, J. De Coster, P. Dumon, A. Masood, D. Van Thourhout,

- R. Baets, and W. Bogaerts, "Highly uniform 25 Gb/s Si photonics platform for high-density, low-power WDM optical interconnects," paper presented at the Integrated Photonics Research and Silicon Nanophotonics Conference, Paper No. IW3A.4 (2014).
- <sup>9</sup>P. Absil, P. Verheyen, P. De Heyn, M. Pantouvaki, G. Lepage, J. De Coster, and J. Van Campenhout, "Silicon photonics integrated circuits: A manufacturing platform for high density, low power optical I/O's," Opt. Express 23, 9369–9378 (2015).
- <sup>10</sup>G. Eneman, E. Simoen, R. Yang, B. De Jaeger, G. Wang, J. Mitard, G. Hellings, D. P. Brunco, R. Loo, K. De Meyer, M. Caymax, C. Claeys, M. Meuris, and M. M. Heyns, "Defects, junction leakage and electrical performance of Ge pFET devices," ECS Trans. 19, 195 (2009).
- <sup>11</sup>G. Eneman, R. Yang, G. Wang, B. De Jaeger, R. Loo, C. Claeys, M. Caymax, M. Meuris, M. M. Heyns, and E. Simoen, "P+/n junction leakage in thin selectively grown Ge-in-STI substrates," Thin Solid Films 518, 2489 (2010).
- <sup>12</sup>N. A. DiLello and J. L. Hoyt, "Impact of post-metallization annealing on Ge-on-Si photodiodes passivated with silicon dioxide," Appl. Phys. Lett. 99, 033508 (2011).
- <sup>13</sup>N. A. DiLello, D. K. Johnstone, and J. L. Hoyt, "Characterization of dark current in Ge-on-Si photodiodes," J. Appl. Phys. 112, 054506 (2012).
- <sup>14</sup>A. Dimoulas, P. Tsipas, A. Sotiropoulos, and E. K. Evangelou, "Fermilevel pinning and charge neutrality level in germanium," Appl. Phys. Lett. 89, 252110 (2006).
- <sup>15</sup>Y. Cai, R. Camacho-Aguilera, J. T. Bessette, L. C. Kimerling, and J. Michel, "High phosphorous doped germanium: dopant diffusion and modeling," J. Appl. Phys. 112, 034509 (2012).
- <sup>16</sup>B. Yang, J.-Y. Jason Lin, S. Gupta, A. Roy, S. Liang, W. P. Maszara, Y. Nishi, and K. Saraswat, "Low-contact-resistivity nickel germanide contacts on n+Ge with phosphorus/antimony co-doping and Schottky barrier height lowering," in *Proceedings of the ISTDM* (2012), p. 1.
- <sup>17</sup>J. R. Weber, A. Janotti, P. Rinke, and C. G. Van de Walle, "Dangling-bond defects and hydrogen passivation in germanium," Appl. Phys. Lett. 91, 142101 (2007).
- <sup>18</sup>H.-C. Luan, D. R. Lim, K. K. Lee, K. M. Chen, J. G. Sandland, K. Wada, and L. C. Kimerling, "High quality Ge epilayers on Si with low threading-dislocation densities," Appl. Phys. Lett. 75, 2909 (1999).
- <sup>19</sup>J. Liu, J. Michel, W. Giziewicz, D. Pan, K. Wada, D. D. Cannon, S. Jongthammanurak, D. T. Danielson, and L. C. Kimerling, "High-performance, tensile-strained Ge p-i-n photodetectors on a Si platform," Appl. Phys. Lett. 87, 103501 (2005).
- <sup>20</sup>T. H. Loh, H. S. Nguyen, R. Murthy, M. B. Yu, W. Y. Loh, G. Q. Lo, N. Balasubramanian, D. L. Kwong, J. Wang, and S. J. Lee, "Selective epitaxial germanium on silicon-on-insulator high speed photodetectors using low-temperature ultrathin Si0.8Ge0.2 buffer," Appl. Phys. Lett. 91, 073503 (2007).
- <sup>21</sup>G. A. M. Hurkx, D. B. M. Klaassen, and M. P. G. Knuvers, "A new recombination model for device simulation including tunneling," IEEE Trans. Electron Devices 39, 331 (1992).
- <sup>22</sup>G. A. M. Hurkx, H. C. de Graaff, W. J. Kloosterman, and M. P. G. Knuvers, "A new analytical diode model including tunneling and avalanche breakdown," IEEE Trans. Electron Devices 39, 2090 (1992).
- <sup>23</sup>E. Simoen, F. De Stefano, G. Eneman, B. De Jaeger, C. Claeys, and F. Crupi, "On the temperature and field dependence of trap-assisted tunneling current in Ge p+n junctions," IEEE Electron Device Lett. 30, 562 (2009).
- <sup>24</sup>M. B. Gonzalez, G. Eneman, G. Wang, B. De Jaeger, E. Simoen, and C. Claeys, "Analysis of the temperature dependence of trap-assisted-tunneling in Ge pFET junctions," J. Electrochem. Soc. 158, H955 (2011).
- <sup>25</sup>G. Eneman, M. B. Gonzalez, G. Hellings, B. De Jaeger, G. Wang, J. Mitard, K. De Meyer, C. Claeys, M. Meuris, M. Heyns, T. Hoffmann, and E. Simoen, "Trap-assisted tunneling in deep-submicron Ge pFET junctions," ECS Trans. 28, 143 (2010).