# METALLURGICAL PROPERTIES AND ELECTRICAL CHARACTERISTICS OF PALLADIUM SILICIDE-SILICON CONTACTS

#### C. J. KIRCHER

IBM Thomas J. Watson Research Center, Yorktown Heights, New York, U.S.A.

(Received 30 September 1970)

Abstract—The fabrication, metallurgical properties, and electrical characteristics of palladium silicide (Pd<sub>2</sub>Si) contacts to *n*-type Si have been investigated. Pd<sub>2</sub>Si/Si contacts are similar in electrical and metallurgical behavior to PtSi/Si contacts, but can be fabricated at much lower temperatures. Pd was found to react readily with Si at 200°C to form a silicide phase which was identified as Pd<sub>2</sub>Si from X-ray diffraction analysis. The electrical resistivity of the silicide is  $40 \times 10^{-6} \Omega$  cm as determined from sheet resistivity measurements. The barrier height at the Pd<sub>2</sub>Si/Si interface was determined from differential capacitance measurements to be  $0.745 \pm 0.015 \text{ V}$ . Current-voltage measurements and activation energy analysis gave barrier heights within this same range. Contact resistance measurements were made on contacts to Si surfaces with phosphorus doping levels of  $2 \times 10^{20}$ /cm<sup>3</sup>. Resistance values obtained are comparable to both theoretical predictions and measurements reported on PtSi and Al contacts to Si.

**Résumé** – On a étudié la fabrication, les propriétés métallurgiques et les caractéristiques électriques de contacts en silicure de palladium ( $Pd_2Si$ ) contre du Si du type n. Les contacts  $Pd_2Si/Si$  ont un comportement électrique et métallurgique semblable aux contacts PtSi/Si, mais peuvent être fabriqués à des températures bien plus basses. On a trouvé que le Pd réagissait facilement avec le Si à 200°C pour former la phase silicure identifiée comme  $Pd_2Si$  par analyse de diffraction de rayons X. La résistivité électrique du silicure, déterminée par mesure de résistivité de feuilles est de  $40 \times 10^{-6} \Omega$  cm. La hauteur de barrière à l'interface  $Pd_2Si/Si$  déterminée par mesures de capacité différentielle, est de  $0.745 \pm 0.015$  V. Des mesures de résistance de contact ont été faites sur des contacts avec les surfaces Si en utilisant des niveaux de doping au phosphore de  $2 \times 10^{20}/\text{cm}^3$ . Les valeurs de résistance obtenues sont comparables aux prévisions théoriques aussi bien qu'aux mesures rapportées sur les contacts Si et Si et

Zusammenfassung – Herstellungsverfahren, metallurgische Eigenschaften und elektrische Kenndaten von Palladiumsilizidkontakten auf n-Typ Silizium wurden untersucht. Die elektrischen und metallurgischen Eigenschaften dieser Kontakte sind ähnlich denen bei Verwendung von Platinsilizid. Sie können aber bei wesentlich niedrigeren Temperaturen erzeugt werden. Es wurde festgestellt. daß Pd schon bei 200°C mit Si reagiert und ein Silizid bildet, das durch Röntgenbeugungsanalyse als PdSi identifiziert werden konnte. Der spezifische elektrische Widerstand dieses Silizids wurde aus dem Schichtwiderstand zu  $40.10^{-6}\,\Omega$  cm bestimmt. Die elektrische Schottky-Barriere an der Phasengrenze wurde aus der differentiellen Kapazität  $(0.745\pm0.015)$  V ermittelt. Strom-Spannungsmessungen und eine Analyse der Aktivierungsenergie liefern Barrierenwerte im gleichen Bereich. Messungen des Kontaktwiderstandes wurden bei Siliziumoberflächen durchgeführt mit einer Dotierung von  $2.10^{20}$  Phosphoratomen/cm³. Die Widerstandswerte sind vergleichbar mit theoretischen Werten und mit Meßwerten bei PtSi und Al auf Silizium.

## NOTATION

A area (cm<sup>2</sup>)

Å angstrom units (10<sup>-8</sup> cm)

 $A^*$  Richardson constant  $(amp/cm^2/^{\circ}K^2)$ 

C capacitance (F)

D diameter (cm)

 $E_m$  maximum electric field (V/cm)

 $I_F$  forward bias current (A)

 $I_R$  reverse bias current (A)

J current density (A/cm<sup>2</sup>)

 $J_T$  tunneling current density (A/cm<sup>2</sup>)

k Boltzman's constant

m\* effective mass (g)

 $m_0$  free electron effective mass (g)

 $N_D$  donor doping density (atoms/cm<sup>3</sup>)

508

- q charge on electron (C)
- $R_c$  contact resistance  $(\Omega)$
- $R_i$  interface resistance  $(\Omega)$
- $R_{Si}$  spreading resistance in Si  $(\Omega)$
- $R_T$  zero bias tunneling resistance  $(\Omega)$
- T absolute temperature (°K)
- V bias voltage (V)
- $V_B$  barrier height ( $\hat{\mathbf{V}}$ )
- V<sub>F</sub> Fermi level relative to conduction band (negative when in band gap) (V)
- $V_t$  intercept voltage of differential capacitance plot (V)
- $V_R$  reverse bias voltage (V)
- $\Delta V_B$  barrier lowering (V)
  - $\epsilon_{\nu}$  relative dielectric constant
  - $\epsilon_s$  dielectric constant of Si (C/V-cm)
  - $\rho$  electrical resistivity ( $\Omega$ -cm)
  - $\rho_s$  electrical sheet resistivity ( $\Omega$ /square)

#### 1. INTRODUCTION

ALUMINUM and platinum silicide (PtSi) have become the most widely used small area metallic contacts to silicon[1,2]. However the fabrication of these contacts involves a number of problems. Aluminum dissolves a considerable amount of Si at typical processing temperatures of 400-550°C, making its use on devices with shallow junctions or close tolerances undesirable [3, 4]. PtSi contacts suffer from a number of processing difficulties associated with the Pt. Because of its high melting temperature. Pt must be deposited using electron beam evaporation or sputtering, thereby endangering the threshold voltage stability of insulated gate field effect transistors[5]. Pt is reacted with Si to form PtSi at high temperatures, typically 600°C [6]. Removal of the unreacted Pt is accomplished with aqua regia[6]-an etchant that is incompatible with photoresist and corrosive to many other materials.

Palladium silicide (Pd<sub>2</sub>Si) offers a useful alternative to Al and PtSi as a contact material. Pd<sub>2</sub>Si/Si contacts are similar in electrical and metallurgical behavior to PtSi/Si contacts, but can be fabricated at a much lower temperature. In addition there are a number of other process related advantages associated with the use of Pd. These are identified in Sections 2 and 6.

The idea of using palladium silicide contacts to Si is not new[7]. However little information is available in the literature about them. In this paper the preparation and behavior of Pd<sub>2</sub>Si contacts to *n*-type Si will be described. The results of experiments to identify the composition of the silicide and determine its electrical resistivity will be

presented. The results of contact resistance measurements on ohm c contacts and of current-voltage, capacitance-voltage, and current-temperature measurements to determine the height of the barrier at the Pd<sub>2</sub>Si/Si interface will be discussed.

#### 2. CONTACT PREPARATION

Contacts were made to (111) oriented phosphorus doped Si surfaces through openings in a thermally grown SiO<sub>2</sub> layer. The openings were chemically etched using standard photolithographic techniques. Contact resistance measurements were made on contacts formed by evaporating Pd from a tungsten boat onto chemically cleaned Si surfaces. However, in order to eliminate the influence on the barrier height measurements of the SiO<sub>2</sub> and chemical residues present on the silicon surface, the contact regions were ion-etch cleaned in situ in order to remove these contaminants along with 100-200 Å of Si.\* The ion etching was performed with 90 V argon ions immediately before the sputter deposition of the Pd contact metal. These processes were carried out in a sorption roughed, ion and sublimation pumped vacuum system (Varian VI-221) which was backfilled with 99.999 per cent pure Argon to a pressure of 60 milli-Torr and sealed off. Prior to backfilling with Argon, the system was evacuated to  $2-4\times$ 10<sup>-9</sup> Torr.

During deposition of the Pd, the Si wafer was heated to 200°C. At this temperature the Pd deposited in the exposed contact regions reacted to form palladium silicide. (The silicide penetrated deeper into the Si than any region of damage associated with the ion etching.) For Pd depositions of thickness greater than  $\sim 200 \, \text{Å}$ , the silicide is uniform, rougher in texture, and darker in appearance than the unreacted Pd (cf. Fig. 1). Because of the darker appearance of the Pd<sub>2</sub>Si, poorly opened contact windows are easily discernable. The unreacted Pd was etched away with an aqueous solution of  $KI + I_2$ , an etchant which does not attack Pd<sub>2</sub>Si. Where expanded metal contacts were required for the measurements reported below, a subsequent deposition of Al or Ag was used.

Barrier heights obtained from measurements on contacts to chemically cleaned surfaces were similar in value to those obtained from *in situ* cleaned contacts, but the spread in values was much greater.



Fig. 1.  $Pd_2Si$  in contact openings against a contrasting field of unreacted Pd. (mag.  $170\times$ )



Fig. 2. Beveled section through  $Pd_2Si/Si$  contact showing  $1000\,\text{Å}$  penetration of silicide into Si. Photo taken at  $755\,\text{X}$ . Bevel angle  $-1.1^\circ$ . Silicide formed from  $1000\,\text{Å}$  Pd film at  $250^\circ\text{C}$ .

#### 3. PROPERTIES OF Pd.Si

The palladium silicide was identified using a glancing angle Seeman-Bohlin X-ray diffractometer. The diffraction pattern of a 500Å Pd film reacted with Si included all the ASTM file lines of reduced intensity greater than 30 for Pd<sub>2</sub>Si. No other phase could be identified. Whether or not there is a small amount of PdSi phase present at the silicide-Si interface is not certain. It would not have been observed if it were present in an amount corresponding to a layer less than 50Å in thickness.

Angle lapped sections were made through contacts that were deposited on wafers held at 250°C. The Pd<sub>2</sub>Si/Si interface lies below the original Si surface by an amount approximately equal to the thickness of the Pd deposit (cf. Fig. 2). The interface is flat on the scale of the metal thickness. No difference was observed on sections through contacts which were heat treated to 500°C for 20 min (in Argon) after deposition of the Pd. However, heat treatment to 700°C appeared to embrittle the silicide and useful sections could no longer be obtained.

The electrical resistivity of  $Pd_2Si$  was determined using a technique similar to that used for measuring diffusion sheet resistivity.  $Pd_2Si$  was formed in a long, narrow rectangular contact-opening on 1  $\Omega$ -cm n-type Si. A four probe resistance measurement could then be made because the potential barrier at the silicide to Si interface confines the current flow to the  $Pd_2Si$ . The resistivity may be determined (to a first order) as accurately as the thickness of the  $Pd_2Si$  layer is known. The value obtained was  $40 \times 10^{-6} \Omega$ -cm.

### 4. BARRIER HEIGHT MEASUREMENTS

One of the fundamental parameters which determines the current transport across a metal/semiconductor interface is the height of the potential barrier at the interface. The present understanding of a metal/semiconductor interface is not complete enough to allow prediction of the barrier height which will result when a particular metal and semiconductor are joined. However, it can be determined experimentally in several ways [8]. The barrier height,  $V_B$ , at the Pd<sub>2</sub>Si/Si interface was determined from differential capacitance and current-voltage measurements, and activation energy analysis. All of the measurements were made on 0.010 in. dia. contacts to 1  $\Omega$ -cm phosphorous doped Si.

The diode capacitance, C, was measured as a function of the bias voltage, V, with a Boonton 75D capacitance bridge. Representative data are shown in Fig. 3 for two diodes on the same wafer. The difference between the two sets of data is typical of the spread observed on a given wafer.



Fig. 3. Capacitance-voltage data for reverse biased Pd<sub>2</sub>Si/Si diodes.

Values of the intercept voltage  $V_I$  and the slope  $[d(1/C^2)/dV]$  are obtained from a computer calculated best straight line fit to the data using a least mean square deviation criterion.  $V_B$  is calculated from the relation [9]

$$V_B = V_F + V_I + \frac{kT}{q} \tag{1}$$

where the Fermi level,  $V_F$ , is calculated using the doping density  $N_D$ , obtained from the slope of the capacitance data. T, k, and q are respectively the absolute temperature, Boltzmann's constant, and the magnitude of the charge on the electron. The value of  $V_B$  obtained is  $0.745 \pm 0.15V$ . The uncertainty indicated is the spread in the  $V_I$  values obtained in measurements on diodes on five wafers prepared at different times, but in similar fashion,

The forward bias current-voltage behavior was measured on some of the same diodes. Typical data are shown in Fig. 4. For the doping density used, the dominant current flow mechanism is thermionic emission over the barrier[10, 11]. The observed dependence of the current density J on the applied voltage V agrees with the thermionic emission theory for which

$$J = J_s \left[ e^{qV/nkT} - 1 \right]. \tag{2}$$

510 C. J. KIRCHER



Fig. 4. Forward bias current-voltage characteristic for typical Pd<sub>2</sub>Si/Si diodes.

A value of n = 1.02 was obtained. The barrier height can be calculated from the saturation current density,  $J_s$ , given by [12]

$$J_{s} = A * T^{2} e^{-(q/kT)(V_{B} - \Delta V_{B})}$$
(3)

where  $A^*$  is the Richardson constant. The barrier lowering,  $\Delta V_B$ , due to the image force is related to  $E_m$ , the maximum electric field in the junction by [13]

$$\Delta V_B = \left[ \frac{qE_m}{4\pi\epsilon_s} \right]^{1/2} \tag{4}$$

where

$$E_m = \left[\frac{2qN_D}{\epsilon_s} \left(V_l - V\right)\right]^{1/2} \tag{5}$$

and  $\epsilon_s$  is the dielectric constant of Si. For  $N_D = 4 \times 10^{15}/\text{cm}^3$  and forward bias conditions,  $\Delta V_B$  is small and can be neglected. Thus  $V_B$  can be calculated from equation 3, using the value of  $J_s$  determined experimentally from the straight line extrapolation of  $I_F$  to V = 0 (cf. Fig. 4). Using  $A^* = 112 \text{ amps/cm}^2/\text{°K}^2[14]$  the value of  $V_B$  ob-

tained was 0.739 V, in good agreement with the value obtained from the capacitance data.

The barrier height can also be obtained from the temperature dependence of the current, i.e. from an activation energy analysis. For V > 0.1 V, equations 2 and 3 can be combined to obtain:

$$\ln\left(\frac{J}{T^2}\right) \simeq \ln A^* - \frac{q}{k} \left(V_B - V\right) \cdot \frac{1}{T} \tag{6}$$

Thus  $V_B$  can be obtained from the slope of  $\ln (J/T^2)$  vs. 1/T plot for which V has been held constant. Such an activation energy plot for a typical Pd<sub>2</sub>Si/Si diode is shown in Fig. 5. The value of  $V_B$  obtained from a least mean square deviation straight line fit to the data is 0.753 V, in good agreement with the C-V and J-V results.



Fig. 5. Activation energy plot for forward biased Pd<sub>2</sub>Si/Si diode.

Although the barrier lowering (equation 4) is small at low biases for the doping level used in these experiments, its effect can be seen at high reverse bias. To examine the barrier lowering in more detail, the reverse bias current-voltage characteristics of similar diodes were measured. For these experiments the diodes were fabricated with p-n junction guard rings to eliminate the

influence of leakage at the perimeter [6]. Typical data are shown in Fig. 6. The observed current exceeded that to be expected from image force lowering alone, as indicated by the dotted curve. A similar excess current has been observed for PtSi/Si diodes also [14], where it was interpreted as being the result of an additional barrier lowering (caused by a dipole layer at the interface) which is linearly proportional to  $E_m$ . Such an interpretation leads to the following expression for the barrier lowering:

$$\Delta V_B = \left[\frac{qE_m}{4\pi\epsilon_s}\right]^{1/2} + CE_m. \tag{7}$$



Fig. 6. Reverse bias current-voltage characteristic for  $Pd_2Si/Si$  diode with p-n junction guard ring. Theory for image force lowering of barrier height ----. Theory for additional barrier lowering proportional to  $E_m$ —.

The reverse I-V data is accurately described using equation 7 together with equations 2, 3 and 5 as shown by the solid curve in Fig. 6. It should be noted that a number of other interface phenomena [15] have been described in the literature which would result in similar behavior. Hence the cause of the excess current is not clear at this point.

## 5. CONTACT RESISTANCE MEASUREMENTS

Contact resistance measurements were made on contacts to heavily doped Si surfaces. A  $0.1 \Omega$ -cm, n-type Si wafer was given a blanket diffusion to obtain a surface doping level of  $\sim 2 \times 10^{20}$  phosphor-

us atoms/cm<sup>3</sup>. Contacts were then made through openings in a thermally grown SiO<sub>2</sub> layer.

The four probe resistance measurement technique used is indicated in the inset in Fig. 7. One of the current probes was connected to a 0.001 in. contact on the Si surface and the other to the back of the wafer. One terminal of a high impedance voltmeter was also connected to the 0.001 in. contact by a separate lead. The other voltmeter terminal was connected to the adjacent potential probe contact which has a much larger area. The equipotential which terminates at this contact follows a contour which lies some distance into the Si below the Pd<sub>2</sub>Si/Si interface. Consequently  $R_c(R_c \equiv V/I)$  includes a certain amount of semiconductor bulk resistance as well as the actual interface resistance,  $R_I$  of the 0.001 in. contact. That is,

$$R_c = R_I + R_{Si} \tag{8}$$



Fig. 7. Measured resistance (V/I) as a function of the sheet resistance of the blanket diffusion given to Si wafer. Measurement method shown in insert.

In order to determine the magnitude of  $R_{\rm Si}$  and to permit separation of  $R_I$  from it, measurements were made on contacts to wafers which had received initial diffusions of increasing depth, but the same surface doping level. The measured resistances are plotted in Fig. 7 as a function of the sheet resistivity,  $\rho_s$ , of the diffusion. The observed linear dependence of  $R_c$  on  $\rho_s$  is a consequence of the fact that the current flow close to the contact (between the potential probes) is primarily lateral, i.e. it remains close to the surface in the low resistivity diffused region. For diffusions deeper than the range used in the measurements, the current flow would acquire a significant downward

512 C. J. KIRCHER

component close to the contact, ultimately reaching the distribution for a contact to a uniformly doped wafer as  $\rho_s$  becomes very small. As a result of this redistribution of current flow, measured values of  $R_c$  for small  $\rho_s$  would be below the dotted extrapolation shown in Fig. 7. Thus an upper bound on  $R_I$  can be obtained using the linearly extrapolated intercept,  $R_s|_{\rho_s \to 0}$ :

$$R_{l\max} = R_c|_{\rho \to 0} - R_{u\text{Si}},\tag{9}$$

where  $R_{u\text{Si}}$  is the spreading resistance of a contact to a wafer that is uniformly doped to the level of the surface concentration. The value of  $R_{u\text{Si}}$  can be calculated using the results of Holm who has shown that [16]

$$\frac{\rho}{\pi D} < R_{u\text{Si}} < \frac{\rho}{2D} \simeq 0.1 \,\Omega$$

where  $\rho$  is the resistivity of the material and D the diameter of the contact. Thus  $R_{I\max}$  is  $0.7 \Omega$ . Scaled to the area of the contact, this resistance corresponds to  $4 \times 10^{-6} \Omega$ -cm<sup>2</sup>, assuming a uniform current density over the contact area. This upper bound is already comparable to values reported for PtSi contacts to Si with the same surface doping level [17, 18]. However, it appears that these data also include some Si resistance.

In the absence of additional sources of resistance,  $R_I$  is governed primarily by tunneling of electrons through the potential barrier at the metal/semiconductor interface. As this mechanism sets a lower bound on  $R_I$ , it is of interest to know by how much the theoretically predicted tunnel resistance lies below  $R_{I\max}$ . Padovani and Stratton[11, 19] have calculated the tunneling current density  $J_T$  for a parabolic metal/semiconductor potential barrier using the WKB approximation. For small forward biases where  $0 < V < V_F$ ,

$$J_{T} = \frac{A^{*}}{(C_{1F}kT)^{2}} e^{-b_{1F}} \left[ \frac{\pi C_{1F}kT}{\sin(\pi C_{1F}kT)} \left( 1 - e^{-C_{1F}V} \right) - C_{1F}V e^{-C_{1F}V_{F}} \right]$$
(10)

where

$$A^* = \frac{4\pi m^* q(kT)^2}{h^3} \tag{11}$$

$$C_{1F} = \frac{1}{2E_{00}} \ln \left( \frac{4(V_B - V)}{V_F} \right) \tag{12}$$

$$b_{1F} = \frac{q(V_B - V)}{E_{00}} \tag{13}$$

and

$$E_{00} = \frac{qh}{4\pi} \left(\frac{N_D}{\epsilon_s m^*}\right)^{1/2},\tag{14}$$

provided that the temperature is low enough that

$$kT < 2E_{00} \left[ \ln \left( \frac{4V_B}{V_F} \right) + \left( \frac{2E_{00}}{V_F} \right)^{1/2} \right]^{-1}.$$
 (15)

This condition is satisfied at 300°K for Pd<sub>2</sub>Si contacts as long as  $N_D \ge 1 \times 10^{20} / \text{cm}^3$ . Under the assumptions of the theory,  $J_T$  is specified by  $N_D$ ,  $V_B$ ,  $\epsilon_s$ , and the effective mass of the tunneling carrier  $m^*$ . Using  $\epsilon_r = 11.7$  for the relative dielectric constant of Si and  $m^* = 0.259 m_0[20]$  where  $m_0$  is the free electron mass, equation 10 predicts a zero bias tunnel resistance,  $R_T$ , of 0.13  $\Omega$ . A more exact treatment would result in a somewhat lower value of  $R_T[19]$ . However this will be offset to some extent by the nonuniformity of  $J_T$  over the contact area in the experimental structure used. Consequently,  $R_T \sim 0.1 \Omega$  is a reasonable lower bound for  $R_I$ . Thus  $0.1 < R_I < 0.7$ , and one can conclude that there was no significant contribution to  $R_i$  beyond that expected from the tunneling probability.

#### 6. SUMMARY

The results presented in this paper describe the fabrication and behavior of Pd<sub>2</sub>Si ohmic and rectifying contacts to n-type Si. The Pd<sub>2</sub>Si phase has been identified with X-ray diffraction analysis, and its penetration depth into a Si contact examined. The electrical resistivity of Pd<sub>2</sub>Si has been measured. The barrier height and contact resistance of Pd<sub>2</sub>Si/Si contacts have been determined. Both the electrical and metallurgical characteristics of Pd<sub>2</sub>Si contacts are very similar to those of PtSi contacts. The fabrication procedures for Pd<sub>2</sub>Si and PtSi are significantly different, however. Pd<sub>2</sub>Si forms at much lower temperatures. Unreacted Pd can be readily etched away with an aqueous solution of  $KI + I_2$ , an etchant compatible with photoresists and a variety of other materials. Finally, Pd is readily deposited by evaporation from a tungsten boat.

There are a number of Si device applications in which these differences can be used with advan-

tage. For example, the threshold voltage stability problems observed with MOSFET's which are attributed to the exposure of the device to an electron beam or sputtering environment have already been cited. In the fabrication of passivated contacts (e.g. metal-Si diodes) where the contact metal overlaps the SiO<sub>2</sub> surrounding the contact opening, photoresist compatibility is desirable. There are other applications for which the low formation temperature is important.

Acknowledgements – The author wishes to thank H. F. Lazzari for assistance with contact fabrication and measurements, F. H. Dill and H. N. Yu for helpful discussions, and K. N. Tu, H. P. Charbnau, and J. E. Weidenborner for the X-ray diffraction analysis. He is also grateful to V. L. Rideout for helpful criticism of the manuscript.

#### REFERENCES

- 1. A. C. Y. Yu, IEEE Spectrum 7, 83 (1970).
- 2. B. Schwartz, ed., Ohmic Contacts to Semiconductors. Electrochemical Society, New York, (1969).
- R. A. Totta and R. P. Sopher, IBM Jl. Res. Dev. 13, 226 (1969).
- H. Sello, Ohmic Contacts to Semiconductors, (B. Schwartz, ed.) Electrochemical Society, New York, p. 277 (1969).

- 5. R. H. Dudley and E. F. Labuda, *IEEE Int. Devices Meeting*, Abstract **18.3** Oct. 31, (1969).
- M. P. Lepselter and S. M. Sze, Bell Syst. tech. J. 47, 195 (1968).
- W. V. T. Rusch and C. A. Burrus, Solid-St. Electron. 11, 517 (1968).
- 8. C. A. Mead, Solid-St. Electron, 9, 1023 (1966).
- 9. A. M. Goodman, J. appl. Phys. 34, 329 (1963).
- C. R. Crowell and V. L. Rideout, Solid-St. Electron. 12, 89 (1969).
- F. A. Padovani and R. Stratton, Solid-St. Electron. 9, 695 (1966).
- 12. D. Khang, Solid-St. Electron. 6, 281 (1963).
- S. M. Sze, C. R. Crowell and D. Kahng, J. appl. Phys. 35, 2534 (1964).
- 14. M. P. Lepselter and J. M. Andrews, *Ohmic Contacts to Semiconductors*, (B. Schwartz, ed.) Electrochemical Society, New York, p. 159 (1969).
- 15. G. H. Parker, et al., Solid-St. Electron. 11, 201 (1968).
- R. Holm, Electric Contacts Almquist & Wiksells, Uppsala, (1946).
- 17. A. C. Y. Yu, Solid-St. Electron, 13, 239 (1970).
- D. Shinoda, Ohmic Contacts to Semiconductors,
   (B. Schwartz, ed.) Electrochemical Society. New York, p. 200 (1969).
- R. Stratton and F. A. Padovani, Solid-St. Electron. 10, 813 (1967).
- 20. C. R. Crowell, Solid-St. Electron. 12, 55 (1969).