

## Device design-enabled Schottky barrier height extraction for nanoFETs based on the 1D Landauer-Büttiker equation

Anibal Pacheco-Sanchez<sup>1,a)</sup> and Martin Claus<sup>1,2,b)</sup>

<sup>1</sup>Chair for Electron Devices and Integrated Circuits, TU Dresden, 01062 Dresden, Germany <sup>2</sup>Center for Advancing Electronics Dresden, TU Dresden, 01062 Dresden, Germany

(Received 3 August 2017; accepted 10 October 2017; published online 19 October 2017)

A Schottky barrier height extraction method for one dimensional nanoFETs based on the Landauer-Büttiker equation and a transistor architecture with a displaced gate is presented. In contrast to the conventional activation energy method developed for 3D material interfaces, the proposed extraction method eases the identification of the flat-band voltage and thus the Schottky barrier height. The methodology is applied to simulation data of single-tube carbon nanotube field-effect transistors feasible for manufacturing and to experimental data of nanoFETs. In both cases, the results with the proposed methodology turn out to be closer to the reference values than the ones obtained with the conventional method. *Published by AIP Publishing*. https://doi.org/10.1063/1.4998807

The Schottky barrier height ( $\Phi_{SB}$ ) is a typical parameter to quantify the quality of a semiconductor-metal interface, especially for material combinations that are weakly affected by Fermi level pinning such as specific metal-carbon nanotube (CNT) interfaces in CNT-based field-effect transistors (CNTFETs), certain metal-InP/InGaAs interfaces, and special metal-2D material interfaces. Typically, based on the extracted value for the barrier height, decisions for further technology development and improvement are made. Furthermore, the characterization of this key parameter is critical since it could aid to validate sophisticated physics-based models of nanoFETs. A reliable extraction method of  $\Phi_{SB}$  is therefore essential.

A widely known  $\Phi_{SB}$  extraction method related to current-voltage characteristics at different temperatures is the activation energy method (AEM)<sup>5</sup> which assumes the thermionic emission of carriers over a potential barrier in a Schottky diode. In AEM, the parameter  $\Phi_{SB}$  is extracted at a flat-band voltage  $V_{FB}$ . The latter is quite often challenging to identify especially for materials with a low effective mass, such as CNTs and various III/V compounds.

AEM has been applied to nanoscale electronic devices such as CNTFETs. However, the conventional AEM assumes a metal interface with a 3D material channel. For interfaces involving 1D channels, such as a CNT or a CNT array, alternative rigorous methodologies are required to extract  $\Phi_{SB}$ . While AEM has been adapted to 1D by modifying the Schottky diode equation, 11 no further comparison with 3D AEM has been provided. A more straightforward expression for 1D channels such as the 1D Landauer-Büttiker equation has not been used so far for  $\Phi_{SB}$  extraction in nanoFETs.

In this work,  $\Phi_{SB}$  is extracted following a methodology based on the 1D Landauer-Büttiker equation. The results are then compared to data obtained with 3D AEM. Additionally, the identification of  $V_{FB}$  is eased by a non-symmetric gate test structure. The proposed method is applied to data of

quasi-ballistic devices with different 1D transport channels such as single-tube (ST) CNTFETs and single-nanowire (NW) FETs.

The electron current in quasi-ballistic devices can be related to the electron transmission probability by the Landauer-Büttiker equation, <sup>12</sup> which can be simplified in various ways according to bias regions and transport regimes. A simplified Landauer-Büttiker equation describing the quasi-ballistic transport considering only the first subband for pure thermionic electron current in the subthreshold regime can be expressed as <sup>13</sup>

$$I_{\rm th}^{\rm sub} = \frac{4q^2}{h} V_{\rm t} \mathcal{T}_{\rm th,eff} \left[ \ln \left( 1 + \zeta_{\rm cc}(E_{\rm F,S}) \right) - \ln \left( 1 + \zeta_{\rm cc}(E_{\rm F,D}) \right) \right], \tag{1}$$

where  $V_{\rm t}=k_{\rm B}Tq^{-1}$  is the thermal voltage,  $k_{\rm B}$  the Boltzmann constant, q the electronic charge, T the temperature,  $T_{\rm th,eff}$  an effective thermionic transmission probability, and  $E_{\rm F,S(D)}$  the source (drain) Fermi energy level, and the function  $\zeta_{\rm cc}$  is given by  $\zeta_{\rm cc}(E)=\exp{[-(E_{\rm cc}-E)(k_{\rm B}T)^{-1}]}$ , where  $E_{\rm cc}=q$   $[\Phi_{\rm BH}-n_{\rm q,g}(V_{\rm GS}-V_{\rm FB})-n_{\rm q,d}V_{\rm DS}]$  is the current control energy defined as the minimum energy for which the transmission through the device is not zero. Typically, the current control energy point is associated with the minimum of the conduction band. If  $E_{\rm cc}-E\gtrsim 3k_{\rm B}T$ , a Taylor series expansion leads to  $\ln(1+\zeta_{\rm cc})\approx\zeta_{\rm cc}$ . Thus, by replacing terms, Eq. (1) can be written as

$$I_{\text{th}}^{\text{sub}} \approx \frac{4q^2}{h} V_{\text{t}} \mathcal{T}_{\text{th,eff}} \exp\left[\frac{n_{\text{q,g}}}{V_{\text{t}}} (V_{\text{GS}} - V_{\text{FB}})\right]$$
$$-\frac{\Phi_{\text{BH}}}{V_{\text{t}}} - \frac{n_{\text{q,d}}}{V_{\text{t}}} V_{\text{DS}}\right], \tag{2}$$

where  $n_{\rm q,g}$  and  $n_{\rm q,d}$  are the gate and drain coupling coefficients,  $V_{\rm GS}$  and  $V_{\rm DS}$  are the gate-to-source and drain-to-source voltage, respectively, and  $\Phi_{\rm BH}$  is the potential barrier height. A similar expression can be derived for the hole current.

In the following analysis,  $T_{th,eff}$  is considered approximately equal to 1, a true condition for quasi-ballistic devices.

 $<sup>^{</sup>a)} Anibal. Pacheco-Sanchez @\,mailbox.tu-dresden.de$ 

b)Martin.Claus@tu-dresden.de

Additionally, a weak dependence on temperature and bias of  $n_{\rm q,g}$  is expected due to the negligible charge carrier density along the channel in the subthreshold region. While  $n_{\rm q,g}$  can be calculated from the subthreshold slope with Eq. (2), its actual value does not affect the extraction technique. An electrostatic coupling between the drain contact and the channel might leads to drain-induced barrier lowering (DIBL), which shifts the transfer curve along the  $V_{\rm GS}$  axis while changing  $V_{\rm DS}$ . This phenomenon is captured by  $n_{\rm q,d}$ .

From Eq. (2), an Arrhenius plot of  $\ln(I_{\text{th}}^{\text{sub}}T^{-1})$  over  $T^{-1}$ is obtained for different  $V_{GS}$  in the subthreshold region at each  $V_{\rm DS}$  [see Fig. 2(b)]. The slope of these curves is then calculated and plotted over  $V_{\rm DS}$  at the corresponding  $V_{\rm GS}$ [see inset in Fig. 2(b)] from which  $n_{q,d}$  can be determined, in contrast to AEM where this calculation is not possible. The potential barrier height at each  $V_{\rm GS}$  is obtained from the point at which the linear extrapolation of these curves crosses the y-axis. (The last step could be skipped for  $n_{\rm q,d}=0$ .) A plot showing the  $V_{\rm GS}$ -dependence of  $\Phi_{\rm BH}$  is obtained from these data [see Fig. 2(c)]. As long as the current is purely thermionic,  $\Phi_{\rm BH}$  depends linearly on  $V_{\rm GS}$ . The onset of tunneling current for increasing  $V_{\mathrm{GS}}$  leads to a deviation from this linear dependence.<sup>6,14</sup> The voltage that marks this onset is called flat-band voltage  $V_{\rm FB}$ , and the Schottky barrier height  $\Phi_{SB}$  is identified with  $\Phi_{BH}$  at this bias point.

Notice that while the methodology resembles AEM, the 1D Landauer-Büttiker-equation-based method (1D LBM) presented here, which uses Eq. (2) for extracting the parameters, better fits the transport physics in 1D nanoFETs than the conventional<sup>5</sup> or modified<sup>11</sup> Schottky diode equation employed in AEM. The extraction method is also valid for *p*-type devices by considering the hole current equation equivalent to Eq. (2).

In general, the identification of  $V_{\rm FB}$  could be challenging due to multiple apparent linear regions and noisy experimental data. Therefore, a test structure for an accurate identification of the flat-band voltage and related Schottky barrier height is proposed.

However, it should be emphasized that both AEM and 1D LBM fail in extracting accurate barrier heights for  $\Phi_{\rm SB} \lesssim 3k_{\rm B}T/q$  in nanoFETs due to the involved Boltzmann approximation for the energetic carrier distribution. Alternatively, contact resistance extraction methods <sup>15</sup> could be employed for the characterization of the contact quality.

Numerical device simulations (NDSs) of an *n*-type ST buried-gate (BG) CNTFET with a (23,0) CNT have been performed using a simulator discussed elsewhere. 16 In comparison to other feasible device architectures, BG CNTFETs have a higher performance associated with a better gate control over the channel. 17-19 Although more complex fabrication steps are involved, promising experimental data for BG CNTFETs have already been reported. 19-21 A cross section of the simulated device is shown in Fig. 1. The channel  $L_{\rm ch}$ and gate length  $L_{\rm g}$  of the device are 200 nm and 180 nm, respectively. The spacer lengths at the source  $L_{sp,s}$  and drain  $L_{\rm sp.d}$  sides are identical and equal to 10 nm, i.e., a symmetric gate is considered. The high- $\kappa$  oxide has a thickness  $t_{ox}$  of 15 nm and a permittivity of 16. The length  $L_{\rm s/d}$  and height  $h_{\rm s/d}$  of the source and drain contacts are 50 nm and 100 nm, respectively, while the gate height  $h_{\rm g}$  is 200 nm. The CNT



FIG. 1. Cross section of the simulated symmetric ST BG CNTFET.

with a diameter of 1.8 nm is located exactly at the middle of the device width of 20 nm.

The device is simulated with a reference Schottky barrier height  $\Phi_{\rm SB,ref}$  equal to 0.2 eV at T varying from 200 K to 500 K in steps of 50 K. The bias voltages have been set as  $V_{\rm GS}$  varying from -0.1 V to 1 V and eight  $V_{\rm DS}$  from 0.1 V to 2 V. Tunneling mechanisms are enabled unless stated otherwise. The transfer characteristics at 300 K and 500 K are shown in Fig. 2(a), while the Arrhenius plot and the calculated slopes for this data are shown in Fig. 2(b). The weak  $V_{\rm DS}$ -dependence of these slopes gives an  $n_{\rm q,d}$  close to zero. The conduction band profile of this device is shown in Fig. 2(e) at three representative  $V_{\rm GS}$ , while Fig. 2(f) shows the weak temperature and bias dependences of  $n_{\rm q,g}$ .

The  $\Phi_{\rm BH}(V_{\rm GS})$  plot obtained from the simulations of the same device with and without tunneling enabled is shown in Fig. 2(c). As a guide for the following analysis, the plot is split into two regions by the reference flat-band voltage  $V_{\rm FB,ref}$ . Region (i) corresponds to the subthreshold region and region (ii) to the linear region.

In region (i), only thermionic emission from the source contact is possible, so the  $\Phi_{\rm BH}$  curves [in Fig. 2(c)] with and without tunneling enabled in the simulation have a similar linear  $V_{\rm GS}$  dependence. At  $V_{\rm GS} \approx V_{\rm FB,ref}$ , the conduction band close to the source is almost flat and at the same energy as  $\Phi_{\rm SB,ref}$  [Fig. 2(e)].

For  $V_{\rm GS} > V_{\rm FB,ref}$ , i.e., in region (ii), the conduction band forms a tunneling barrier near the source contact. With disabled tunneling in the simulations, the  $\Phi_{\rm BH}$  dependence abruptly changes its quasi-linear behaviour in region (ii), leading to an extracted  $\Phi_{\rm SB,tun.off}$  close to the reference value as shown in Fig. 2(c). If tunneling is enabled in the simulations, a second apparent linear region, in the  $V_{\rm GS}$  dependence of  $\Phi_{\rm BH}$ , can mislead the extraction as shown by the square marker in Fig. 2(c). Therefore, the identification of  $V_{\rm FB}$  and the corresponding  $\Phi_{\rm SB}$  are expected to be less challenging when the tunneling mechanisms are suppressed or at least diminished. The extracted flat-band voltages, obtained with linear extrapolation [steepest dotted line in Fig. 2(c)], indicate approximated values for the validity limit of Eq. (2).

Additionally, the  $\Phi_{BH}$  dependence obtained with 3D AEM is shown in Fig. 2(d). Due to the quadratic dependence on the temperature, which is still under discussion for 1D nanoFETs, 3D AEM underestimates the potential barrier height, and therefore, false  $\Phi_{SB}$  and  $V_{FB}$  are obtained in contrast to the extracted values using 1D LBM, which are closer to the reference values. This is confirmed by comparing  $\Phi_{SB}$ 



FIG. 2. Simulation data for a symmetric ST BG CNTFET. (a) Transfer characteristics for different  $V_{\rm DS}$  at two temperatures. (b) Arrhenius plot and its calculated slope (inset) in the subthreshold bias region. (c) Potential barrier height over  $V_{\rm GS}$  obtained from simulations with tunneling enabled (solid line) and disabled (dashed line). Markers represent the points at which  $(V_{\rm FB}, \Phi_{\rm SB})$  is extracted for the different simulation data. (d) Comparison of the  $V_{\rm GS}$ -dependence of  $\Phi_{\rm BH}$  obtained with 3D AEM and 1D LBM. (e) Conduction band profile and (f) temperature and bias dependences of  $n_{\rm q.g.}$ 

extracted with 1D AEM and 3D AEM in Fig. 3(a) from similar NDS setups as described above but different  $\Phi_{\text{SB,ref}}$ . Notice that both methods fail for  $\Phi_{\text{SB,ref}} \lesssim 3k_{\text{B}}T/q$ .

1D LBM has been applied to experimental data of fabricated n- and p-type global-back-gate (GBG) ST CNTFETs<sup>6–8</sup> and of an n-type top-gate (TG) Ge NWFET<sup>22</sup> with different contact materials. A weak dependence on temperature and bias of  $n_{\rm q,g}$  for all the devices has been verified. Figure 3(b) compares the extracted  $\Phi_{\rm SB,1DLBM}$  with the values reported in the literature for these devices which are obtained with 3D AEM. The latter explains the underestimation of  $\Phi_{\rm SB,3DAEM}$  compared to the values extracted with 1D LBM.

Figure 3(a) also shows extracted barrier heights from synthetic data obtained by NDSs. <sup>25,26</sup> The input parameters including the barrier height had been calibrated to experimental data of a p-type BG ST CNTFET<sup>23</sup> ( $\Phi_{\rm SB,ref}=0.150\,{\rm eV}$ ) and of a Si NWFET<sup>24</sup> ( $\Phi_{\rm SB,ref}=0.580\,{\rm eV}$ ). The same barrier height has been used in a physics-based compact model reproducing the BG CNTFET characteristics.<sup>27</sup> While the extracted values



FIG. 3. Comparison of  $\Phi_{SB}$  extracted with 1D LBM and 3D AEM from (a) synthetic and (b) experimental data. <sup>6-8,22</sup> The dashed line shows the ideal values. The shaded region indicates  $\Phi_{SB} \lesssim 3k_BT/q$ . Filled markers correspond to extracted values from experimental-based <sup>23,24</sup> synthetic data. <sup>25,26</sup>

based on 1D LBM are very close to the values used in the calibrated NDSs, the 3D AEM is with 0.135 eV for the CNTFET and 0.552 eV for the NWFET far away.

In order to ease the extraction of Schottky barrier heights, a test structure is proposed, which diminishes the impact of tunneling on the extraction of the barrier height by changing the device electrostatics 17-21,25,28,29 close to the injecting contact. A non-symmetric gate architecture, shown in Fig. 4, is proposed. The buried-gate contact is moved as far away from the source contact as possible in order to reduce the electrostatic control of the gate on the Schottky barrier. This will enlarge the barrier width, thus preventing electrons to tunnel through the barrier. The same effect can be exploited in top-gate architectures which are less challenging to fabricate.

Simulations of symmetric and non-symmetric ST BG CNTFETs with an  $L_{\rm ch}$  of 260 nm have been performed at the same temperature and bias conditions described in the previous simulation study. The gate contact in the symmetric structure is centered, so  $L_{\rm sp,s}=0.5L_{\rm sp}=40$  nm, while in the non-symmetric gate structure, the gate contact is moved away from the source contact such as  $L_{\rm sp,s}=L_{\rm sp}=80$  nm. Other parameters are the same as in the initial device structure (Fig. 1).  $\Phi_{\rm SB,ref}$  is set to 0.2 eV in the simulations, while flatband conditions are approximately obtained at  $V_{\rm GS}=0.034$  V.

The transfer characteristics of the simulated devices are shown in Fig. 5(a) at 300 K where it can be noticed that as the distance between the source and gate contacts increases, the current decreases due to a diminished tunneling current. Figures 5(c) and 5(d) show the conduction band profiles at three representative  $V_{\rm GS}$  and the weak temperature and bias dependences of  $n_{\rm q,g}$  for the BG devices. At  $V_{\rm GS} \leq V_{\rm FB} = 0.034 \, {\rm V}$ ,



FIG. 4. Cross section of the simulated non-symmetric ST BG CNTFET.



FIG. 5. Simulation data for symmetric and non-symmetric ST BG CNTFETs with  $L_{\rm ch}=260\,{\rm nm}$  and  $L_g=180\,{\rm nm}$ . (a) Transfer characteristics for different  $V_{\rm DS}$ . (b) Potential barrier height over  $V_{\rm GS}$  obtained for each of these devices and a GBG structure. The linear extrapolation for extraction is represented by the dotted line. The markers represent the point  $(V_{\rm FB},\,\Phi_{\rm SB})$  at which these values are extracted for each simulated device. (c) Conduction band profiles and (d) temperature and bias dependences of  $n_{\rm q,g}$  of the BG devices.

both devices operate with pure thermionic current. At voltages larger than  $V_{\rm FB}$ , e.g., at  $V_{\rm GS}=0.45\,{\rm V}$ , thermionicassisted-by-tunneling current flows through the channel of both devices; however, the thicker potential barrier at the source side [see Fig. 5(c)] induced by the non-symmetric gate decreases the tunneling current in this device. The device allowing less tunneling current, i.e., the nonsymmetric structure, is also the device with the more pronounced turning point in the  $\Phi_{\rm BH}(V_{\rm GS})$  plot as shown in Fig. 5(b). Results from a simulated GBG device with similar physical characteristics as the BG devices but with a gate length equal to the channel length are also included for comparison purposes. The different extracted  $V_{\rm FB}$  are identified in this plot as the voltage at which the corresponding curve deviates from a linear extrapolation [dotted line in Fig. 5(b)] with a relative error  $\approx 0.5\%$ .

In contrast to the other extracted values, the  $\Phi_{\rm SB}$  values of 0.188 eV and  $V_{\rm FB}$  of 0.038 V extracted from the curve of the non-symmetric structure are the closest to both reference values. This is due to the lower tunneling current translated into a larger deviation from the linear extrapolation of the curve obtained with this device.

By exchanging the source and drain contacts in the architecture shown here, the same test structure can be used for high RF performance<sup>18</sup> without the need to fabricate special test structures for the Schottky barrier height extraction.

The Landauer-Büttiker equation for quasi-ballistic devices has been considered for the extraction of Schottky barrier heights. The reliability of the extraction method, named here 1D LBM, has been shown for synthetic and experimental

data of nanoFETs with different gate architectures and channel materials. Moreover, a FET test structure with a displaced gate has been suggested, which significantly improves the accuracy of the barrier height extraction in conjunction with the 1D LBM in contrast to the conventional 3D AEM. In addition, the expected affordability of the fabrication of buried- or top-gate test structures makes this extraction method plausible to be applied. The accuracy improvement obtained with this extraction method is crucial for the technology development of nanoFETs and for the verification of more sophisticated models.

This project was financially supported in part by the German National Science Foundation (CL384/2-2) and the Center for Advancing Electronics Dresden (CFAED). The authors thank S. Mothes and Dr. G. Darbandy for valuable discussions and help with the experimental-based synthetic data.

<sup>1</sup>A. Fediai, D. A. Ryndyk, G. Sei, S. Mothes, M. Claus, M. Schröter, and G. Cuniberti, "Towards an optimal contact metal for CNTFETS," Nanoscale 8, 10240–10251 (2016).

<sup>2</sup>R. Wang, M. Xu, P. D. Ye, and R. Huang, "Schottky-barrier height modulation of metal/In<sub>0.53</sub>Ga<sub>0.47</sub>As interfaces by insertion of atomic-layer deposited ultrathin Al<sub>2</sub>O<sub>3</sub>," J. Vac. Sci. Technol. B, Nanotechnol. Microelectron. **29**, 041206 (2011).

<sup>3</sup>J. Grym and R. Yatsiv, "Schottky barriers based on metal nanoparticles deposited on InP epitaxial layers," Semicond. Sci. Technol. **28**(4), 045006 (2013).

<sup>4</sup>Y. Liu, P. Stradins, and S.-H. Wei, "Van der Waals metal-semiconductor junction: Weak Fermi level pinning enables effective tuning of Schottky barrier," Sci. Adv. 2(4), e1600069 (2016).

<sup>5</sup>E. H. Roderick and R. H. Williams, *Metal-Semiconductor Contacts*, 2nd ed. (Clarendon Press, 1988).

<sup>6</sup>J. Appenzeller, M. Radosaveljevic, J. Knoch, and P. Avouris, "Tunneling versus thermionic emission in one-dimensional semiconductors," Phys. Rev. Lett. **92**, 048301 (2004).

<sup>7</sup>Y.-F. Chen and M. S. Fuhrer, "Tuning from thermionic emission to ohmic tunnel contacts via doping in Schottky-Barrier nanotube transistors," Nano Lett. **6**(9), 2158–2162 (2006).

<sup>8</sup>M. Tamaoki, S. Kishimoto, Y. Ohno, and T. Mizutani, "Electrical properties of the graphitic carbon contacts on carbon nanotube field effect transistors," Appl. Phys. Lett. 101, 033101 (2012).

<sup>9</sup>J. Svensson and E. B. Campbell, "Schottky barriers in carbon nanotube metal-contacts," J. Appl. Phys. 110, 111101 (2011).

<sup>10</sup>L.-Y. Chen and C.-S. Chang, "In situ tuning and probing the ambipolar field effect on multiwall carbon nanotubes," Appl. Phys. Lett. **105**, 243110 (2014).

<sup>11</sup> J. Svensson, A. A. Sourab, Y. Tarakanov, D. S. Lee, S. J. Park, S. J. Baek, Y. W. Park, and E. B. Campbell, "The dependence of the Schottky barrier height on carbon nanotube diameter for Pd-carbon nanotube contacts," Nanotechnology 20, 175204 (2009).

<sup>12</sup>M. Di Ventra, *Electrical Transport in Nanoscale Systems* (Cambridge University Press, 2008).

<sup>13</sup>M. Claus, Modeling of Ballistic Carbon Nanotube Transistors for Analog High-Frequency Applications (TUD Press, 2011), ISBN 978-3942710237.

<sup>14</sup>S. Das, H.-Y. Chen, A. V. Penumatcha, and J. Appenzeller, "High performance multilayer MoS<sub>2</sub> transistors with scandium contacts," Nano Lett. 13(1), 100–105 (2013).

<sup>15</sup>A. Pacheco-Sanchez, M. Claus, S. Mothes, and M. Schröter, "Contact resistance extraction methods for short- and long-channel carbon nanotube field-effect transistors," Solid-State Electron. 125, 161–166 (2016).

<sup>16</sup>M. Claus, S. Mothes, S. Blawid, and M. Schröter, "COOS: A wave-function based Schrödinger-Poisson solver for ballistic nanotube transistors," J. Comput. Electron. 13, 689–700 (2014).

<sup>17</sup>A. Pacheco-Sanchez, F. Fuchs, S. Mothes, A. Zienert, J. Schuster, S. Gemming, and M. Claus, "Feasible device architectures for ultra-scaled CNTFETs," IEEE Trans. Nanotechnol. (submitted).

<sup>18</sup>S. Mothes, M. Claus, and M. Schröter, "Toward RF-linearity for planar local back- and top-gate SB CNTFETs," in *IEEE International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)* (2015), pp. 92–95.

- <sup>19</sup>M. Steiner, M. Engel, Y.-M. Lin, Y. Wu, K. Jenkins, D. B. Farmer, J. J. Humes, N. L. Yoder, J.-W. T. Seo, A. A. Green, M. C. Hersam, R. Krupke, and P. Avouris, "High-frequency performance of scaled carbon nanotube array field-effect transistors," Appl. Phys. Lett. 101, 053123 (2012).
- <sup>20</sup>A. D. Franklin, A. Lin, H.-S. P. Wong, and Z. Chen, "Current scaling in aligned carbon nanotube array transistors with local bottom gating," IEEE Electron Device Lett. 31(7), 644–646 (2010).
- <sup>21</sup>M. M. Shulaker, G. Pitner, G. Hills, M. Giachino, H.-S. P. Wong, and S. Mitra, "High-performance carbon nanotube field-effect transistors," in Proceedings of the IEEE International Electron Devices Meeting (IEDM), 2014.
- <sup>22</sup>J. Trommer, A. Heinzig, U. Mühle, M. Löffler, A. Winzer, P. M. Jordan, J. Beister, T. Baldauf, M. Geidel, B. Adolphi, E. Zschech, T. Mikolajick, and W. M. Weber, "Enabling energy efficiency and polarity control in germanium nanowire transistors by individually gated nanojunctions," ACS Nano 11(2), 1704–1711 (2017).
- <sup>23</sup>A. Franklin, M. Luisier, S.-J. Han, G. Tulevski, C. M. Breslin, L. Gignac, M. S. Lundstrom, and W. Haensch, "Sub-10 nm carbon nanotube transistor," Nano Lett. 12(2), 758–762 (2012).

- <sup>24</sup>A. Heinzig, S. Slesazeck, F. Kreupl, T. Mikolajick, and W. M. Weber, "Reconfigurable silicon nanowire transistors," Nano Lett. **12**(1), 119–124 (2012).
- <sup>25</sup>M. Claus, S. Blawid, and M. Schröter, "Impact of near-contact barriers on the subthreshold slope of short-channel CNTFETs," in *IEEE International Conference on Simulation of Semiconductor Processes and Devices* (SISPAD) (2013), pp. 159–162.
- <sup>26</sup>G. Darbandy, M. Claus, and M. Schröter, "High-performance reconfigurable Si nanowire field-effect transistor based on simplified device design," IEEE Trans. Nanotechnol. 15(2), 289–294 (2016).
- <sup>27</sup>I. Bejenari, M. Schröter, and M. Claus, "Analytical drain current model of 1-D ballistic Schottky-barrier transistors," IEEE Trans. Electron Devices 64(9), 3904–3911 (2017).
- <sup>28</sup> A. Javey, R. Tu, D. B. Farmer, J. Guo, R. G. Gordon, and H. Dai, "High performance n-type carbon nanotube field-effect transistors with chemically doped contacts," Nano Lett. 5(2), 345–348 (2005).
- <sup>29</sup>Y.-M. Lin, J. Appenzeller, and P. Avouris, "Ambipolar-to-unipolar conversion of carbon nanotube transistors by gate structure engineering," Nano Lett. 4(5), 947–950 (2004).