## ULTRASONIC TREATMENT EFFECTS ON CuS<sub>1.8</sub> - CdSe STRUCTURES

Oleg Olikh, Bogdan Polonsky

Taras Shevchenko National University of Kyiv, Kyiv, Ukraine

phone: +380445260510, e-mail: olikh@univ.kiev.ua

Ultrasound (US) is established to affect properties of II-VI semiconductors<sup>1,2</sup>. However to the best of our knowledge, there have not reports on US influence on II-VI-based solar cells, whereas similar effects are detected in other barrier structures<sup>3</sup>. Our work has focused on the modification by US treatment (UST) of electrical properties of CuS<sub>1,8</sub> – CdSe thin film photodetector. The longitudinal waves (8.4 MHz) were used for UST. The current-voltage (*I-V*) characteristics were measured over a temperature range 290-340 K both before and after UST. The fitting were done by using differential evolution method.

The following expression, which is expected for recombination—tunneling currents in the investigated strusture<sup>4</sup>, is used for a forward *I-V* characteristics fitting:

$$I = I_0 \exp[\alpha (V - IR_s)] + (V - IR_s) / R_{sh},$$
 (1)

where  $I_0 = I_{00} \exp(\beta T)$  is the saturation current,  $R_s$  and  $R_{sh}$  are the series and shunt resistances, the factor  $\alpha$  does not depend on the voltage. The extracted temperature dependences of parameters are shown in Fig. 1. In particular, it was ascertained, that  $R_s$  is thermoactivated ( $R_s = R_{s0} \exp(-E_R/kT)$ ) and  $R_{sh}$  is described by dislocation—induced impedance theory<sup>5</sup>. It was found out that UST had led to change of  $\alpha$ ,  $\beta$ , and  $R_s$  as well as  $R_{sh}$  activation energy. The sample room temperature (RT) storage results in

complete recovery of both  $\alpha$  and  $R_{SH}$  value, but acoustically induced (AI) residual both series resistance increase and saturation current decrease are observed.

The analysis has shown that reverse branch of I-V characteristics is determined by trap-assisted tunneling (TAT) at low bias (V > -0.8 V) and by trap-charge limited current (TCLC), which is induced by energetically exponentially distributed defects, at high bias (V < -2.5 V). The TAT current can be described<sup>6</sup> as

$$I_{TAT} = I_{TAT,0} \frac{(V_d - V)}{E_t} \exp\left(-\frac{8\sqrt{\epsilon \epsilon_0 m^*} E_t^{3/2}}{3q \hbar \sqrt{qN_D(V_d - V)}}\right), \tag{2}$$

where  $I_{TAT,0}$  is proportional to the trap density,  $V_d$  is the built in voltage due to the band bending,  $E_t$  is the position of the trap in the band gap, the  $N_d$  and  $\varepsilon$  are the donor density and the dielectric constant of CdSe. The power low

$$I_{TCLC} = I_{TCLC.0} V^m (3)$$

was used to TCLC current fitting. In this case<sup>7</sup>, power index m > 3 and  $(m - 1) = T_c / T$ , where  $T_c$  is the characteristic temperature parameter of the trap distribution and  $I_{TCLC,0} = C \exp(-E_x / kT)$ , where  $E_x$  is the activation energy that defines a finite Fermi level with free-charge carriers being emitted from low-lying filled traps.

The results, which are obtained from the reverse FV characteristics, are shown in Fig. 2. As one can recognize, UST affects the energy characteristics of defects, which located both in space charge region (see Fig.2(a,b)) and in diode base (see Fig.2(c,d)). Thus  $E_x$  had decreased from 0.48 eV to 0.28 eV after UST immediately and  $E_t$  had risen

by 0.1 eV at same conditions. All defect system disturbance disappears in p-n region practically completely and in the quasi-neutral region partly after RT storage.

On our opinion, the observed effects deal with the Al defect generation.



Figure 1. Temperature dependencies of parameters, which were determined from forward *I-V* characteristics. The measurements were taken before UST (curves 1, squares), immediately after UST (curves 2, circles), and after UST and ~75 h RT storage (curves 3, triangles).



Figure 2. Temperature dependencies of TAT (a, b) and TLCL (c, d) parameters. The measurements were taken before UST (curves 1, squares), immediately after UST (curves 2, circles), and after UST and ~75 h RT storage (curves 3, triangles).

- 1. R. Savkina, A. Smirnov, and F. Sizov, Semicond. Sci. Technol. 22, 2007, 97.
- 2. M. Sheinkman et al., Mat. Sci. Forum 196-201, 1995, 1467.
- 3. O. Olikh, K. Voytenko, and R. Burbelo, *J. Appl. Phys.* **117**, 2015, 044505.
- 4. S. Yu. Pavelets et al., Semiconductors 35, 2001, 605.
- 5. V. Gopal and S. Gupta, *IEEE Trans. Electron Devices* **51**, 2004, 1078.
- 6. V. Gopal, S. K. Singh, and R. M. Mehra, Semicond. Sci. Technol. 16, 2001, 372.
- 7. M.M. Abdul-Gader Jafar, Semicond. Sci. Technol. 18, 2003, 7.