# The effect of strain on tunnel barrier height in silicon quantum devices

Cite as: J. Appl. Phys. 128, 024303 (2020); doi: 10.1063/5.0010253

Submitted: 8 April 2020 · Accepted: 21 June 2020 ·

Published Online: 13 July 2020







Ryan M. Stein<sup>1,a)</sup> and M. D. Stewart, Jr.<sup>2,a)</sup>

## **AFFILIATIONS**

- <sup>1</sup>Joint Quantum Institute, University of Maryland, College Park, Maryland 20742, USA
- <sup>2</sup>National Institute of Standards and Technology, Gaithersburg, Maryland 20899, USA

Note: This paper is part of the special collection on Materials for Quantum Technologies: Computing, Information, and Sensing.

<sup>a)</sup>Authors to whom correspondence should be addressed: rstein13@terpmail.umd.edu and michael.stewart@nist.gov

### **ABSTRACT**

Semiconductor quantum dot (QD) devices experience a modulation of the band structure at the edge of lithographically defined gates due to mechanical strain. This modulation can play a prominent role in the device behavior at low temperatures, where QD devices operate. Here, we develop an electrical measurement of strain based on I(V) characteristics of tunnel junctions defined by aluminum and titanium gates. We measure relative differences in the tunnel barrier height due to strain consistent with experimentally measured coefficients of thermal expansion  $(\alpha)$  that differ from the bulk values. Our results show that the bulk parameters commonly used for simulating strain in QD devices incorrectly capture the impact of strain. The method presented here provides a path forward toward exploring different gate materials and fabrication processes in silicon QDs in order to optimize strain.

https://doi.org/10.1063/5.0010253

# I. INTRODUCTION

Gate-defined silicon-based quantum dot (QD) devices are some of the world's most sensitive devices, 1,2 have been demonstrated as qubits,3-5 and are promising as quantum current standards.<sup>6–8</sup> Fulfilling these applications ultimately requires a large number of well-defined, reproducible devices. Unfortunately, as of this writing, unintentional QDs, those dots that are inconsistent with the electrostatics of the gate design, are quite common in silicon MOS devices. Along with disorder, gate-induced strain can produce unintentional QDs9,10 and affect the tunnel coupling between dots or to the leads. In contrast to unintentional QDs due to disorder, unintentional QDs due to gate-induced inhomogeneous strain should be reproducible and systematic in nature. Since the strain from the gate dielectric is homogeneous on the length scale of the QD, the main two sources of inhomogeneous strain are (1) the coefficient of thermal expansion ( $\alpha$ ) mismatch between the gate material and the silicon and (2) the intrinsic strain of the gate. The resulting conduction band modulation,  $\Delta E_c$ , derived from this strain is potentially as large as the electrostatic modulation in the device and, therefore, important in determining device characteristics. Thus, to obtain devices which perform as intended, strain must be assessed and factored into device design and fabrication.

When properly considered, strain could also provide an exciting avenue toward simplifying the device design by reducing the number of necessary gates. Strain simulations may be used to guide the QD design, but the lack of experimental measurements confirming their results at low temperatures limits their usefulness. Thus, the ability to measure the effects of strain at low temperatures will be extremely valuable in making improvements to QD simulations, fabrication, and performance.

The strain landscape in a silicon QD depends heavily on the operating conditions and fabrication process. This suggests that the most applicable measurement of strain is one that can be performed under the same operating conditions (T $\approx$ 1 K) and adhering to the same fabrication constraints. The gate-induced inhomogeneous strain is typically  $\frac{\Delta x}{x}\approx 10^{-4}$  and varies over the minimum feature sizes, of order 10s of nanometers, in the gate layout. It is challenging to find a method for measuring strain with the necessary sensitivity and spatial resolution, which can be performed at low temperature. For instance, transmission electron microscope (TEM)-based methods can meet the spatial and sensitivity requirements but are typically not performed at low temperatures, destroy the sample, and may alter the strain through sample preparation. High resolution electron backscatter detection  $^{12}$ ,13 is

a non-destructive method that could be used to meet the spatial and sensitivity requirements, but similar to TEM-based techniques, it is not typically performed at cryogenic temperatures. X-ray diffraction (XRD)<sup>14</sup> and Raman<sup>15</sup> techniques can perform a non-destructive measurement but have difficulty in achieving the necessary spatial resolution while also not approaching cryogenic temperatures. Electrical measurements of strain are advantageous because the necessary sensitivity can be achieved at cryogenic temperatures. Piezoresistive sensors<sup>16,17</sup> have been demonstrated to meet both of these requirements but only in micrometer scale devices. Reference 18 measured strain via a shift in the electron spin resonance frequency of Bi donors at  $T=20\,\mathrm{mK}$  with a sensitivity of  $10^{-7}$ , but the results cannot be easily translated to gate-defined QDs.

The goal of this paper is to present a comparison between simulations and measurements of the effect of strain on the tunnel barrier height of devices shown in Fig. 1. Our strategy is to first perform transport measurements on separate tunnel junction devices made with aluminum and titanium gates. A tunnel barrier is formed in the gap between the gates, where for a range of gate voltages, inversion layers form at the Si-SiO<sub>2</sub> interface under the gates but not in the gap between them (see Fig. 1). We then fit the conductance as a function of bias voltage and extract the barrier

height,  $\phi_{tot}$ , as a function of gate voltage. When properly controlled, the difference between these barrier heights gives a measure of the change in strain due to the change in the gate material in otherwise identical devices. We further characterize the metal films by measuring the coefficient of thermal expansion,  $\alpha$ , at room temperature. Then, using the measured geometry for the device, we simulate the  $\alpha$ -induced strain difference using bulk values of  $\alpha$ , and our experimentally measured values of  $\alpha$ . We find that our tunnel junction measurement of the strain difference agrees with simulations, provided we use our experimentally measured values of  $\alpha$ .

# II. METHODOLOGY

The device layout is designed to enable four-terminal measurements and independent tuning of the electron density on either side of the barrier. As a consequence of the four-terminal design, the left (right) gate, source (drain), and one of the voltage probes can be used as a transistor to measure threshold,  $V_T$ , on either side of the barrier. As with QD devices, our tunnel junction (TJ) device platform easily lends itself to future work exploring deposition parameters and anneals to manipulate inhomogeneous strain. Our method for measuring relative strain satisfies the sensitivity, spatial resolution, and low-temperature requirements noted above. Moreover, the fabrication and measurements are similar to



**FIG. 1.** (a) Schematic cross section of the metal-oxide-semiconductor (MOS) tunnel barriers used in this work. The barrier is formed by modulation of the conduction band in the gap between the gates. (b) SEM image of a titanium-gated tunnel barrier device similar to those used in this paper. For the data presented in the paper, Ti-gated devices have 500 nm wide gates and Al-gated devices have 100 nm wide gates. (c) Schematic of the expected electrostatic dependence in the trapezoidal barrier model, where the barrier height (labeled  $\phi_{tot}$ ) and width (labeled s) will both decrease with increasing gate voltage and the source-drain bias has the effect of tilting the barrier.

those for QDs so that this method is directly relevant for QD devices. Our data provide an important step forward in assessing the gate-induced strain in QD devices *in situ*, while highlighting the need for further experimental work and a greater theoretical understanding of the electrostatics.

The deformation potential theory, originally laid out by Bardeen and Shockley, <sup>19</sup> shows that the silicon band structure distorts in the presence of applied strain. For the case of inversion layers in silicon, we only need to consider the z-valleys, <sup>20</sup> but strain affects all six valleys in an analogous manner. Here, the z-axis is the direction perpendicular to the Si-SiO<sub>2</sub> interface. The modulation of the conduction band ( $\Delta E_c$ ) can be written as <sup>21</sup>

$$\Delta E_c = \Xi_u \varepsilon_z + \Xi_d (\varepsilon_x + \varepsilon_y + \varepsilon_z), \tag{1}$$

where  $\varepsilon_i$  is the uniaxial strain in the *i*-direction and  $\Xi_u$  and  $\Xi_d$  are the uniaxial and dilation deformation constants, respectively. For the device in Fig. 1, the strain along the length of the channel (dashed yellow line) will be inhomogeneous between the gates. For most metal gates,  $\alpha$  of the gate material is significantly larger than silicon so that at cryogenic temperatures, the gate material contracts significantly more than the silicon substrate. The relative rate of expansion/contraction between the substrate and gate materials will be determined by various mechanical properties of each material such as  $\alpha$ , Young's modulus, and Poisson's ratio. In this case, the gate material is under tensile strain due to the silicon, and the silicon is under compressive strain due to the metal. In silicon,  $\Xi_u$ ,  $\Xi_d > 0$  so that compressive strain ( $\varepsilon_i < 0$ ) of silicon corresponds to  $\Delta E_c < 0$  in the region directly under the gate. In the region near the edges of the gate and in the gap, the strain in silicon shifts such that  $\Delta E_c > 0$ . For this reason, in our TJ devices, we expect that a larger  $\alpha$  difference between the gate material and silicon leads to a larger barrier height (see supplementary material, Fig. S1).

For bulk silicon, experimental values of  $\Xi_u$  range from  $8.7 \, \text{eV}^{22-24}$  to  $9.6 \, \text{eV}^{25}$  with theoretical values in the range of  $8-10.5 \, \text{eV}$ . In contrast,  $\Xi_d$  ranges from  $1.1 \, \text{eV}^{22,25}$  to 5.0. In this paper, we use the values from Ref. 22 ( $\Xi_u = 8.7 \, \text{eV}$ ,  $\Xi_d = 1.1 \, \text{eV}$ ). Using Eq. (1), we can develop a feel for the potential sensitivity for our strain measurement. Since  $\Xi_u$  is roughly eight times larger than  $\Xi_d$ , the dominant contribution to deformation potential will be from  $(\Xi_u + \Xi_d)\varepsilon_z$ . A strain in the z-direction of  $\varepsilon_z = 10^{-4}$  corresponds to approximately 1 meV, a measurable change in our devices.

We model the total tunnel barrier height,  $\phi_{tot}$ , in a single device at zero bias as

$$\phi_{tot} = \phi_{\varepsilon} + \phi_0 + \phi_{ES}(V_G - V_T), \tag{2}$$

where  $\phi_{\varepsilon}$  is the strain-induced portion of the barrier;  $\phi_0$  is the electrostatic portion of the barrier at threshold,  $V_T$ ;  $\phi_{ES}(V_G-V_T)$  describes the gate voltage dependence of  $\phi_{tot}$ ; and  $V_G$  is the gate voltage. To extract the absolute value of  $\phi_{\varepsilon}$  in a single device requires a model that predicts both  $\phi_0$  and  $\phi_{ES}(V_G-V_T)$  from the geometry, semiconductor physics, and defect charge densities. Our attempts to model  $\phi_0$  and  $\phi_{ES}(V_G-V_T)$  using COMSOL to solve the Poisson and drift-diffusion equations fail to produce a tunnel barrier over any appreciable range of gate voltage above the threshold for the leads, contradicting the experimental data. We speculate

this is due to a larger density of states that overestimates the charge density in the barrier, however, we cannot rule out the lack of lateral confinement.<sup>26</sup> We, therefore, do not extract an absolute value of  $\phi_{\varepsilon}$ . We can, however, extract changes in  $\phi_{\varepsilon}$  between devices with different gate materials, if  $\phi_0^1 \approx \phi_0^2$  and  $\phi_{ES}^1(V_G - V_T) \approx \phi_{ES}^2(V_G - V_T)$  so that  $\phi_{tot}^1 - \phi_{tot}^2 \approx \phi_{\varepsilon}^1 - \phi_{\varepsilon}^2$ , where the superscripts 1 and 2 refer to different materials.  $\phi_0$  is determined by the metal semiconductor work function difference and defect charge densities. Controlling  $\phi_0$  requires us to reproducibly minimize the unwanted charge density at the interface and in the oxide. To control for the inevitable work function difference in our analysis, we will compare  $\phi_{tot}$  from different devices on a  $V_G - V_T$  axis. In addition to the charge density and the work function differences,  $\phi_{ES}(V_G - V_T)$  is also determined by the geometry (gate and gap dimensions). We control for this effect by comparing devices with the same geometry. Thus, our analysis assumes that (1) the work function difference between the two materials is accounted for by subtracting off the threshold voltage; (2) using standard fabrication methods, variations in the amount of charge in the gate oxide have been reduced to a negligible level; and (3) any effect other than strain, which would produce a difference in barrier height in nominally identical devices, save for the gate materials, is negligible. We examine whether our experiment satisfies these assumptions later.

### III. DEVICE FABRICATION

All the devices discussed here were fabricated as identically as possible to reduce the impact of the device-to-device variation. The starting point is boron-doped silicon (100) wafers with a resistivity of  $5 \Omega$  cm to  $10 \Omega$  cm. First, ohmic contacts are formed by phosphorus implantation. Following this, a 120 nm thick field oxide is grown in a wet oxidation furnace at 900 °C and etched away in the regions where final devices will be written. Next, a 25 nm gate oxide is grown in a dry oxidation furnace at 950  $^{\circ}\text{C}.$  The gates are patterned using a positive tone e-beam lithography lift-off process with a PMMA bi-layer resist stack. We chose to fabricate devices with aluminum and titanium gates. These metals were chosen because there is a large separation in their bulk  $\alpha$  values, they have quite similar work functions, 27 and the fabrication process is nearly identical. The gate metals are deposited via e-beam evaporation at ambient temperature at a rate of roughly 0.1 nm/s to respective thicknesses of 80 nm and 60 nm.<sup>28</sup> Finally, aluminum is sputtered to form contacts and an anneal is performed in 10% forming gas  $(H_2/N_2)$  at 425 °C for 30 min. The devices are then cooled to T = 2 K, where DC- $I(V_D)$  are measured for different  $V_G$ , where  $V_D$  refers to device bias (typical device resistances are in excess of  $1 \text{ M}\Omega$ ). We have filtered the devices we present to show only those which exhibit relatively weak disorder, with little to no oscillations in the turn-on  $I(V_G)$  or 2D  $I(V_D, V_G)$  data (see supplementary material, Fig. S2). 29 This is done to ensure that disorder does not significantly affect  $\Delta E_c$  and lead to spurious results with respect to strain (assumption 3 above).

# **IV. RESULTS**

Figure 2 shows typical transport data extracted from our devices for three different gate voltages. The parabolic dependence



**FIG. 2.** 4-terminal DC transport data for a tunnel junction device. The inset shows the measured  $I(V_D)$  used to obtain the conductance  $(dI/dV_D)$  through numerical differentiation that is plotted in the main panel. The blue, red, and green curves are taken at gate voltages of 0.87 V, 0.88 V, and 0.89 V, respectively. The lines are quadratic fits to Eq. (3) (see text). All data are taken at T=2 K.

of the conductance,  $G(V_D)=dI/dV_D$ , indicates that our tunnel junctions exhibit a single barrier at each value of  $V_G$  shown. The data also show a clear change in the curvature of  $G(V_D)$  indicating that the barrier parameters change with gate voltage. In our devices,  $\phi_{tot}$  and the barrier width, s, will be a function of  $V_G$ .  $\phi_{tot}(V_G)$  and  $s(V_G)$  should decrease with increasing  $V_G$  [see schematics in Fig. 1(c)]. This arises from two sources: the increase of  $E_{fermi}-E_c$  in the leads with increasing gate voltage and the deformation of the barrier due to fringing fields. The former only depends on the oxide thickness, while the latter also depends on the gate geometry.

To extract  $\phi_{tot}(V_G)$  and  $s(V_G)$  from the data of Fig. 2, we assume a trapezoidal barrier<sup>30</sup> and fit the tunneling conductance,  $G(V_D)$ , to<sup>31</sup>

$$\frac{G(V_D)}{G_0} = 1 - \frac{\sqrt{2ms}\Delta\phi_{tot}}{12\hbar\phi_{tot}^{3/2}}eV_D + \frac{ms^2}{4\phi_{tot}}(eV_D)^2,$$
(3)

where s,  $\phi_{tot}$ , and  $\Delta\phi_{tot}$  are the barrier width, barrier height, and barrier asymmetry, respectively. Here,  $G_0 = \frac{eW_g t_{inv}}{h} \frac{\sqrt{2m_c^2}e\phi}{s}$ , where  $t_{inv} = 4$  nm is the inversion layer thickness,  $^{20}$   $W_g$  is the gate width, e is the elementary charge,  $m_e$  is the effective mass, and h is Plank's constant. It is worth noting that there is no clear mechanism in our devices for  $\Delta\phi_{tot} \neq 0$  and fits including the linear term reveal it to be small.

The extracted  $\phi_{tot}(V_G)$  are shown in Fig. 3(a) for both gate materials.  $\phi_{tot}$  is similar in magnitude in the two sets of devices and decreases approximately linearly with  $V_G - V_T$ . The slope of

 $\phi_{tot}(V_G-V_T)$  is similar in Al and Ti devices, 0.014  $\pm$  0.005 eV/V and 0.022  $\pm$  0.002 eV/V, respectively. Previous results on similar gate defined tunnel barriers <sup>32–36</sup> have shown an approximately linear dependence on gate voltage over higher voltage ranges and an approximately exponential dependence at lower gate voltages. <sup>26</sup> The linear dependence is evocative of a simple capacitive model <sup>32</sup> discussed more below. In general, there is good agreement between the extracted barrier width at its maximum and the lithographic dimensions as measured through FE-SEM (see supplementary material, Fig. S3). This suggests that our barrier model and fitting procedure are reasonable. The uncertainty in the total barrier height is the  $2\sigma$  statistical uncertainty in the fit parameters.

Before moving on to extract any effect of strain from the data in Fig. 3(a), we check the validity of our assumptions regarding the electrostatics of the devices (assumptions 1 and 2 above). We use three aspects of the data as indicators of the degree of electrostatic similarity between devices: (1) agreement between  $\phi_{tot}(V_G-V_T)$  in different devices with the same gate material; (2)  $V_T$  uniformity in the leads of different devices and gate materials; and (3) agreement of the electrostatic lever arm,  $\beta$ , between devices with different gate materials. Figure 3(a) clearly shows  $\phi(V_G-V_T)$  in devices made with the same materials agree within the uncertainties. This supports our assumptions and provides evidence that the electrostatics of the barrier is not changing from device to device through, for instance, variations in the defect density in the tunneling gap.  $V_T$  for the devices are obtained by averaging the left and right lead values. For the two Al devices,  $V_T$  is 0.62 V and 0.61 V, respectively.  $V_T$  for the two Ti devices is 0.52 V, and 0.60 V, respectively. We consider these values to be in good agreement. Finally, the first column of Table I



**FIG. 3.** (a) Barrier height as a function of gate voltage for different MOS tunnel junctions. The barrier heights for metal devices show a consistent trend of decreasing height. The uncertainty on the barrier height represents a statistical uncertainty for a 95% confidence interval. (b) Comparison of the barrier height difference between Ti and Al devices using the data from (a) and the expected barrier height due solely to strain from COMSOL simulations (see the supplementary material). The experimental data point is calculated from the average difference over 0.4  $\leq V_G - V_T \leq$  0.46 V. The uncertainty in bulk simulations corresponds to the range of differences obtained by assuming a uncertainty of one in the last digit of the values of  $\alpha$  in Ref. 37. The uncertainty in the measured  $\alpha$  simulations corresponds to the  $1\sigma$  uncertainty in our measurements of  $\alpha$ . The uncertainty in the tunneling data corresponds to the propagated uncertainties in (a).

shows  $\beta = \Delta \phi_{tot}/e\Delta V_G$  as measured through 2D conductance plots for different gate materials (see the supplementary material). These values agree within  $\approx 10\%$ . Considering these indicators together, we regard our assumptions as satisfied.

We calculate the difference in strain between Ti and Al-gated devices from the data in Fig. 3(a) as  $\phi_{e}^{\rm Fi} - \phi_{e}^{\rm Al} = \phi_{tot}^{\rm Ti}$  ( $V_G - V_T$ ) -  $\phi_{tot}^{\rm Al}(V_G - V_T)$ , where superscripts Al and Ti refer to

**TABLE I.** Comparison of the lever arm,  $\beta$  (in units of eV/V), obtained from 2D conductance data by performing a linear fit at constant conductance following Ref. 32 (column 1) and by calculating the slope of the datasets in Fig. 3(a) (column 2). The uncertainty on the lever arm represents a statistical uncertainty for a 95% confidence interval

| Material | $\beta$ from 2D $G(V_D, V_G)$ (eV/V) | $\beta$ from $\phi_{tot}(V_G)$ (eV/V) |
|----------|--------------------------------------|---------------------------------------|
| Al       | $0.067 \pm 0.02$                     | $0.014 \pm 0.005$                     |
| Ti       | $0.073 \pm 0.02$                     | $0.022 \pm 0.002$                     |

the different gate materials.  $\phi_{tot}^{Ti}(V_G - V_T) - \phi_{tot}^{Al}(V_G - V_T)$  is averaged over  $0.4 \le V_G - V_T \le 0.46$  and appears as the right-most data point in Fig. 3(b). Based on bulk  $\alpha$  values of the gate materials, we would expect  $\phi_{\varepsilon}^{\text{Al}} > \phi_{\varepsilon}^{\text{Ti}}$ , however, our data show that  $\phi_{\varepsilon}^{\text{Ti}} > \phi_{\varepsilon}^{\text{Al}}$ . We can make this comparison more quantitative by performing COMSOL simulations of the mechanical effects only using the bulk values of  $\alpha$  for each gate material ( $\alpha_{\rm Ti} = 8.9 \pm 0.1 \times 10^{-6} \, {\rm K}^{-1}$ and  $\alpha_{Al} = 23.0 \pm 1.0 \times 10^{-6} \,\mathrm{K}^{-1}$ ). This value appears as the leftmost data point in Fig. 3(b) and strongly disagrees with our data. To resolve this disagreement, we perform simulations using experimentally measured values of  $\alpha$  for each material  $(\alpha_{\text{Ti}} = 16.2 \pm 2.0 \times 10^{-6} \,\text{K}^{-1} \text{ and } \alpha_{\text{Al}} = 23.0 \pm 2.8 \times 10^{-6} \,\text{K}^{-1}).$  $\alpha_i$  are measured from the slope of film stress,  $\sigma(T)$ , while stepping temperature, T, of blanket films processed in the same way as the tunnel junctions using a Flexus 2320 wafer curvature measurement tool.  $\alpha_i$  was determined by measuring the wafer curvature over a range of 40 °C to 100 °C and performing a linear fit to that data. The result of simulations using these experimental values as inputs appears as the middle data point in Fig. 3(b) and agrees with our experimentally measured value to within our uncertainties.

While there is good agreement between our measured  $\alpha_{\rm Al}$  and the bulk value, our measured  $\alpha_{\rm Ti}$  is significantly larger than the bulk value. This is likely the result of the deposition process, which impacts the film morphology so that  $\alpha_{\it film} \neq \alpha_{\it bulk}$ . It is important to note that the simulations only consider strain due to  $\alpha$  mismatch between the materials generated by cooling to  $T=2\,\rm K$ , and treat  $\alpha$  as a constant equal to its room temperature value. Since  $\alpha$  decreases toward zero with decreasing temperature,  $\alpha_{\it e}^{\rm SI}$  the simulated barrier height is likely an upper bound on  $\alpha_{\it e}^{\rm Ti}-\alpha_{\it e}^{\rm Al}$ .

Finally, while a detailed electrostatic model to predict  $\phi_0$  and  $\phi_{ES}(V_G-V_T)$  is beyond the scope of this paper, we investigate whether a simple model can predict the slope of  $\phi_{tot}$  in Fig. 3(a). Motivated by the linear dependence of  $\phi_{tot}$  on  $V_G$ , we apply the linear gate voltage model from Ref. 32 to  $\phi_{ES}(V_G-V_T)$  from Eq. (2) as  $\phi_{ES}(V_G - V_T) = -e\beta(V_G - V_T)$ . Here, e is the elementary charge and  $\beta$  is the lever arm of the gate on the barrier. We can now compare the value of  $\beta$  determined in two different ways: (1) the slope of the data in Fig. 3(a) and (2) linear fits to 2D conductance data (see the supplementary material). The result of this comparison is shown in Table I. The values obtained from the 2D conductance data agree to within a factor of five with those determined by the slope of  $\phi_{tot}$ . Considering the simplicity of the model and that the range of  $\mathcal{V}_{\mathcal{D}}$  considered for the 2D conductance value of  $\beta$  corresponds to Fowler-Nordheim tunneling, while  $\beta$  from  $\phi_{tot}(V_G - V_T)$  is at  $V_D = 0$ , we believe the agreement is reasonable.

### V. DISCUSSION

Our results underscore the need for further experimental studies to realize the goal of ameliorating or controlling strain in silicon QDs. Figure 3(b) indicates that simulations of strain, which often use bulk values of  $\alpha$ , can lead to erroneous conclusions if not coupled with experimental results. Moreover, while our data agree with continuum mechanics simulations, it is unclear why agreement can be reached while neglecting the intrinsic stress of the gate. A series of measurements of TJ devices that span the range from  $\alpha$ -dominated to intrinsic strain-dominated could shed light on this question. This could be achieved with TJ devices made with the same gate material but deposited under different conditions or subject to differing anneals to tune the film stress.

In addition, there is a lack of research on the overall benefits of adjusting the fabrication process to control strain. In particular, deposition and annealing parameters are typically chosen with goals other than mechanical properties in mind. For example, the gate depositions and forming gas anneals in this work were not optimized for the control of the mechanical properties but rather for the lithography process and to reduce oxide charge defects. Smaller grain sizes are usually preferred for making small structures via lift-off but this most likely leads to mechanical properties different from the bulk. 40,41 Additionally, there is tension between performing the anneal in a way that minimizes the impact of defects or minimizes the change in mechanical properties. 42 These very common choices may not be optimal. As a result, it is still unknown how large a role strain plays in design fidelity and reproducibility.

Finally, the framework for studying strain introduced here is quite flexible and can be applied to a wide variety of potential gate materials. A limitation of the present measurement of strain is that it relies on a comparison between different devices which requires considerable effort to reduce device-to-device variations. This burden may be lessened by making tunnel junctions with different materials on each side of the junction or the same material with different deposition parameters. Fabricated this way, the strain difference is encoded in the barrier asymmetry which can be directly measured. While still a relative measure of strain, this method would allow measurement within the same device and cooldown, reducing the effect of device-to-device variations.

# SUPPLEMENTARY MATERIAL

See the supplementary material for simulations of the strain induced barrier height and the determination of lever arms from 2D conductance data. It also includes additional data not presented in the main text.

# **ACKNOWLEDGMENTS**

We wish to acknowledge helpful conversations with Mitchell Brickson and Toby Jacobson.

Certain commercial equipment, instruments, and materials are identified in this paper in order to specify the experimental procedure adequately. Such identification is not intended to imply recommendation or endorsement by the National Institute of Standards and Technology nor is it intended to imply that the

materials or equipment identified are necessarily the best available for the purpose.

### **DATA AVAILABILITY**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### **REFERENCES**

- <sup>1</sup>D. Berman, N. B. Zhitenev, R. C. Ashoori, H. I. Smith, and M. R. Melloch, "Single-electron transistor as a charge sensor for semiconductor applications," J. Vac. Sci. Technol. B **15**, 2844 (1997).
- <sup>2</sup>N. M. Zimmerman and M. W. Keller, "Electrical metrology with single electrons," Meas. Sci. Technol. 14, 1237–1242 (2003).
- <sup>3</sup>M. Veldhorst, C. H. Yang, J. C. C. Hwang, W. Huang, J. P. Dehollain, J. T. Muhonen, S. Simmons, A. Laucht, F. E. Hudson, K. M. Itoh, A. Morello, and A. S. Dzurak, "A two-qubit logic gate in silicon," Nature 526, 410–414 (2015).
- <sup>4</sup>J. R. Petta, A. C. Johnson, J. M. Taylor, E. A. Laird, A. Yacoby, M. D. Lukin, C. M. Marcus, M. P. Hanson, and A. C. Gossard, "Coherent manipulation of coupled electron spins in semiconductor quantum dots," Science 309, 2180–2184 (2005).
- <sup>5</sup>D. Loss and D. P. DiVincenzo, "Quantum computation with quantum dots," Phys. Rev. A 57, 120–126 (1998).
- <sup>6</sup>G. Yamahata, K. Nishiguchi, and A. Fujiwara, "Gigahertz single-trap electron pumps in silicon," Nat. Commun. 5, 5038 (2014).
- <sup>7</sup>A. Rossi, T. Tanttu, K. Y. Tan, I. Iisakka, R. Zhao, K. W. Chan, G. C. Tettamanzi, S. Rogge, A. S. Dzurak, and M. Möttönen, "An accurate single-electron pump based on a highly tunable silicon quantum dot," Nano Lett. 14, 3405–3411 (2014).
- <sup>8</sup>S. Giblin, M. Kataoka, J. Fletcher, P. See, T. Janssen, J. Griffiths, G. Jones, I. Farrer, and D. Ritchie, "Towards a quantum representation of the ampere using single electron pumps," Nat. Commun. 3, 930 (2012).
- <sup>9</sup>T. Thorbeck and N. M. Zimmerman, "Formation of strain-induced quantum dots in gated semiconductor nanostructures," AIP Adv. 5, 087107 (2015).
- <sup>10</sup>J. Park, Y. Ahn, J. A. Tilka, K. C. Sampson, D. E. Savage, J. R. Prance, C. B. Simmons, M. G. Lagally, S. N. Coppersmith, M. A. Eriksson, M. V. Holt, and P. G. Evans, "Electrode-stress-induced nanoscale disorder in Si quantum electronic devices," APL Mater. 4, 066102 (2016).
- <sup>11</sup>D. Cooper, T. Denneulin, N. Bernier, A. Béché, and J.-L. Rouvière, "Strain mapping of semiconductor specimens with nm-scale resolution in a transmission electron microscope," Micron **80**, 145–165 (2016).
- <sup>12</sup>W. Osborn, L. H. Friedman, and M. Vaudin, "Strain measurement of 3D structured nanodevices by EBSD," Ultramicroscopy **184**, 88–93 (2018).
- <sup>13</sup>M. D. Vaudin, W. A. Osborn, L. H. Friedman, J. M. Gorham, V. Vartanian, and R. F. Cook, "Designing a standard for strain mapping: HR-EBSD analysis of SiGe thin film structures on Si," <u>Ultramicroscopy</u> 148, 94–104 (2015).
- <sup>14</sup>S. Di Fonzo, W. Jark, S. Lagomarsino, C. Giannini, L. De Caro, A. Cedola, and M. Müller, "Non-destructive determination of local strain with 100-nanometre spatial resolution," Nature 403, 638–640 (2000).
- spatial resolution," Nature 403, 638–640 (2000).

  15P. Hermann, M. Hecker, D. Chumakov, M. Weisheit, J. Rinderknecht, A. Shelaev, P. Dorozhkin, and L. M. Eng, "Imaging and strain analysis of nanoscale SiGe structures by tip-enhanced Raman spectroscopy," Ultramicroscopy 111, 1630–1635 (2011).
- 16R. He and P. Yang, "Giant piezoresistance effect in silicon nanowires," Nat. Nanotechnol. 1, 42–46 (2006).
- <sup>17</sup>D. Gao, Z. Yang, L. Zheng, and K. Zheng, "Piezoresistive effect of N-type (111)-oriented Si nanowires under large tension/compression," Nanotechnology 28, 095702 (2017).
- <sup>18</sup>J. Mansir, P. Conti, Z. Zeng, J. J. Pla, P. Bertet, M. W. Swift, C. G. Van de Walle, M. L. W. Thewalt, B. Sklenard, Y. M. Niquet, and J. J. L. Morton, "Linear

hyperfine tuning of donor spins in silicon using hydrostatic strain," Phys. Rev. Lett. 120, 167701 (2018).

- <sup>19</sup>J. Bardeen and W. Shockley, "Deformation potentials and mobilities in non-
- polar crystals," Phys. Rev. **80**, 72–80 (1950). <sup>20</sup>F. Stern and W. E. Howard, "Properties of semiconductor surface inversion layers in the electric quantum limit," Phys. Rev. 163, 816-835 (1967).
- 21M. V. Fischetti and S. E. Laux, "Band structure, deformation potentials, and carrier mobility in strained Si, Ge, and SiGe alloys," J. Appl. Phys. 80, 2234-2252
- 22 I. Balslev, "The influence of high uniaxial stress on the indirect absorption edge in silicon," Solid State Commun. 3, 213-218 (1965).
- <sup>23</sup>S. Riskaer, "Determination of shear deformation potentials from the freecarrier piezobirefringence in germanium and silicon," Phys. Rev. 152, 845-849
- <sup>24</sup>J. E. Aubrey, W. Gubler, T. Henningsen, and S. H. Koenig, "Piezoresistance and piezo-Hall-effect in n-type silicon," Phys. Rev. 130, 1667-1670 (1963).
- <sup>25</sup>J.-S. Lim, X. Yang, T. Nishida, and S. E. Thompson, "Measurement of conduction band deformation potential constants using gate direct tunneling current in N-type metal oxide semiconductor field effect transistors under mechanical stress," Appl. Phys. Lett. 89, 073509 (2006).
- 26 A. Shirkhorshidian, J. K. Gamble, L. Maurer, S. M. Carr, J. Dominguez, G. A. Ten Eyck, J. R. Wendt, E. Nielsen, N. T. Jacobson, M. P. Lilly, and M. S. Carroll, "Spectroscopy of multielectrode tunnel barriers," Phys. Rev. Appl. 10, 044003 (2018).
- <sup>27</sup>H. B. Michaelson, "The work function of the elements and its periodicity," . Appl. Phys. 48, 4729-4733 (1977).
- 28 This difference in gate metal thickness was unintentionally caused by an error in the e-beam evaporator. We believe this thickness difference is not a significant factor in the results.
- <sup>29</sup>We note that this discrimination is temperature dependent. Accessing lower temperatures could reveal disorder-induced modulation of the potential in a device which cannot be seen in measurements at higher temperatures. We do not know to what temperature (<2 K) our designation of weak disorder extends.

- 30 J. G. Simmons, "Generalized formula for the electric tunnel effect between similar electrodes separated by a thin insulating film," J. Appl. Phys. 34, 1793-1803 (1963).
- 31 W. F. Brinkman, R. C. Dynes, and J. M. Rowell, "Tunneling conductance of asymmetrical barriers," J. Appl. Phys. 41, 1915-1921 (1970).
- 32 A. Shirkhorshidian, N. C. Bishop, J. Dominguez, R. K. Grubbs, J. R. Wendt, M. P. Lilly, and M. S. Carroll, "Transport spectroscopy of low disorder silicon tunnel barriers with and without Sb implants," Nanotechnology 26, 205703 (2015).
- 33K. MacLean, S. Amasha, I. P. Radu, D. M. Zumbühl, M. A. Kastner, M. P. Hanson, and A. C. Gossard, "Energy-dependent tunneling in a quantum dot," Phys. Rev. Lett. 98, 036802 (2007).
- 34X. Gao, D. Mamaluy, E. Nielsen, R. W. Young, A. Shirkhorshidian, M. P. Lilly, N. C. Bishop, M. S. Carroll, and R. P. Muller, "Efficient self-consistent quantum transport simulator for quantum devices," J. Appl. Phys. 115, 133707 (2014).
- 35S. Rochette, M. Rudolph, A.-M. Roy, M. J. Curry, G. A. T. Eyck, R. P. Manginell, J. R. Wendt, T. Pluym, S. M. Carr, D. R. Ward, M. P. Lilly, M. S. Carroll, and M. Pioro-Ladrière, "Quantum dots with split enhancement gate tunnel barrier control," Appl. Phys. Lett. 114, 083101 (2019). <sup>36</sup>M. G. Borselli, K. Eng, R. S. Ross, T. M. Hazard, K. S. Holabird, B. Huang,
- A. A. Kiselev, P. W. Deelman, L. D. Warren, I. Milosavljevic, A. E. Schmitz, M. Sokolich, M. F. Gyure, and A. T. Hunter, "Undoped accumulation-mode Si/ SiGe quantum dots," Nanotechnology 26, 375202 (2015).
- 37B. Zhang, X. Li, and D. Li, "Assessment of thermal expansion coefficient for
- pure metals," Calphad 43, 7–17 (2013). <sup>38</sup>W. Fang and C.-Y. Lo, "On the thermal expansion coefficients of thin films," Sens. Actuators A 84, 310-314 (2000).
- 39 F. C. Nix and D. MacNair, "The thermal expansion of pure metals: Copper, gold, aluminum, nickel, and iron," Phys. Rev. **60**, 597–605 (1941).

  <sup>40</sup>M. Wagner, "Structure and thermodynamic properties of nanocrystalline
- metals," Phys. Rev. B 45, 635-639 (1992).
- <sup>41</sup>H. J. Fecht, "Intrinsic instability and entropy stabilization of grain boundaries," Phys. Rev. Lett. 65, 610-613 (1990).
- 42J. A. Thornton and D. Hoffman, "Stress-related effects in thin films," Thin Solid Films 171, 5-31 (1989).