# Modeling of Thin-Film Lateral SOI PIN Diodes with an Alternative Multi-Branch Explicit Current Model

Lugo-Muñoz<sup>1</sup>, J. Muci<sup>1</sup>, A. Ortiz-Conde<sup>1</sup>, F. J. García-Sánchez<sup>1</sup>, M. de Souza<sup>2</sup>, D. Flandre<sup>3</sup>, M. A. Pavanello<sup>2</sup>

Solid-State Electronics Laboratory, Simón Bolívar University, Caracas 1080, Venezuela
 Department of Electrical Engineering, Centro Universitário da FEI, São Bernardo do Campo, SP, Brazil
 Electrical Engineering Department, ICTEAM Institute, Université Catholique de Louvain, Louvain-la-Neuve, Belgium e-mail: fgarcia@ieee.org

#### **ABSTRACT**

We propose the use of an alternative multi-exponential model to describe multiple conduction mechanisms in thin-film SOI PIN diodes with parasitic series resistance over a wide operating temperature range, from 90 to 390 K. This alternative multi-exponential model can be used for semiconductor junctions which exhibit multiple conduction mechanisms with series and shunt resistances. Using Thevenin's theorem and the Lambert W function, the terminal current is expressed explicitly as a function of the terminal voltage. Its explicit nature allows higher computational efficiency and makes this model better suited for repetitive simulation applications than conventional implicit models. Additionally, direct analytic differentiation and integration are possible. This alternative model is used to describe the *I-V* characteristics of real SOI PIN diodes.

**Index Terms:** Multi-exponential diode model, Explicit junction model, Lambert Function, Thevenin equivalent circuit, SOI PIN diode.

## I. INTRODUCTION

Semiconductor junctions are frequently modeled using the simpleified to include the effects of possible series and parallel parasitic loss mechanisms. Unfortunately, the inclusion of such resistive losses transforms the originally explicit equation into an implicit one that must be solved either numerically or approximately [2], [3]. On the other hand, the use of the Lambert W function makes the current and the voltage of this modified single-exponential equation explicitly solvable [4]. The Lambert W function is a special function defined as the solution to the equation  $W(x) \exp[W(x)] = x$  [5].

A single-exponential equation is usually not enough to adequately describe the forward *I-V* characteristics of PIN (p+-i-n+) with a significant parasitic series resistance over a wide temperature range, especially at low temperatures [6]. Rather, proper modeling involves the summation of several exponential expressions, corresponding to each of the significant conduction mechanisms present in the device.

Figure 1 shows the equivalent circuit of such a generic model consisting of various exponential-type ideal diodes, a series parasitic resistance  $(R_s)$ , and two possible parallel parasitic conductances at the junction and at the periphery  $(G_{p1}$  and  $G_{p2})$ . The current-voltage characteristics of this circuit can be written as:



Figure 1. A generic conventional equivalent circuit of a semiconductor junction with multiple diodes and multiple parasitic resistances.

$$I = \left\{ \sum_{k=1}^{N} I_{ok} \left[ \exp \left( \frac{V - R_{S} \left( I - G_{p2} V \right)}{n_{k} v_{th}} \right) - 1 \right] \right\},$$

$$+ G_{p2} V \left( 1 + G_{p1} R_{S} \right) + G_{p1} \left( V - R_{S} I \right)$$
(1)

where  $v_{th}$ =kT/q is the thermal voltage, N is the number of different conduction mechanisms to be considered in the model,  $I_{ok}$  is the temperature dependent reverse current coefficient corresponding to each kth mechanism,  $n_k$  is the corresponding, possibly temperature dependent, "ideality" factor,  $R_S$  is the temperature dependent parasitic series resistance,  $G_{p1}$  is the parallel parasitic conductance at the junction, and  $G_{p2}$  is the parallel parasitic conductance at the periphery.

Equation (1) is in general not explicitly solvable for either the terminal current or voltage, even using the Lambert W function. There are two particular cases where an explicit solution is possible: a) the case of a single exponential (N=1) model, whose explicit solutions are well known [7], and b) the case of a double-exponential (N=2) model with series resistance, where the ideality factors are fixed and one equal to twice the other  $(n_2=2n_1)$ , in which case a quadratic explicit solution is possible for the terminal voltage [6].

We propose here an alternative analytically explicit equation to avoid the explicit insolvability of Eq. (1). It is a multi-exponential model that can be used to describe any generic semiconductor junction.

Its explicit nature allows to significantly reduce simulation times, and to effortlessly differentiate or integrate it to derive other functions such as the device's dynamic resistance or its temperature dependence.

#### **II. RIGOROUS GENERAL ANALYSIS**

We will use Thevenin's theorem in a rigorous way to develop the alternative model for a generalized diode. Approximate simplified nonlinear Thevenin's models have been used to analyze solar panels [8] - [10]. Separating the linear and nonlinear components, indicated in Figure 1, the Thevenin equivalent circuit of the linear part, as shown in Figure 2, is made up of a Thevenin equivalent voltage, and a Thevenin equivalent resistance which only contains the contribution of  $R_S$  and  $G_{p1}$ :

$$V_{THE} = \frac{R_{THE}}{R_{S}} V , \qquad (2)$$

$$R_{THE} = \frac{R_S}{1 + G_{p1}R_S} \tag{3}$$

We note that the absence of  $G_{p2}$  from the Thevenin equivalent resistance is correct, since it is in perfect agreement with the fact that  $I_{Dio}$  does not depend on  $G_{p2}$ . Nevertheless, the effects of  $G_{p2}$  on the total current will be accounted for after  $I_{Dio}$  is calculated.

For a generic case of N diodes in parallel, the total current in the nonlinear part,  $I_{Dio}$ , will be obtained numerically by using the circuit in Fig 2. This procedure is equivalent to solving equation (1). Once the total current flowing into the parallel combination of all diodes,  $I_{Dio}$ , is known, the voltage across the nonlinear part,  $V_{Dio}$ , can be expressed by writing:

Then, once the values of  $I_{Dio}$  and  $V_{Dio}$  are found, the total current is obtained by going back to the original circuit shown in Figure 1:

$$V_{Dio} = V_{THE} - I_{Dio} R_{THE} . (4)$$

$$I = G_{p2} V + G_{p1} V_{Dio} + I_{Dio} . {5}$$

# **III. THE PROPOSED ALTERNATIVE MODEL**

The alternative explicit model is proposed to be used instead of the conventional implicit model represented by the circuit of Figure 1 and mathematically described by (1). The proposed alternative model derives from a recently published idea [11] and is represented by the circuit shown in Figure 3.

This model's I–V characteristics may be found by solving each branch separately and then adding their solutions together. Accordingly, the following explicit equation may be written for the total current into the diodes:

$$I_{Dioa} = \sum_{k=1}^{N} \left\{ \frac{n_{ka} v_{th}}{a_{k} R_{THE}} \right.$$

$$W_{0} \left[ \frac{a_{k} R_{THE} I_{0k}}{n_{ka} V_{th}} \exp \left( \frac{V_{THE} + a_{k} R_{THE} I_{0k}}{n_{ka} v_{th}} \right) \right] - I_{0k} \right\}, (6)$$

where the single global series resistance,  $R_{THE}$ , present in the conventional model, has been replaced in this alternative model by individual resistances,  $a_k R_{THE}$ , placed in series at each of the N parallel current paths representing the different conduction mechanisms to be modeled and  $W_0$  is short hand notation for the principal branch of the Lambert function. Finally the total current is obtained by substituting (6) into (5) in combination with (2)-(4):



**Figure 2.** Thevenin equivalent circuit used to obtain the voltage and the total current in the nonlinear part.



Figure 3. Alternative Model equivalent circuit with multiple diodes and Thevenin's resistance in series with each diode

$$I = \sum_{k=1}^{N} \left\{ \frac{n_{ka} v_{th}}{a_{k} R_{S}} W_{0} \left[ \frac{a_{k} R_{S} I_{0k}}{n_{ka} v_{th} (1 + R_{S} G_{P1})} \right] \right.$$

$$\left. \exp \left( \frac{V + a_{k} R_{S} I_{0k}}{n_{ka} v_{th} (1 + R_{S} G_{P1})} \right) \right] .$$

$$\left. - \frac{I_{0k}}{(1 + R_{S} G_{P1})} \right\} + \frac{V \left( G_{P1} + G_{P2} + G_{P1} G_{P2} R_{S} \right)}{1 + R_{S} G_{P1}}$$

$$(7)$$

In this alternative model the terminal current is an explicit analytic function of the terminal voltage, as indicated by (7). However, it should be kept in mind that this model is only an approximation to the conventional model of Figure 1, since it is not exactly analogous for all arbitrary sets of parameters. Nevertheless, there is a broad range of practical situations, or model parameter sets, for which the correspondence between both models happens to be excellent. Most real PIN diodes, as well as many other useful junctions, clearly fall within this category. Further research is needed in order to determine precisely the limits of applicability of the present approximation.

## IV. MODELING OF LATERAL SOI PIN DIODES

The alternative model was used to describe the forward current of experimental lateral thin-film SOI PIN diodes fabricated using a 150 nm technology from OKI Semiconductor on a 40 nm thick silicon layer over a 145 nm substrate oxide [12]. Figure 4 presents the schematic cross-section of this device.

I-V characteristics were measured from 0.1 to 1.5 V, using 10 mV voltage steps, at several temperatures. Figure 5 presents the I-V characteristics of a 0.8  $\mu$ m long, 50  $\mu$ m wide device measured from 90 to 390 K, with increments of 30K.



**Figure 4.** Schematic cross-section of the thin film lateral PIN diode under study.



**Figure 5**. Measured forward *I-V* characteristics of an experimental 0.8 μm long lateral SOI PIN diode for a wide range of operating temperatures.

## A. Preliminary Experimental Data Analysis

A detailed assessment of this device's measured data reveals that that there is a significant series resistance, and that resistive shunt losses are negligible in this case. Furthermore, several distinct regions corresponding to different conduction phenomena are observed. In order to determine these different regions in the *I-V* curve, the ideality factor can be approximately calculated over the entire range by simply taking the first derivative of the current

$$n = \frac{1}{v_{th}} \left( \frac{1}{d \ln(I)/dV} \right) = \frac{1}{v_{th}} \left( \frac{I}{dI/dV} \right). \tag{8}$$

The previous equation is obtained by assuming an ideal single exponential diode model and negligible series resistance. The results for each temperature are presented in Figure 6a. It shows three apparent regions: a low conduction region where the diode ideality factor has a strong dependence on temperature, a medium conduction region where the ideality factor is approximately constant, and a high conduction region where the presence of the parasitic series resistance distorts the behavior of n, which seems to unduly increase.

To uncover the true behavior of the ideality factor at high conduction we resort to a useful property of the Integral Nonlinearity Function, also known as "D Function," defined in (9) [13]. Here we will use the abil-

ity of the *D* Function to eliminate the effect of any linear circuit components, in this case the effect of the series resistance [13].

$$D = \int_{I_{c}}^{I} V dI - \int_{0}^{V} I dV = I \, n \, v_{th} \left[ \ln \left( \frac{I}{I_{0}} \right) - 2 \right] \,. \tag{9}$$

Defining the ratio of the D Function to the terminal current as a "G Function," the ideality factor may be expressed independently of the series resistance as:

$$n = \frac{1}{v_{th}} \frac{dG}{d\left(\ln\left(I\right)\right)} \ . \tag{10}$$

The previous equation is obtained by assuming a diode model with a single exponential and negligible series resistance. Figure 6b shows the evolution of the ideality factor with forward voltage as obtained using (10). The effect of the series resistance has now been eliminated and we can say that the ideality factor temperature dependent within the range shown.

From the above analysis we conclude that this device may adequately modeled with an N=3. The corresponding circuit of the alternative model is shown in Fig 7. This model's I-V characteristics may be mathematically represented by the following explicit equation for the current:

$$I(V,T) = \frac{n_{L}(T)v_{th}}{R_{L}(T)}W_{0}\left[\frac{R_{L}(T)I_{oL}(T)}{n_{L}(T)v_{th}}\exp\left(\frac{V+R_{L}(T)I_{oL}(T)}{n_{L}(T)v_{th}}\right)\right] + \frac{n_{M}(T)v_{th}}{R_{M}(T)}W_{0}\left[\frac{R_{M}(T)I_{oM}(T)}{n_{M}(T)v_{th}}\exp\left(\frac{V+R_{M}(T)I_{oM}(T)}{n_{M}(T)v_{th}}\right)\right] + \frac{n_{H}(T)v_{th}}{R_{H}(T)}W_{0}\left[\frac{R_{H}(T)I_{oH}(T)}{n_{H}(T)v_{th}}\exp\left(\frac{V+R_{H}(T)I_{oH}(T)}{n_{H}(T)v_{th}}\right)\right] - I_{oL}(T) - I_{oM}(T) - I_{oH}(T)$$

all the parameters are defined as before, with the L, M, and H subindices referring to the conduction mechanisms that dominate at low, medium, and high forward voltages, respectively.

Notice that the Thevenin's series resistance,  $R_{THE}$ , of Figure 2, has now been replaced by three distinct individual series resistances,  $a_1R_{THE} = R_L$ ,  $a_2R_{THE} = R_M$ , and  $a_3R_{THE} = R_H$ , placed at each of the parallel branches associated with the different conduction mechanisms. This feature is what makes the model analytically solvable.

Due to the fact that shunt losses are negligible in this device,  $G_{p1} \approx G_{p2} \approx 0$  and:

$$\frac{1}{R_S} \approx \frac{1}{R_L} + \frac{1}{R_M} + \frac{1}{R_H} \approx \frac{1}{R_H} \ . \tag{12}$$

A word of caution is called for about using Eq. (11) for numerical calculations when the value of any of the associated individual branch series resistances takes the value of zero. In that unlikely case, the particular



**Figure 6.** Approximate ideality factor vs experimental current for a wide temperature range, calculated from (a) the derivative of *I* and (b) the derivative of the *G* Function.



Figure 7. Equivalent circuit of the proposed three branch model.

branch where the series resistance goes to zero must be directly described by the unmodified Shockley equation.

It is worth mentioning here that Eq. (11) resembles the defining equation of a model proposed by Miranda et al. [14] to express the leakage post-breakdown *I-V* characteristics of HfO2/TaN/TiN gate oxide stacks used in MOSFETs. In that unrelated model, the most relevant post-breakdown conduction mechanisms that arise in the broken gate oxide are described by a parallel combination of two opposite-direction connected diodes with individual series resistances and a shunt leakage path [14].

Models which show some similarity to the present model have also been proposed to describe the current conduction mechanisms present in poly and multicrystalline solar cells [15-18].

## B. Experimental Results

Parameter extraction was performed on these lateral SOI PIN diodes using global fitting of the logarithm of the alternative model (11) to the measured devices' *I-V* characteristics. The extraction was done in two steps: First, all parameters were considered to be temperature dependent and their values extracted. Second, the values of those parameters that exhibited small temperature dependence were fixed and the rest of the parameters were extracted again. Table I presents the results of this process.

Figure 8 presents the model playbacks obtained with

Table 1. Extracted Model Parameter Values

Fixed parameter values:  $n_H = n_M = 1.2$ ;  $R_M = 150\Omega$ ;  $R_L = 50 \text{k}\Omega$ 

| T (K | () Temp                | Temperature dependent parameter values: |                        |                |               |  |
|------|------------------------|-----------------------------------------|------------------------|----------------|---------------|--|
|      | I <sub>oH</sub> (A)    | I <sub>oM</sub> (A)                     | I <sub>oL</sub> (A)    | n <sub>L</sub> | $R_H(\Omega)$ |  |
| 90   | 6.85x10 <sup>-58</sup> | 1.44x10 <sup>-55</sup>                  | 1.00x10 <sup>-21</sup> | 3.89           | 11.10         |  |
| 100  | 5.30x10 <sup>-52</sup> | 3.17x10 <sup>-50</sup>                  | 2.93x10 <sup>-21</sup> | 3.59           | 11.92         |  |
| 110  | 2.99x10 <sup>-47</sup> | 7.44x10 <sup>-46</sup>                  | 8.02x10 <sup>-21</sup> | 3.35           | 12.57         |  |
| 120  | 2.49x10 <sup>-43</sup> | 3.29x10 <sup>-42</sup>                  | 2.71x10 <sup>-20</sup> | 3.17           | 13.07         |  |
| 150  | 8.72x10 <sup>-35</sup> | 3.43x10 <sup>-34</sup>                  | 5.57x10 <sup>-19</sup> | 2.74           | 14.25         |  |
| 180  | 4.16x10 <sup>-29</sup> | 8.04x10 <sup>-29</sup>                  | 8.85x10 <sup>-18</sup> | 2.46           | 14.99         |  |
| 210  | 4.81x10 <sup>-25</sup> | 5.15x10 <sup>-25</sup>                  | 9.55x10 <sup>-17</sup> | 2.25           | 15.74         |  |
| 240  | 5.51x10 <sup>-22</sup> | 3.83x10 <sup>-22</sup>                  | 1.02x10 <sup>-15</sup> | 2.13           | 16.05         |  |
| 270  | 1.41x10 <sup>-19</sup> | 5.16x10 <sup>-20</sup>                  | 5.29x10 <sup>-15</sup> | 1.97           | 16.83         |  |
| 300  | 1.21x10 <sup>-17</sup> | 2.45x10 <sup>-18</sup>                  | 2.95x10 <sup>-14</sup> | 1.88           | 17.45         |  |
| 330  | 4.50x10 <sup>-16</sup> | 5.42x10 <sup>-17</sup>                  | 1.46x10 <sup>-13</sup> | 1.83           | 18.04         |  |
| 360  | 8.61x10 <sup>-15</sup> | 1.07x10 <sup>-15</sup>                  | 5.70x10 <sup>-13</sup> | 1.78           | 18.59         |  |
| 390  | 1.09x10 <sup>-13</sup> | 1.40x10 <sup>-14</sup>                  | 2.42x10 <sup>-12</sup> | 1.82           | 19.23         |  |

the extracted model parameters which were used to calculate the current and its three branch components, versus the normalized applied forward voltage, plotted over the original measured data (represented by symbols) of the experimental 0.8 mm diode at three representative temperatures.

Figures 9, 10 and 11 present the extracted reverse current coefficients, low voltage conduction ideality factor and high voltage series resistance parameters, respectively.

An exponential 1/T dependence is observed for the reverse current coefficients in the medium and high forward voltage conduction regions, where the ideality factors have fixed values ( $n_H = n_M = 1.2$ ).



**Figure 8.** Measured (lines) and model playback (symbols) of the current of the experimental 0.8 mm long lateral SOI PIN diode as a function of normalized applied forward voltage at three representative temperatures.



Figure 9. Extracted values of the temperature dependent reverse current coefficient parameters corresponding to the three conduction mechanisms considered.



Figure 10. Temperature dependence of the extracted low voltage conduction ideality factor parameter.



Figure 11. Temperature dependence of the extracted high voltage series resistance parameter (R<sub>H</sub> » R<sub>S</sub>)



**Figure 12.** Temperature dependence of the voltage at four values of forward current, representative of each of the three low, medium and high forward conduction regions, plus the upper series resistance dominated conduction region (square, diamond, triangle, and circle symbols, respectively).

On the other hand, the low forward voltage conduction region exhibits a distinctly different behavior for both the reverse current coefficient and the ideality factor, as can be predicted by simple observation of Figure 8. The temperature dependence of the parasitic series resistance is represented by the high forward voltage resistance behavior ( $R_{\rm H}$ ), which shows a slight increase in resistance with temperature.

Figure 12 presents the temperature dependence of the terminal voltage at four representative values of forward current, chosen within each of the three distinctive low, medium and high forward conduction regions, plus the upper series resistance dominated conduction region.

As expected, each curve in Figure 12 exhibits a different quasi-linear temperature dependence of the forward voltage. Also, the almost flat curve corresponding to the region where the parasitic series resistance is dominant indicates an almost temperature independent behaviour in this region.

### **V. CONCLUSIONS**

Our recent proposal for modeling PIN diodes [11,19] has been generalized by separating the nonlinear components and applying Thevenin's theorem to the remaining linear components. The present model accounts

for the various current transport mechanisms that usually coexist in real diodes with series and shunt losses.

The distinctive quality of the presently proposed alternative approach is that the terminal current may be expressed as an explicit analytic function of the applied terminal voltage. This valuable feature makes this model more attractive than the conventionally used multi-diode model with series and shunt resistances, whose current-voltage equation is in general unavoidably implicit, and thus must be solved by numerical iteration [20], [21].

The proposed alternative model was used for experimental I-V characteristics of lateral thin-fim SOI PIN diodes at several temperatures. The close match observed between the experimental and the playback I-V characteristics generated using the extracted parameters corroborates the excellent suitability of this multi-branch model approach to describe the lateral thin-film SOI PIN diodes over a wide temperature range, from cryogenic to above room temperatures. The appropriate modeling of their characteristics is vital for the practical use of these devices in practical applications. Such as their use as temperature sensors, and current controlled linear resistors for RF applications [22]. Moreover, lateral SOI PIN diodes are widely used in various "gated-diode" configurations [23, 24] as Gate-Controlled Field-Effect diodes [25] for clamping applications in ESD protection. The unique explicit nature of the proposed model allows for the analytically explicit description of other modelderived functions, such as the dynamic resistance or the temperature dependence that can be very useful in future device analysis, but are beyond the scope of the present characterization.

## **ACKNOWLEDGEMENTS**

The authors wish to express their gratitude for the support received from CNPq PROSUL international cooperation (Brazil) and the Office of the Dean of Research of Simón Bolívar University (Venezuela). M. A. Pavanello and M. de Souza would like to thank the brazilian funding agencies CAPES and CNPq for the financial support.

#### **REFERENCES**

- [1] C.T. Sah, R.N. Noyce and W. Shockley, "Carrier Generation and Recombination in P-N Junctions and P-N Junction Characteristics," *Proc. of the IRE*, vol. 45, 1957, pp. 1228–1243.
- [2] A. Ortiz-Conde and F.J. García Sánchez, "Approximate analytical expression for the equation of the ideal diode with series and shunt resistances," *Electron. Letters*, vol. 28, 1992, pp. 1964–1965.
- [3] J. He, M. Fang, B. Li and Y. Cao, "A new analytic approximation to general diode equation," *Solid State Electron*, vol. 50, 2006, pp. 1371–1374.

- [4] T.C. Banwell and A. Jayakumar, "Exact analytical solution for the current flow through diode with series resistance," *Electron Lett*, vol. 36, 2000, pp. 291–292.
- [5] R. Corless, G. Gonnet, D. Hare, D. Jeffrey and D. Knuth, "On the LambertW function," *Adv. Comput. Math.*, vol. 5, 1996, pp. 329–359.
- [6] D. C. Lugo-Muñoz, M. de Souza, M. A. Pavanello, D. Flandre, J. Muci, A. Ortiz-Conde and F. J. García Sánchez, "Parameter Extraction in Quadratic Exponential Junction Model with Series Resistance using Global Lateral Fitting," *Electrochem.* Soc. Trans., vol. 31, 2010, pp. 369-376.
- [7] A. Ortiz-Conde, F. J. García-Sánchez and J. Muci, "Exact analytical solutions of the forward non-ideal diode equation with series and shunt parasitic resistances," *Solid-State Electron*, vol. 44, 2000, pp. 1861-1864.
- [8] S. Chowdhury, G.A. Taylor, S.P. Chowdhury, A.K. Saha and Y.H. Song, "Modelling, simulation and performance analysis of a PV array in an embedded environment," in *Proc. 2007 Univ. Power Engineering Conf.*, 2007, pp. 781–785.
- [9] H. Patangia, S.G. Gourisetti, A. Siddiqui and S. Sharma, "A simplified PV model for low power MPPT controller design," *Proc. 2010 IEEE Asia-Pacific Conf. on Circuits and Systems* (APCCAS), 2010, pp. 680–683.
- [10]Z. Batushansky and A. Kuperman, "Thevenin-based approach to PV arrays maximum power prediction," Proc. IEEE 26th Convention of Electrical and Electronics Engineers in Israel, 2010, pp. 598–602.
- [11] D.C. Lugo-Muñoz, J. Muci, A. Ortiz-Conde, F.J. García-Sánchez, M. de Souza and M.A. Pavanello, "An explicit multi-exponential model for semiconductor junctions with series and shunt resistances," *Microelectron Reliabil.*, 2011, doi: 10.1016/j.microrel.2011.06.030.
- [12]M. de Souza, B. Rue, D. Flandre and M. A. Pavanello, "Thermal Sensing Performance of Lateral SOI PIN Diodes in the 90 – 400 K Range," in *Proc IEEE Int SOI Conf.*, 2009, pp. 1-2
- [13] F. J. García-Sánchez, A. Ortiz-Conde, G. De Mercato, J. J. Liou and L. Recht, "Eliminating Parasitic Resistances in Parameter Extraction of Semiconductor Device Models", in Proc. First IEEE ICCDCS, Caracas, Venezuela, 1995, pp. 298-302.
- [14]E. Miranda, K. L. Pey, R. Ranjan and C. H. Tung, "Equivalent Circuit Model for the Gate Leakage Current in Broken Down HfO2/TaN/TiN Gate Stacks," *IEEE Electron. Dev. Lett.*, vol. 20, 2008, pp. 1353-1355.
- [15] K. Nishioka, N. Sakitani, K. Kurobe, Y. Yamamoto, Y. Ishikawa, Y. Uraoka and T. Fuyuki, "Analysis of the Temperature Characteristics in Polycrystalline Si Solar Cells Using Modified Equivalent Circuit Model," *Jpn J Appl Phys*, vol. 42, 2003, pp. 7175-7179.
- [16]K. Kurobea and H. Matsunamih, "New Two-Diode Model for Detailed Analysis of Multicrystalline Silicon Solar Cells," *Jap J Appl Phys*, vol. 44, 2005, pp. 8314-8321.
- [17] K. Nishioka, N. Sakitani, Y. Uraoka and T. Fuyuki, "Analysis of multicrystalline silicon solar cells by modified 3-diode equivalent circuit model taking leakage current through periphery into consideration," *Solar Energy Materials & Solar Cells*, vol. 91, 2007, pp. 1222-1227.
- [18] A. Kassis and M. Saad, "Analysis of multicrystalline silicon solar cells at low illumination levels using a modified twodiode model," *Solar Energy Materials & Solar Cells*, vol. 94, 2010, pp. 2108-2112.
- [19]D. Lugo-Muñoz, J. Muci, A. Ortiz-Conde, F. J. García-Sánchez, M. de Souza, D. Flandre and M. A. Pavanello, "Characterization of Thin-Film SOI PIN Diodes from Cryogenic to Above Room Temperatures Using an Explicit I-

- V Multi-Branch Model", *Transactions of the Electrochemical Society (ECS Trans.)*, vol. 39, Issue 1, 2011, pp. 171-178...
- [20]K. Bouzidi, M. Chegaar and A. Bouhemadou, "Solar cells parameters evaluation considering the series and shunt resistance," *Solar Energy Mat. & Solar Cells*, vol. 91, 2007, pp. 1647–1651.
- [21]C. Carrero, D. Ramírez, J. Rodríguez and C. A. Platero, "Accurate and fast convergence method for parameter estimation of PV generators based on three main points of the *I-V* curve," *Renewable Energy*, vol. 36, 2011, pp. 2972-2977.
- [22]K. Ng, Complete Guide to Semiconductor Devices, Wiley-IEEE Press, New York: 2010.
- [23] S. Voldman; R. Schulz, J. Howard, V. Gross, S. Wu, A. Yapsir, D. Sadana, H. Hovel, J. Walker, F. Assaderaghi, B. Chen, J.Y.-

- C. Sun and G. Shahidi, "CMOS-on-SOI ESD protection networks," in *Proceedings of the Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD)*, 1996, 291–301.
- [24] S. H. Voldman, "Electrostatic discharge (ESD) and technology Scaling: The future of ESD protection in advanced technology," in Solid-State and Integrated-Circuit Technology, 2008 (ICSICT 2008) 9th International Conference on, 2008, 325-328.
- [25]S. Cao, J.-H. Chun, A.A. Salman, S.G. Beebe and R.W. Dutton, "Gate-controlled field-effect diodes and silicon-controlled rectifier for charged-device model ESD protection in advanced SOI technology," *Microelectronics Reliability*, vol. 51, 2011, pp. 756-764.