

Contents lists available at ScienceDirect

# Solid State Electronics

journal homepage: www.elsevier.com/locate/sse



#### Review



# Deep depletion capacitance–voltage technique for spatial distribution of traps across the substrate in MOS structures

Han Bin Yoo<sup>1</sup>, Jintae Yu<sup>1</sup>, Haesung Kim, Ji Hee Ryu, Sung-Jin Choi, Dae Hwan Kim, Dong Myong Kim<sup>\*</sup>

School of Electrical Engineering, Kookmin University, 77 Jeongneung-ro, Seongbuk-gu, Seoul 02707, Republic of Korea

#### ARTICLE INFO

## Keywords: MOS structure C–V characteristics Trap Spatial distribution Deep-depletion C–V

#### ABSTRACT

It is important to characterize the distribution of spatial traps in the MOS structure for separating the interface states from the subgap density-of-states. In this study, we report a characterization technique for the spatial distribution of traps using the C-V characteristics under deep-depletion bias. Depletion capacitance is determined by the depletion depth ( $X_d$ ) and the dielectric constant with the MOS structure. Thus, the distribution of spatial depletion charges can be identified if only the depletion capacitance can be separated from the measured gate capacitance. In the case of MOS structure with spatial traps in the element, it will show a deviated characteristic from the ideal depletion capacitance. Therefore, this allows us to characterize the spatial distribution of traps in MOS structures. The spatial distribution of traps from a single crystal silicon MOS capacitor was extracted  $N_{\rm trap}$ ,  $_{\rm max} = 3.45 \times 10^{18}~{\rm cm}^{-3}$  ass the maximum value in the interface, indicating that the concentration tends to decrease more in the substrate direction.

## 1. Introduction

As electronic devices are scaled down, the ratio of trap charges to total charges in the substrate channel region is increasing. Therefore, the change in the electrical characteristics of devices due to the trap is increasing. For this reason, characterization and modeling of traps and interface states in MOS structure become increasingly important [1-10]. As a result, the demand for the characteristics of spatial distribution and energy distribution of the subgap ( $E_V < E_t < E_C$ ) density of state (DOS) in MOSFETs (metal-oxidesemiconductor field effect transistors) and TFTs (thin-film transistors) with insulated gate structures is increasing [11-14]. Previous Trap research reports have focused on energy distribution [11-14]. With non-destructive C-V characterization of vertical trap location in LTPS TFTs and MOSFETs, it allows systematic characterization of the grain boundary location in LTPS TFTs and the trap locations caused by fabrication process and/or degradation through electrical stress in the channel of TFTs and MOSFETs. This allows more intuitive and systematic characterization of spatial location as well as the energy distribution of traps and interface states in FETs. This is expected to be useful for device reliability analysis and provide systematic guidance in the process improvement. Recently there was a report on the separation of the bulk DOS from the interface states [15]. However, this study requires several devices with different substrate thickness assuming a fixed bulk DOS even for devices rather than a single device. In general, both the concentration and the distribution of traps depend strongly on the thickness of the active layer and the manufacturing process. Therefore, it is difficult to accurately extract traps if the device is not a single device in the characterization process. Another report suggests a theoretical model, and extraction is conducted using the calculated results [16,17]. This method requires a complicated calculation process and inherently carries various error factors.

For comprehensive characterization traps over the energy bandgap, a two-dimensional distribution must be known for space and energy. If there is a technique for separated extraction, as mentioned above, it will be very helpful in the characterization of traps for implementation of robust MOSFETs and TFTs.

Therefore, we report a novel technique for characterizing the vertical spatial distribution of traps for each single MOS device. We combined the capacitance model with experimental capacitance–voltage (C–V) data obtained through the deep depletion mode of bias. Thus, allows extended modulation of the depletion of the substrate suppressing the pinning of the surface potential by the inverted carriers in slow sweep

E-mail address: dmkim@kookmin.ac.kr (D.M. Kim).

<sup>\*</sup> Corresponding author.

 $<sup>^{1}</sup>$  Contributed equally to this work.

**Fig. 1.** (a) Schematic of a MOS structure with spatial trap distribution. (b) Equivalent capacitance circuit model with substrate capacitance ( $C_S$ ) and trap capacitance ( $C_{trap}$ ) for the MOS structure.

measurement. We expect that the proposed C–V technique for the spatial distribution of traps is useful to the quantitative and reliable analysis of traps linking the electrical characteristics to the process parameters in MOS-based devices.

#### 2. Experimental

The equivalent capacitance ( $C_G$ ) for the insulated gate structure (MOS and MIS) is modeled by a series connection of the oxide capacitance ( $C_{ox}$ : bias-independent) and the substrate capacitance ( $C_S$ : bias-dependent). The bias-controlled surface potential ( $\psi_s$ )-dependent substrate capacitance ( $C_S(\psi_s) = C_{SD}(\psi_s) + C_{trap}(\psi_s)$ ) is a parallel connection of the depletion capacitance ( $C_{SD}$ ) for the depleted dopants in the substrate with the trap-induced capacitance ( $C_{trap}$ ). In the absence of traps over the substrate, the substrate capacitance is solely determined by the depletion capacitance ( $C_S(\psi_s) = C_{SD}(\psi_s)$ ) under the depletion state of the gate bias ( $0 < \psi_S < \varphi_f$ ) is inversely proportional to the square root of the surface potential with  $\varphi_f$  as the bulk fermi potential. However, this relation is different when traps are introduced. This is because the effective trap depth ( $T_{etd}$ ) increases with the change of the surface potential, with the trap in the energy band bent region affecting device capacitance as shown below in Fig. 1(a).

The capacitance for the MOS structure in MOSFETs and TFTs can be modeled as

$$\frac{1}{C_{\rm gp}(\psi_S)} [F^{-1}] = \frac{1}{C_S(\psi_S)} + \frac{1}{C_{\rm ox}}$$
 (1)

$$C_{\text{ox}} [F] = \frac{\epsilon_{\text{ox}}}{t_{\text{ov}}} A_g; A_g [\text{cm}^2] \equiv WL$$
 (2)

$$C_{\rm S}(\psi_{\rm S}) [{\rm F}] \equiv C_{\rm SD}(\psi_{\rm S}) + C_{trap}(\psi_{\rm S})$$
(3)

$$C_{\text{SD}}(\psi_S) [F] \equiv \frac{dQ_{\text{SD}}(\psi_S)}{d\psi_S} = \frac{\epsilon_{\text{si}} A_{\text{g}}}{T_{\text{dep}}(\psi_S)} = A_g \sqrt{\frac{q N_{\text{sub}} \epsilon_{\text{si}}}{2} \frac{1}{\psi_S}}$$
(4)

$$C_{\text{trap}}(\psi_S) [F] \equiv \frac{dQ_{\text{trap}}(\psi_S)}{d\psi_S} = \left(\frac{dQ_{\text{trap}}(\psi_S)}{dT_{\text{dep}}(\psi_S)}\right) \left(\frac{dT_{\text{dep}}(\psi_S)}{d\psi_S}\right)$$
(5)

with  $\epsilon_{\rm ox}$  as the dielectric constant of the gate insulator,  $t_{\rm ox}$  as the oxide thickness,  $\epsilon_{\rm si}$  as the dielectric constant of the substrate (i.e., silicon), q as the absolute charge of an electron,  $A_{\rm g}$  as the gate area, and  $N_{\rm sub}$  as the substrate doping concentration.

We note that the depletion depth  $(X_d)$  can be mapped to the spatial location as

$$X_{\rm d}(\psi_{\rm S}) = \sqrt{\frac{2\epsilon_{\rm si}}{qN_{\rm sub}}\psi_{\rm S}} = A_{\rm g} \frac{\epsilon_{\rm si}}{C_{\rm SD}(\psi_{\rm S})} \tag{6}$$

The depletion depth is dependent on the surface potential and modulated by the gate voltage. Assuming the density of trap is comparable to or less than the substrate doping concentration, the effective trap depth  $(T_{\rm etd})$  from the substrate capacitance  $(C_{\rm S})$  using can be obtained through

$$T_{\rm etd}(\psi_S) [\rm nm] = A_g \frac{\epsilon_{si}}{C_{\rm S}(\psi_S)} \approx A_g \frac{\epsilon_{si}}{C_{\rm SD}(\psi_S)}$$
 (7)

In the absence of traps with  $C_{\text{trap}} = 0$ , the ideal gate capacitance ( $C_{\text{gi}}$ ) relationship under depletion mode of bias can be simplified as

$$\left(\frac{1}{C_{\text{gi}}(\psi_{\text{S}})} - \frac{1}{C_{\text{ox}}}\right)^{2} [F^{-2}] = \left(\frac{1}{C_{\text{SD}}(\psi_{\text{S}})}\right)^{2} = \frac{2}{A_{\sigma}^{2} q \in_{\text{si}} N_{\text{sub}}} \psi_{\text{S}}$$
(8)

and linearly proportional to the surface potential. On the other hand, with traps in the substrate, the practical gate capacitance  $(C_{\rm gp})$  can be expressed as

$$\frac{1}{C_{\rm gp}(\psi_S)} [F^{-1}] = \frac{1}{C_{\rm SD}(\psi_S) + C_{\rm trap}(\psi_S)} + \frac{1}{C_{\rm ox}}$$
 (9)

with  $C_{\text{trap}}$  as the  $\psi_{\text{S}}$ -dependent capacitance for traps.

Comparing with a graph of the ideal  $C_{\rm gi}$ -V without traps, we characterize the spatial distribution of the trap from the deviation of the practical  $C_{\rm gp}$ -V curve with the trap from the  $C_{\rm gi}$ -V curve without traps. In MOS structures with a constant doping concentration as in the crystalline substrate, it is expected that traps exist only near the interface and traps do not exist in the substrate region. In other words, the substrate capacitance has only the depletion capacitance ( $C_{\rm S}\cong C_{\rm SD}$ ) under high gate bias during the fast sweep of C-V characterization under deep depletion state.

Assuming a negligible trap density in MOS structure, experimental  $C_S$  at large gate bias can be extrapolated ( $C_{SD,ext}$ ) to the small gate bias range. This makes possible to get  $C_{trap}$  by the traps near the Si/SiO<sub>2</sub> interface from the difference ( $\Delta Q_{trap}(\psi)$ ) for the differential change of the surface potential ( $\Delta \psi_S$ ) by the gate bias in the experimental C-V data through

$$Q_{trap}(\psi_{Sn})[C] = qWL \sum_{k=1}^{n} N_{trap}(\psi_{Sk}) \Delta T_{etd}(\psi_{Sk})$$
(10)

$$\Delta Q_{\text{trap}}(\psi_{\text{S}}) \text{ [C]} = Q_{\text{trap}}(\psi_{\text{S}} + \Delta \psi_{\text{S}}) - Q_{\text{trap}}(\psi_{\text{S}}) \tag{11}$$

$$C_{trap}(\psi_S) [F] = \left(C_{gp}^{-1}(\psi_S) - C_{ox}^{-1}\right)^{-1} - C_{SD,ext}(\psi_S)$$
 (12)



**Fig. 2.** (a) Measured C–V characteristics under deep depletion mode of gate bias with fast sweep (50 mV/s) mode. (b) Measured C- $\psi_S$  characteristics. (c) Experimental  $C_S^{-2}$  versus  $\psi_S$  curve for extraction of the trap distribution from the deviated C–V curves.



**Fig. 3.** Experimental capacitance including trap influence (blue) and not including trap influence (red). (b) Extracted trap capacitance ( $C_{\text{trap}}$ ). (For interpretation of the references to colour in this figure legend, the reader is referred to the web version of this article.)

with  $Q_{\rm trap}(\psi_{\rm S})$  as the trap charge change at the effective trap depth ( $T_{\rm etd}$ ) for the surface potential. This finally allows us to obtain the spatial distribution of the trap ( $N_{\rm trap}(\psi_{\rm S})$  [cm $^{-3}$ ]) through

$$C_{\rm trap}(\psi_{\rm S}) = \frac{dQ_{\rm trap}(\psi_{\rm S})}{d\psi_{\rm S}} = qWLN_{\rm trap}(\psi_{\rm S}) \frac{\Delta T_{\rm etd}(\psi_{\rm S})}{\Delta \psi_{\rm S}} \tag{13}$$

$$N_{\rm trap}(\psi_{\rm S}) \ [{\rm cm}^{-3}] = \frac{C_{\rm trap}(\psi_{\rm S})}{qWL} \times \left(\frac{\Delta T_{\rm etd}(\psi_{\rm S})}{\Delta \psi_{\rm S}}\right)^{-1}$$
 (14)

with W as the gate width and L as the gate length, and  $\Delta T_{\rm etd}(\psi_{\rm S})$  as the

bias-dependent differential change of the effective trap depth of the MOS device under C–V characterization.

## 3. Results and discussion

We employed silicon MOS capacitors with n-type substrate (constant doping:  $N_{\rm sub}=N_{\rm D}=2.6\times10^{19}~\rm [cm^{-3}])$  with  $W/L=10/10~\rm [\mu m/\mu m]$  and  $t_{\rm ox}=20~\rm [nm]$  for experimental application of the proposed C–V technique. We first obtained experimental C–V data for the device through fast sweep mode of measurement for extended modulation of



Fig. 4. (a) Effective trap depth as a function of the surface potential. (b) Spatial distribution of traps (N<sub>trap</sub>(T<sub>etd</sub>) [cm<sup>-3</sup>]) in MOS capacitor with n-type substrate.

effective trap depth the substrate as shown in Fig. 2(a). The  $V_G$ -dependent surface potential ( $\psi_S(V_G)$ ) is mapped from the experimental C–V data through

$$(V_G - V_{FB}) [V] \cong \psi_{ox}(V_G) + \psi_S(V_G)$$

$$(15)$$

$$\psi_{\rm S}(V_{\rm G}) [{\rm V}] = \int_{V_{\rm ED}}^{V_{\rm G}} \left(1 - \frac{C_{\rm g}(V_{\rm G})}{C_{\rm ox}}\right) dV_{\rm G}$$
(16)

Combining Eq. (15) with Eq. (8), we obtain Fig. 2(c) applicable to Eq. (10) for the trap capacitance. When the surface potential is large,  $C_{\rm S}^{-2}$  is linearly proportional to the surface potential. We also note that considerable deviation of the experimental data from extrapolated straight line is observed due to high density of traps near the Si/SiO2 interface.

Next, we extracted the trap capacitance from the difference between the C–V data with traps and that without traps. In Fig. 3(a), we plotted  $C_S = C_{SD} + C_{trap}$  with the extrapolated depletion capacitance ( $C_S = C_{SD}$ , ext =  $C_{SD}$  with  $C_{trap} = 0$ ) as a function of the surface potential. Finally, we experimentally obtained the trap capacitance through Eq. (10) as shown in Fig. 3(b).

We also note that the substrate capacitance ( $C_S$ ) is obtained from the experimental C-V data and we obtained  $T_{\rm etd}$  nm from the  $C_S$  by Eq. (7). For spatial distribution, we mapped the surface potential to the effective trap depth through Eq. (7) as shown in Fig. 4(a). As shown in Fig. 4(b), we finally obtained the trap distribution as a function of the effective trap depth in the MOS capacitor with  $N_{\rm trap,max}$  at the Si/SiO2 interface.

#### 4. Conclusion

In this work, a C-V technique is reported for characterization for the spatial distribution of traps across the substrate in MOS structures. A fast sweep mode of C-V measurement was employed for deep and extended depletion of the substrate. From the deviation of the experimental C-V data with traps from the ideal C-V curve, the spatial distribution of the traps across the substrate from the  $\rm Si/SiO_2$  interface is obtained through the equivalent capacitance model. Using the deep depletion mode C-V technique for extended characterization of traps, we extracted the trap distribution across the substrate in uniformly doped MOS structure and obtained the maximum of the trap density to be  $N_{\rm trap,max}=3.45\times10^{18}$  cm $^{-3}$ . By modifying this technique, we expect that both energy and spatial distributions of subgap traps in poly- and amorphous semiconductor can be extracted for MOSFETs and TFTs.

## **Declaration of Competing Interest**

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

# Acknowledgments

This work was supported by the National Research Foundation of Korea (NRF) Grant funded by the Korean Government (MSIP) (No. 2017R1A2B4007820 and No.2016R1A5A1012966), and the CAD software was supported by Silvaco and IC Design Education Center.

## References

- [1] Han B, Gao X, Wang J, Lv X, Wang X. Trap characteristics of zeolite/LDPE nano composites investigated by difference method. IEEE Trans Dielectr Electr Insulation 2019;26(3):760–7. https://doi.org/10.1109/TDEI.2018.007655.
- [2] Wang Y, Wu J, Yin Y. Relationship between space charge behavior and trap energy density distribution: a simultaneous measurement. IEEE Trans Dielectr Electr Insulation 2019;26(3):738–45. https://doi.org/10.1109/TDEI.2018.007643.
- [3] Yoshioka H, Nakamura T, Kimoto T. Accurate evaluation of interface state density in SiC metal-oxide-semiconductor structures using surface potential based on depletion capacitance. J Appl Phys Jan. 2012;111(1):014502. https://doi.org/ 10.1063/1. 3673572.

- [4] Bouslama M, Gillet V, Chang C, Nallatamby J-C, Sommet R, Prigent M, et al. Dynamic performance and characterization of traps using different measurement techniques for the new AlGaN/GaN HEMT of 0.15-μm ultrashort gate length. IEEE Trans Microwave Theor Tech 2019;67(7):2478–82. https://doi.org/10.1109/ TMT. 2019.2907540
- [5] Zebrev G. Static and dynamic oxide-trapped-charge-induced variability in nanoscale CMOS circuit. IEEE Trans Electron Dev 2019;66(6):2483–8. https://doi. org/10.1109/TED.2019.2907816.
- [6] Yang W, Yuan J-S, Krishnan B, Shea Pa. Characterization of deep and shallow traps in GaN HEMT using multi-frequency C-V measurement and pulse-mode voltage stress. IEEE Trans Dev Mater Reliab 2019;19(2):350–7. https://doi.org/10.1109/ TDMR 2019.2910454
- [7] Kimura M, Inoue S, Shimoda T, Tam S-W-B, Basil Lui OK, Migliorato P, et al. Extraction of trap states in laser-crystallized polycrystalline-silicon thin-film transistors and analysis of degradation by self-heating. J Appl Phys 2002;91(6): 3855–8. https://doi.org/10.1063/1.1446238.
- [8] Kim DM, Song SJ, Kim HT, Song SH, Kim DJ, Min KS, et al. Deep-depletion high-frequency capacitance-voltage responses under photonic excitation and distribution of interface states in MOS capacitors. IEEE Trans Electron Dev 2003;50 (4):1131–4. https://doi.org/10.1109/TED.2003.812096.
- [9] Qiang L, Yao RH. A new extraction method of trap states in amorphous ingazno thin-film transistors. IEEE/OSA J Disp Technol 2015;11(4):325–9. https://doi.org/ 10.1109/JDT.2014.2387378.
- [10] Fuh C-S, Liu P-T, Huang W-H, Sze SM. Effect of annealing on defect elimination for high mobility amorphous indium-zinc-tin-oxide thin-film transistor. IEEE Electron Dev Lett 2014;35(11):1103–5. https://doi.org/10.1109/LED.2014.2354598.
- [11] Yoon J, Choi B, Choi S, Lee J, Lee J, Jean M, et al. Evaluation of interface trap densities and quantum capacitance in carbon nanotube network thin-film transistors. Nanotechnology 2016;27(1):295704. https://doi.org/10.1088/0957-4484/27/27/295704.
- [12] Hsieh H-H, Kamiya T, Nomura K, et al. Modeling of amorphous InGaZnO4 thin film transistors and their subgap density of states. pp. 133503–1–133503-3 Appl Phys Lett Apr 2008;92(13). https://doi.org/10.1063/1.2857463.
- [13] Lee S, Ahnood A, Sambandan S, Nathan A. Analytical field-effect method for extraction of sub-gap states in thin film transistors. IEEE Electron Dev Lett Jul. 2012;33(7):1006–8. https://doi.org/10.1109/LED.2012.2193657.
- [14] Kimura M, Nakanishi T, Nomura K, Kamiya T, Hosono H. Trap densities in amorphous-InGaZnO<sub>4</sub> thin-film transistors. Appl Phys Lett 2008;92(13):133512. https://doi.org/10.1063/1.2904704.
- [15] Choi S, Kim J-Y, Rhee J, Kang H, Park S, Kim DM, et al. Method to extract interface and bulk trap separately over the full sub-gap range in amorphous InGaZnO thinfilm transistors by using various channel thickness. IEEE Electron Dev Lett 2019;40 (4):574-7. https://doi.org/10.1109/LED.2019.2898217.
- [16] Jeong C-Y, Kim H-J, Kim JI, Lee J-H, Kwon H-I. Extraction of bulk and interface trap densities in amorphous InGaZnO thin-film transistors. J Vac Sci Technol B 2016;34(6):60601. https://doi.org/10.1116/1.4964608.
- [17] Wei X, Deng W, Fang J, Ma X, Huang J. Determination of bulk interface density of states in metal oxide semiconductor thin-film transistors by using capacitancevoltage characteristics. Eur Phys J Appl Phys 2017;80(1):10103. https://doi.org/ 10.1051/epjap/2017170179.



Han Bin Yoo received the M.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2020, where he is currently pursuing the Ph.D. degree with the Department of Electrical Engineering.



Jintae Yu received the B.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2019, where he is currently pursuing the M.S. degree with the Department of Electrical Engineering.



Haesung Kim received the B.S. degree in electrical engineering from Kookmin University, Seoul, Korea, in 2020, where he is currently pursuing the M.S. degree with the Department of Electrical Engineering.



Dae Hwan Kim (M'08–SM'12) received the B.S., M.S., and Ph. D. degrees in electrical engineering from Seoul National University, Seoul, Korea, in 1996, 1998, and 2002, respectively. He is currently a Professor with the School of Electrical Engineering, Kookmin University, Seoul, Korea. His current research interests include nanoCMOS, oxide and organic thin-film transistors, biosensors, and neuromorphic devices.



Ji Hee Ryu is currently pursuing the B.S. degree with the Department of Electrical Engineering from Kookmin University, Seoul. Korea.



Dong Myong Kim (S'86–M'88) received the B.S. (magna cum laude) and M.S. degrees in electronics engineering from Seoul National University, Seoul, Korea, in 1986 and 1988, respectively, and the Ph.D. degree in electrical engineering from the University of Minnesota, Twin Cities, MN, USA, in 1993. He has been with the School of Electrical Engineering, Kookmin University, Seoul, since 1993.



Sung-Jin Choi received the M.S. and Ph.D. degrees in electrical engineering from Korea Advanced Institute of Science and Technology, Daejeon, Korea, in 2012. He is currently an Associate Professor with the School of Electrical Engineering, Kookmin University, Seoul, Korea.