# Impacts of silicon carbide defects on electrical characteristics of SiC devices

Cite as: J. Appl. Phys. 137, 060701 (2025); doi: 10.1063/5.0239362 Submitted: 19 September 2024 · Accepted: 19 January 2025 · Published Online: 10 February 2025







Lingling Lai, 1 D Yingxin Cui, 1,a) D Yu Zhong, 1 Kuan Yew Cheong, 2 D Handoko Linewih, 1 D Xiangang Xu, 1 and Jisheng Han<sup>1,a)</sup> (

#### **AFFILIATIONS**

<sup>1</sup>Institute of Novel Semiconductor Materials and State Key Laboratory of Crystal Materials, Shandong University, Jinan 250100, China <sup>2</sup>Electronic Materials Research Group, School of Materials and Mineral Resources Engineering, University Sains Malaysia, Nibong Tebal 14300, Penang, Malaysia

<sup>a)</sup>Authors to whom correspondence should be addressed: cuiyingxin@sdu.edu.cn and j.han@sdu.edu.cn

#### **ABSTRACT**

With more than thirty years of research and development until commercialization, performance, reliability, and robustness of silicon carbide (SiC) based devices have been improved significantly due to drastic reduction in crystal defects from the well-controlled processes of crystal growth and devices have been improved significantly due to distance reduction in expanding and devices have been improved significantly due to distance reduction in expanding a crystal defects on the electrical characteristics of devices. In the effects of the devices have been expanding and the failure mechanism are discussed, and the development of expanding and the SiC in recent years is prospected.

© 2025 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution-NonCommercial 4.0 International (CC BY-NC) license (https://creativecommons.org/licenses/by-nc/4.0/). https://doi.org/10.1063/5.0239362

#### I. INTRODUCTION

With the rapid development of power electronic technology to address the stringent performance and complicated requirements of semiconductor power devices to serve both commercial and specialized applications, selection of an appropriate semiconductor to fabricate the devices would be extremely critical to ensure the performance, reliability, robustness, and safety aspects of the devices that can be achieved. 1-3 Table I shows the physical properties of SiC compared with Si, GaAs, and other wide bandgap materials such as GaN, diamond, and Ga2O3. Due to limitation of material properties in the commonly used Si and narrower bandgap of GaAs, silicon carbide (SiC) as the third generation of semiconductors has been identified and widely accepted as one of the widebandgap semiconductors that offers superior material properties for this application.<sup>4,5</sup> SiC is a mechanically rugged, electrically excellent, chemically and thermally stable semiconductor with bandgap, saturated electron velocity, thermal conductivity, and breakdown field higher than those of Si. Some physical properties of GaN and 4H-SiC are similar, but due to the limited growth size of the GaN single crystal substrate, epitaxial sheets are usually

grown on heterogeneous substrates (sapphire, SiC, and Si).<sup>7,8</sup> Still, there are lattice mismatch and thermal mismatch problems between epitaxial layer GaN and a heterogeneous substrate, and the efficiency is reduced. Researchers are striving to break through the preparation technology of the GaN single crystal substrate. In addition, GaN contains a large number of defects in the small size range, and the high-density defects make the application efficiency of GaN low. The most promising semiconductor material should be ultra-wide bandgap (UWBG) semiconductors. One such UWBG semiconductor is diamond, 9,10 which exhibits the largest thermal conductivity and bandgap of all the materials listed in Table I. Additionally, diamond displays the highest electron mobility and a bandgap that is significantly larger than that of other semiconductor materials. However, the manufacturing technology of materials and devices is far less mature and developed than silicon carbide. Diamond is still in the basic research stage to be broken through, there are a lot of scientific problems in materials, devices, and other aspects to be overcome, such as the high cost of diamond materials, and small size is the main obstacle restricting the development of diamond power electronics, among which, large size splicing single crystals, heteroepitaxy, doping, device reliability, thin

TABLE I. Physical properties (room temperature values) of silicon, GaAs, GaN, diamond, Ga<sub>2</sub>O<sub>3</sub>, and silicon carbide (4H). 17-21

| Property                                                             | Silicon | GaAs | GaN  | Diamond | $Ga_2O_3$   | 4H-SiC |
|----------------------------------------------------------------------|---------|------|------|---------|-------------|--------|
| Bandgap (eV)                                                         | 1.1     | 1.43 | 3.45 | 5.45    | 4.5         | 3.26   |
| Saturated electron velocity (10 <sup>7</sup> cm s <sup>-1</sup> )    | 1.0     | 1.0  | 2.2  | 2.7     | ~2          | 2.0    |
| Thermal conductivity (W cm <sup>-1</sup> K <sup>-1</sup> )           | 1.5     | 0.46 | 1.3  | 22      | 0.11 - 0.27 | 4.9    |
| Breakdown field (10 <sup>6</sup> V cm <sup>-1</sup> )                | 0.3     | 0.4  | 3.0  | 5.7     | >7          | 3.2    |
| Electron mobility (cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ) | 1430    | 8500 | 900  | 1900    | 300         | 900    |
| Melting point (°C)                                                   | 1420    | 1240 | 2500 | 4000    | 1740        | 2830   |

polishing, and so on are the existing problems at this stage. Another ultra-wide bandgap semiconductor material is  $Ga_2O_3$ ,  $^{11,12}$  whose exceptional physical properties are largely attributed to its remarkably large bandgap energy of 4.5 eV. It is also noteworthy that substantial bulk single crystals can be produced through melt growth. The former results in enhanced device performance for high-breakdown-voltage and high-power applications, whereas the latter facilitates reduced device manufacturing costs. The thermal conductivity of Ga<sub>2</sub>O<sub>3</sub> is markedly diminished in comparison to that of other power semiconductors, as outlined in Table I. This deficiency in thermal conductivity not only impedes the performance of high-power devices but also constrains their long-term reliability. Consequently, thermal management arises as a pivotal technical challenge for the forthcoming practical applications and commercialization of Ga2O3 RF and power devices. With these excellent properties, it enables SiC to be used as a substrate to fabricate high-efficiency power electronic devices with high voltage, high temperatures, and high frequencies. 13-16

At present, SiC-based diodes and MOSFETs have been widely used in electric vehicles, charging piles, new energy power



FIG. 1. On-state characteristics of SiC power devices, where the blocking voltage of the devices is 1200 V besides  $6.5 \, kV$  PiN, and  $V_{GS} = 20 \, V$  for MOSFETs.

generation (solar, wind power), UPS, industrial power, rail transit, and other fields. 22-24 Figure 1 shows on-state characteristics of several power devices with a breakdown voltage of 1200 V, besides PiN with a rated voltage at 6.5 kV, and  $V_{GS} = 20 \text{ V}$  for MOSFETs. Different types of devices have different specific on-resistance, and SiC power MOSFETs deliver a high current density of 250 A/cm<sup>2</sup> at a considerably lower drain voltage of about 1.1 V than other devices, resulting in a much smaller conduction loss compared to other devices. However, to go for a high power rating with higher voltage for applications in smart grids, high voltage transmission and distribution, a higher quality of SiC epitaxial with lower defect density is required for the development of super junction MOSFET, IGBT (Insulated Gate Bipolar Transistor), etc. Common defects in SiC epitaxial layers include nano-scale pits, basal plane dislocations, stacking faults, triangular defects, micropipes, comet defects, and carrot defects. These defects adversely affect the characteristics, and reduce the reliability and production yield of the devices. <sup>28–30</sup> Therefore, it is essential to correlate the types of defects in the epitaxial layer to the performance reliability robustness of the devices. <sup>21</sup> robustness of the devices. Some review articles introduce the defects in 4H-SiC and the impact of defects on SiC devices. 32-35

This paper introduces the defects of SiC epi and their impact on the device, including nano-scale pits, basal plane dislocation (BPD), stacking fault (SF), and so on. In particular, it elucidates the mechanism of device degradation or failure caused by different defects and introduces several defects and their effects on the long-term reliability of the device, as well as defects induced by the implantation process. These topics are rarely addressed in other articles, with the exception of the effects of defects on the device in CP (chip probing) tests. This review connects epilayer defects and devices, which provides references to research workers to improve the epitaxial growth technique and cull the "bad" dies.

### II. DEFECTS OF SIC EPITAXIAL LAYERS A. Nano-scale pits (or epi-layer growth pits)

Nano-scale pits or epitaxial layer growth pits located on the surface of an epitaxial layer originate from the propagation of threading dislocation penetrating through the SiC epitaxial layer such as in the drift region (Fig. 2). The typically reported dimensions [inset of Fig. 2(b)] of nano-scale pits are width, depth, and angle of 160-300 nm, approximately 45 nm, and 100°-175°,31 respectively. In general, these nano-scale pits are usually found in



**FIG. 2.** Cross-sectional morphology of micrographs from a scanning transmission electron microscope of a nano-scale pit extended from a threading dislocation. Reproduced with permission from Fujiwara *et al.*, Appl. Phys. Lett. **100**(24), 242102 (2012). Copyright 2012 AIP Publishing LLC.

AFM detection, and their cross-sectional analysis shows that there are dislocation lines below the pits.  $^{37}$ 

#### B. Basal plane dislocation (BPD)

Basal plane dislocations (BPDs) in the SiC substrate can convert and transfer into the SiC epilayer as either BPD with Burgers vector of 1/3 [1120] or threading edge dislocation (TED) and stacking fault (SF).<sup>39-41</sup> When inclusion occurs in the epitaxial growth process, it will distort the surrounding lattice and release stress through the formation of BPD, which leads to the formation of a large number of BPD dislocations (as indicated by bright lines in the UVPL image) as seen in Fig. 3(a). The darker regions in Fig. 3(b), located at the top and bottom of the inclusion, indicate the strain fields corresponding to the BPD area. Figures 3(c) and 3(d) display the micro-Raman result of the inclusion, which is typical of the 3C-SiC polytype. BPD is not visible under a normal light microscope and is usually detected by a photoluminescence (PL) spectrometer, with images showing a linear pattern. In addition, BPD will form a shell-shaped corrosion pit after corrosion by molten KOH.

#### C. Stacking fault (SF)

Principally, the formation of stacking faults (SFs) is caused by the dissociation of BPDs to Shockley partial dislocations, <sup>43</sup> and SFs could nucleate at threading dislocations, low angle grain boundaries, and SFs in substrates. <sup>44–46</sup> Generally, SFs show triangular shapes in the PL mode, <sup>47</sup> and are typically classified into two categories according to whether they are transformed by defects: In-grown stacking faults (IGSFs) and stacking faults extended from substrates. Various types of stacking faults can be formed in SiC epitaxy, such as Shockley type and Frank type, because a small amount of stacking energy disorder between crystal planes can lead to considerable irregularity in the stacking

order. Figure 4(a) depicts the PL spectra of 380–480 nm, wherein the peak value of region A is 395 nm, suggesting the presence of 4H–SiC, and the peak value of region B is 425 nm, denoting the existence of defects. The  $\mu$ -PL intensity map in Fig. 4(b) reveals the characteristic Shockley SFs of triangular shapes located in region B.

#### D. Triangular defect

In the process of SiC epitaxial growth, particles, stacking faults, or 3C–SiC affect the flow of atomic steps, which leads to the formation of defects in triangular shapes on the surface of SiC epitaxial layers, also known as triangular defects. <sup>49,50</sup> Figure 5 illustrates a triangular defect with a particle at the head of the defect, situated on the cutting path, and two corners extending into the terminal area of the MOSFET dies. The triangular region is the mixed crystalline region of 3C–SiC and 4H–SiC. <sup>51,52</sup> Also, the triangular defects originate from the interface of the epitaxial layer/substrate, extending to the epitaxial layer. The length of triangular defects along the step flow direction can be obtained as follows:

$$L = d/\sin\theta,\tag{1}$$

where d is the thickness of the 4H–SiC epitaxial layer and  $\theta$  is the deflection angle of the substrates. As the lattice constants of 3C–SiC and 4H–SiC are different, there is a strain field around the triangular defects.

#### E. Micropipes

Micropipes in epilayers are usually extended from micropipes in the substrate along the c axis in 4H–SiC, whose Burgers vector is several times higher than TSD's Burgers vector 1c(0001). The butterfly-shaped bright spot of the micropipe can be observed by polarized transmitted light in Fig. 6(a), and the micropipe is exhibited as a black hole in the PL luminescence image of Fig. 6(b). Micropipes are believed to be hollow super threading screw dislocations, whose diameter can be up to one-tenth of a micrometer. Under certain growth conditions, micropipes in the substrate can be partially or completely transformed into threading screw dislocations during epitaxial growth, which is defined as micropipes closure. Current processes have been able to reduce the number of micropipes to very low or even none.

#### F. Comet defects

Comet defects are comet-like defects on the surface of the SiC epilayer, consisting of a core and a tail, as shown in Figure 7(a). Arrows are used to denote 3C triangular inclusions, which are buried within a 4H epitaxial film. The direction of comet defects is parallel with the  $[11\bar{2}0]$  direction. The length of comet defects meets formula (1). Figure 7(b) illustrates that comet defects usually start from falling particles with the tail portion formed during the step-flow growth process, and the core and tail are observed to contain 3C–SiC inclusions,  $^{55}$  with great roughness on comet defects' surface.



FIG. 3. (a) UVPL image of an inclusion formed during epi growth and the cluster of BPDs and the inclusion induces around it due to local stress. (b) High-resolution x-ray topography (HRXT) image of the same position. (c) Micro-Raman intensity map of 796 cm<sup>-1</sup> (3C) peak at the same position. (d) Raman spectra of inclusions inside [(i) and (ii)] and outside (iii). Reproduced with permission from Mahadik *et al.*, J. Electron. Mater. **40**(4), 413–418 (2011). Copyright 2011 Springer Nature.



**FIG. 4.** (a) PL spectra in the 380–480 nm range acquired in the (region A) reference region and the SF defect region (region B) and (b)  $\mu$ -PL intensity maps in the 425–430 nm range obtained in the SF defect region. Reproduced with permission from Vivona *et al.*, Appl. Phys. Lett. **123**(7), 072101 (2023). Copyright 2023 AIP Publishing LLC.



FIG. 5. Images of triangular defects.

#### G. Carrot defects

Carrot defects are carrot-like defects on the surface of the SiC epilayer, without core structures, as shown in Fig. 8(a). The carrot defect exhibited a groove that was almost parallel to the [1120] direction. This groove was attributed to surface roughness, which was induced by the prismatic SF. The pit, which was formed due to a threading dislocation, was discernible at the leading side of the carrot defect in the mirror projection electron microscopy (MPJ) image. Figure 8(b) is a schematic diagram of Fig. 8(a). The length of carrot defects conforms to formula (1), and the carrot defects usually originate from threading screw dislocations in the substrate.5

A summary of the aforementioned defects can be found in Table II, which outlines the nature of the defect, the method of detection, and the density within the wafer. Figure 9 illustrates the schematic diagram of various defects that may be presented on a silicon carbide wafer. Generally, killer defects in the epitaxial layers are recognized as micropipes, carrots, triangular defects, and large topographic defects.5



FIG. 6. (a) Differential interference image of a micropipe and (b) PL luminescence image of a micropipe.





FIG. 7. (a) A surface-view scanning electron microscopy (SEM) image of a comet defect and (b) a cross-sectional schematic of a comet defect. Reproduced with permission from Yamashita et al., J. Cryst. Growth. 416, 142-147 (2015). Copyright 2015 Elsevier.

#### III. THE EFFECT OF DEFECTS ON ELECTRICAL **CHARACTERISTICS**

#### A. The effect of nano-scale pits on SiC devices

Studies have shown that the leakage current density in the Schottky barrier diodes (SBDs) and junction barrier Schottky diodes (JBSDs) with nano-scale pits become larger than those without nano-scale pits, but nano-scale pits have little effect on the without nano-scale pits, but hano-scale pits have held leakage current density in p-n junction diodes (PNDs), 38,60 as shown in Fig. 10(a). However, Kudou *et al.* found that epi-layer growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage current of SBDs and growth pit density does not affect the leakage curre lifetime of constant current time-dependent dielectric breakdown.<sup>61</sup> This is because different growth pit shapes are formed by different growth conditions on the epitaxial layers. In addition, the growth pits have wider and shallower shapes that do not affect the leakage current of SBDs and lifetime of constant current time-dependent dielectric breakdown. 60,62,63 When reverse voltage is applied to the SiC device, the maximum electric field strength is found at the interface between metal and SiC surfaces. If there is a nano-scale pit, the electric field will be concentrated at the nano-scale pit, as shown in Fig. 10(b), so the leakage current will be generated from the nano-scale pit. The deeper and narrower the nano-scale pits, the higher the leakage current because of the concentration of the electric field. Nevertheless, the leakage current of PN diodes is not affected by nano-scale pits, due to the fact that the maximum electric field is formed at the PN junction when applied with reverse voltage, rather than the interface of metal and SiC surfaces. The magnitude of increase in the leakage current of nano-scale pits is typically below 1 mA. The blocking voltage of SiC SBDs or MOSFET devices is typically within the range of 650-1700 V, while the forward voltage drop is only 1.2-1.6 V, which is considerably smaller than the blocking voltage. Consequently, the defect has a negligible impact on the forward characteristics.

#### B. The effect of BPDs on SiC devices

The reliability of metal-oxide-semiconductor (MOS) could degrade because of BPD below the thermal oxide forming area.<sup>6</sup>



FIG. 8. (a) Mirror projection electron microscopy (MPJ) image of a carrot defect, and (b) schematic diagram of the carrot defect. Reproduced with permission from Sako et al., J. Electron. Mater. 49(9), 5213-5218 (2020). Copyright 2020 Springer Nature.

BPDs affect metal oxide semiconductor field effect transistors (MOSFETs) by increasing the leakage current and on-resistance (Ron) [see Fig. 11(a)], Vsd shift, making MOSFETs degradation and limiting SiC devices' applications. 41 BPDs could cause PiN diode leakage current rise, distinct breakdown voltage reduction,65 and forward voltage increase. This paper<sup>66</sup> proposed the diffusion process that epitaxial wafer was annealed for 2 h at 1800 °C under high vacuum, restraining the forward voltage drift of 4H-SiC PiN diodes. When the p-n junction is forward-biased, the electron-hole recombination provides energy to motivate the nucleation and expansion of Shockley-type stacking faults (SSFs).<sup>67</sup> The SSFs serve as quantum wells to capture electrons, as shown in Figs. 11(b)-11(d), where electrons and holes recombine lessening the minority carrier lifetime and decreasing the carrier flow.<sup>68</sup> Also, when the p-n junction is reverse-biased, the SSFs act as a serious leakage current path.<sup>69</sup> These phenomena are also known as "bipolar degradation," which could have a devastating impact on the reliability of SiC bipolar devices.1

#### C. The effect of SFs on SiC devices

The stacking faults (SFs) can be grossly divided into two groups: in-grown stacking faults and expanded stacking faults. When occurring in the process of epitaxial growth, the SFs are

described as in-grown stacking faults with 3C-SiC or 8H-SiC structures, 71,72 and the vast majority of these faults are Shockley SFs, which occur through slippage in the base plane. When occurring after a stress test, for example, electric stress, 73described as expanded stacking faults, which were introduced in the previous section. In this section, in-grown stacking faults are described more. In-grown stacking faults could cause the leakage current to increase and the breakdown voltage to decrease for SBDs, the reason of which is that a low Schottky barrier height on the enhances the tunneling current when the devices are applied at high electric fields. Also, the same is true for JBSDs, as shown in Fig. 12. In addition, it is found that the increase of specific National Property of the same is true for JBSDs, as shown in Fig. 12. In addition, it is found that the increase of specific National Property of the same is true for JBSDs, as shown in Fig. 12. on-resistance and degradation of forward I-V characteristic of SBDs with in-grown stacking faults can be attributed to carrier traps formed by in-grown stacking faults.<sup>79</sup> These in-grown stacking faults could also cause the forward voltage to drop and on-resistance to increase for PiNs, which would be due to the current transport decrease because in-grown stacking faults capture electrons and reduce the carrier lifetime. 79,80 Some MOSFETs fail with increased leakage current because of the existence of SFs.<sup>81</sup> In order to reduce in-grown stacking faults, someone found that the introduction of source gases at a relatively high temperature in the initial epilayer-grown stage could remove damage of the substrate surfaces, inhibiting the formation of SFs.8

TABLE II. Characteristics of different defects in silicon carbide epitaxy.

| Defects            | Burgers vector                                                               | Major direction             | Inspection method | Typical density (cm <sup>-2</sup> ) |
|--------------------|------------------------------------------------------------------------------|-----------------------------|-------------------|-------------------------------------|
| TEDs               | $\langle 11\bar{2}0 \rangle /3$                                              | ⟨0001⟩                      | KOH, XRT          | ≤5000                               |
| TSDs               | n(0001) $(n = 1,2)$                                                          | (0001)                      | KOH, XRT          | ≤5000                               |
| BPDs               | $\langle 11\bar{2}0\rangle/3$                                                | $\langle 11\bar{2}0\rangle$ | KOH, PL           | ≤0.5                                |
| SFs                | Shockley: $\langle 1\bar{1}00 \rangle / 3$ Frank: $\langle 0001 \rangle / n$ | In {0001} plane             | PL, TEM           | ≤1                                  |
| Micropipes         | n(0001) (n>2)                                                                | (0001)                      | KOH, SEM          | 0-0.1                               |
| Triangular defects |                                                                              | In {0001} plane             | OM, SEM           | ≤0.2                                |
| Comet defects      |                                                                              | In {0001} plane             | OM, SEM           | ≤0.1                                |
| Carrot defects     |                                                                              | In {0001} plane             | OM, SEM           | ≤0.1                                |



FIG. 9. Various defects in silicon carbide wafers.

#### D. The effect of triangular defects and other defects on SiC devices

Triangular defects are the "killer" defects. 83,84 The triangular defects have a great influence on the leakage current of SiC devices.<sup>85</sup> During epitaxial growth, the C/Si ratio increases, the epitaxial quality becomes worse, the triangular defect density becomes higher, the reverse leakage current of SBDs increases gradually, and the spectral noise density increases. 49 In addition, triangular defects can cause a sudden increase in the reverse leakage current and abnormal forward characteristics of the JBS diodes. 50,86 Similarly, triangular defects can lead to increased reverse leakage current and abnormal forward characteristics of the PiN diodes, as well as longer reverse recovery times.<sup>87</sup> It has been reported that triangular defects containing cubic 3C-SiC inclusions are formed during epitaxial growth, so the device barrier is reduced, affecting the reverse characteristics of SiC devices and reducing the blocking voltage. Normally, diodes with triangular defects exhibit high

leakage and can withstand voltages as low as a few volts (when the leakage is  $100 \,\mu\text{A}$  or  $1 \,\text{mA}$ ). In forward characteristics measurement, diodes (e.g., PiNs and JBSDs) with triangular defects have a small current path at a low bias voltage, whereas normal diodes are not turned on. 87,89,90 However, this phenomenon has not been fully analyzed in past articles. In this paper,<sup>91</sup> it is proposed that the density of SiC epitaxial surface defects decreases sharply from 1.01 to 0.14 cm<sup>-2</sup> after the optimization of CMP treatment and in situ etching time, especially for triangular defects, so that the forward and reverse *I–V* characteristics of JBS diodes become better.

Micropipes will lead to a surge of leakage current in SiC of devices, especially for SBDs and MOSFETs. 59,85,92,93 The reverse of blocking performance is significantly reduced. 94-97 The micropipes are considered to be the direct leakage path through the power 8 device.85

Carrot defects have an obvious effect on SiC devices, which will increase the leakage current of SBDs. 55,85 Similarly,



FIG. 10. (a) The leakage current of devices from different articles; 36,60,63 (b) Schottky structure with nano-scale pits and electric field distribution when reverse voltage is applied.



FIG. 11. The effect of expanded SF by BPDs on devices: (a) the on-resistance and leakage current under different electrical stress stages for MOSFETs;<sup>67</sup> (b) normal 4H–SiC band structures; (c) after SF expands, the local conduction band decreases; (d) after trapping electrons, the conduction band raises and a conduction barrier forms.<sup>70</sup>



**FIG. 12.** The relationship between SF's junction area and reverse current at reverse voltage =  $500\,V$  for JBSDs.  $^{71}$ 

PiN diodes containing carrot defects exhibit higher leakage current and lower breakdown voltage.  $^{101}$  The barrier height of devices containing carrot defects is lower than the barrier height of no-defect devices, and the tunneling current at high electric fields is enhanced.  $^{58}$ 

Comet defects on the electrical performance of the device are less relevant in literature, so it is not mentioned here, but the comet belongs to the morphological defects, and the same will affect the device breakdown and leakage.

The leakage current growth for different defects is plotted as shown in Fig. 13, and the leakage current growth is as follows:

$$G = (Ir_{\text{defect}} - Ir_{\text{ref}})/Ir_{\text{ref}}, \qquad (2)$$

where  $Ir_{\rm defect}$  is leakage current values of the device with defect,  $Ir_{\rm ref}$  is leakage current values of the reference device, and the leakage current growth of killer defects is much larger than that of no-killer defects.



**FIG. 13.** The leakage current growth for different defects. <sup>55,60,67,85,86,102</sup>

### E. The effect of threading dislocations on SiC devices in long-term reliability

There is another situation to note here: some devices fail in long-term applications due to defects.

Research studies  $^{103}$  show that 4H–SiC MOSFETs experienced dielectric breakdown after three months of reverse bias stress at high temperatures, and examination of the failed device revealed a threading dislocation (TD) at the failure location. In the JEFT region of simulated MOSFETs, the oxide electric field of the structure comprising threading dislocation is 0.3% larger than that of the ideal structure's, at the same condition. The bandgap of threading dislocation is 2.3 eV,  $E_V$  of which is 1 eV higher than the ideal 4H–SiC, and  $E_C$  is the same. High  $E_V$  position for threading dislocation results in a quantum well and strengthens the hole injection into the oxide layer, so the hole current through the oxide layer could rise, which accelerates the

dielectric breakdown and does harm to MOSFET gate oxide reliability.

In this paper, <sup>104</sup> MOS capacitors with arch-shaped pits failed in TDDB experimental. They think that the dislocations do not contribute to failures directly, but the surface morphology formed by threading dislocations produces extrinsic failure for gate oxide.

After the HTRB test was typically applied to the device at high temperatures (140 °C), reverse bias was 520 V and performed for 30 h. A small depression was found by Em.Mi emission in failed MOSFET with high leakage current, which results from perturbation in step flow growth at a threading dislocation.  $^{105}$  Hence, electric field crowding is formed when 520 V is applied, and the device with depression performance deteriorates gradually until it fails.

# F. The effect of defects induced by the implantation process

After the implantation process, there is degradation in the quality of the diode, which is caused by the emergence of defects in the material being studied.  $^{106}$  Consequently, this leads to changes in both slope and intercept in the I-V curve, resulting in a reduction of barrier height and enlargement of ideality factor of the device.

Carrier lifetime and defect distributions were analyzed in 4H–SiC SJ-MOSFETs produced through ion implantation. <sup>107</sup> It was found that the carrier lifetimes of the sample within the SJ structure by Al ion implantation were shorter compared to those in the sample without the SJ structure. Deep levels were observed in the p-type regions of the SJ structures using DLTS (deep level transient spectroscopy), indicating that the defects introduced by Al ion implantation led to decreased carrier lifetimes.

There is research that BPDs are formed after Al implantation and anneal process. When a forward current stress test is performed, electron-hole pairs are injected and recombined at BPDs, promoting the conversion of BPDs to Shockley stacking faults and, thereby, contributing to the increase of resistance and leakage current for MOSFETs.

As we have seen, defects can deteriorate devices' characteristics and reliability. Devices with triangular defects, carrot defects,

TABLE III. Effects of silicon carbide defects on the electrical characteristics of devices. BV, blocking/breakdown voltage; Vf, forward voltage; IR, leakage current; ID, zero gate voltage drain current; ron, on-resistance; Vsd, diode forward voltage; trr, reverse recover time; IF, a small leakage current path at a low forward bias voltage, whereas normal diodes are not turned on.

| Defect type |                                |                                          |                                        |                                 |                      |                         |
|-------------|--------------------------------|------------------------------------------|----------------------------------------|---------------------------------|----------------------|-------------------------|
|             | 1                              | 2                                        | 3                                      | 4                               | 5                    | 6                       |
|             |                                |                                          |                                        | Triangular                      |                      |                         |
| Device type | Nano-scale pits                | BPDs                                     | SFs                                    | defects                         | Micropipes           | Carrot defects          |
| SBD         | IR <sup>↑36,38,60-63,109</sup> |                                          | IR↑, BV↓ <sup>76–78</sup> ,            | BV↓ <sup>49</sup>               | IR↑ <sup>59,85</sup> | IR↑ <sup>55,85</sup>    |
|             |                                |                                          | Ron↑, Vf↑ <sup>79</sup>                |                                 |                      |                         |
| JBSD        | IR↑ <sup>38,60</sup>           |                                          | $IR\uparrow^{71,102}$                  | IF↑, IR↑,                       |                      |                         |
|             |                                |                                          |                                        | BV \ \ \frac{50,84,86,90}{}     |                      |                         |
| PiN         |                                | Vf <sup>65,66,110</sup>                  | Ron $\uparrow$ , Vf $\uparrow^{79,80}$ | IF↑, IR↑, trr↑ <sup>87,89</sup> |                      | IR↑, BV↓ <sup>101</sup> |
| MOSFET      | Reliability↓ <sup>37</sup>     | ID↑, Ron↑, Vsd                           | ID↑, Ron↑ <sup>81,102</sup>            | ID↑, BV↓ <sup>50</sup>          | ID↑ <sup>59,85</sup> |                         |
|             |                                | shift <sup>41,47,67,74,102,108,111</sup> |                                        |                                 |                      |                         |

Kuan Yew Cheong: Supervision (equal); Visualization (equal); Writing - review & editing (equal). Handoko Linewih: Investigation (equal); Methodology (equal); Supervision (equal). Xiangang Xu: Funding acquisition (equal); Resources (equal); Supervision (equal). Jisheng Han: Funding acquisition (equal); Resources (equal); Writing – review & editing (equal). DATA AVAILABILITY The data that support the findings of this study are available

(equal). Yingxin Cui: Conceptualization (equal); Funding acquisi-

tion (equal); Resources (equal); Supervision (equal). Yu Zhong:

Investigation (equal); Methodology (equal); Supervision (equal).

BPDs, and micropipes are more affected, but devices with carrot defects, SFs, and nano-scale pits are less affected. Moreover, the effect of silicon carbide defects on the electrical characteristics of devices is summarized in Table III.

#### **IV. CONCLUSION**

In this review article, we describe the defects in the epitaxial layer of silicon carbide and review the influence on silicon carbide devices, providing a reference for improving the yield of silicon carbide devices. Defects will inevitably be inherited or introduced in the process of epitaxial growth. These defects will affect the performance of the device to varying degrees, reduce the yield of the device, and hinder the promotion and application of 4H-SiC materials in the field of power electronic devices, so the research and suppression of epitaxy surface defects become the focus of 4H-SiC epitaxy growth. High-quality seed crystal is the key to growing high-quality SiC crystals. The seed crystal without obvious defects is selected, and surface polishing of the seed crystal is carried out to reduce the roughness, so as to reduce the inheritance of defects, and the generation of new defects in the crystal growth process. In addition, when growing SiC crystals, it is crucial to accurately control the growth temperature, pressure, raw material gas flow, and other parameters, through the combination of thermal field simulation and experiment, optimize the process parameters or equipment structure optimization, and inhibit the production of defects.

Furthermore, no-killer defects in SiC epitaxy, although they do not lead to complete device failure, may cause problems in the application. Therefore, the long-term reliability and stability of SiC devices in extreme environments such as high temperatures, high voltage, and high current still need to be tested for a long time and in multiple scenarios. Future efforts include improving the SiC substrate and epitaxial quality, optimizing the gate oxygen process, improving device reliability, developing high-voltage and highcurrent SiC devices, and developing new structures such as super junctions. With the advancement of technology and cost reduction, SiC materials have broad application prospects and are expected to play an important role in many fields.

#### **ACKNOWLEDGMENTS**

This work was supported by the Key R&D Program of Shandong Province, China under Grant Nos. 2022CXGC010103 and 2022ZLGX02, Taishan Scholars Program of Shandong Province (No. tsqn202306069), and the Natural Science Foundation of Shandong Province (No. ZR2022QF089).

### **AUTHOR DECLARATIONS**

#### Conflict of Interest

The authors have no conflicts to disclose.

#### **Author Contributions**

Lingling Lai: Conceptualization (equal); Formal analysis (equal); Investigation (equal); Methodology (equal); Supervision (equal); Writing - original draft (equal); Writing - review & editing

within the article.

#### **REFERENCES**

<sup>1</sup>H. Okumura, "Power electronics innovation by silicon carbide power semiconductor devices," in 2014 IEEE International Meeting Future Electron Devices Kansai IMFEDK (IEEE, 2014), pp. 1-2.

<sup>2</sup>J. A. Cooper, M. R. Melloch, R. Singh, A. Agarwal, and J. W. Palmour, "Status and prospects for SiC power MOSFETs," IEEE Trans. Electron Devices 49(4), 658-664 (2002).

<sup>3</sup>T.P. Chow, and R. Tyagi, "Wide bandgap compound semiconductors for superior high-voltage power devices," in 1993 Proceedings of the 5th International Symposium on Power Semiconductor Devices and ICs (IEEE, 1993), pp. 84-88.

<sup>4</sup>J. Richmond, S.-H. Ryu, M. Das, S. Krishnaswami, S. J. Hodge, A. Agarwal, and J. Palmour, "An overview of Cree silicon carbide power devices," in Power Electronics in Transportation IEEE Catalogue No. 04TH8756 (IEEE, 2004), pp. 37-42.

N. Iwamuro and T. Laska, "IGBT history, state-of-the-art, and future prospects," IEEE Trans. Electron Devices 64(3), 741-752 (2017).

<sup>6</sup>J. A. Cooper, "Opportunities and technical strategies for silicon carbide device

7M. Meneghini, C. De Santi, I. Abid, M. Buffolo, M. Cioni, R. A. Khadar, L. Nela, N. Zagni, A. Chini, F. Medjdoub, G. Meneghesso, G. Verzellesi, E. Zanoni, and E. Matioli, "GaN-based power devices: Physics, reliability, and perspectives," J. Appl. Phys. 130(18), 181101 (2021).

I. Hu, Y. Zhang, M. Sun, D. Piedra, N. Chowdhury, and T. Palacios, "Materials and processing issues in vertical GaN power electronics," Mater. Sci. Semicond. Process 78, 75-84 (2018).

<sup>9</sup>J.-C. Arnault, S. Saada, and V. Ralchenko, "Chemical vapor deposition singlecrystal diamond: A review," Phys. Stat. Solid. 16(1), 2100354 (2022).

10 D. Das, R. Raj, J. Jana, S. Chatterjee, K. L. Ganapathi, M. Chandran, and M. S. Ramachandra Rao, "Diamond—The ultimate material for exploring physics of spin-defects for quantum technologies and diamondtronics," J. Phys. D: Appl. Phys. 55(33), 333002 (2022).

11Y. Qin, B. Albano, J. Spencer, J. S. Lundh, B. Wang, C. Buttay, M. Tadjer, C. DiMarino, and Y. Zhang, "Thermal management and packaging of wide and ultra-wide bandgap power devices: A review and perspective," J. Phys. D: Appl. Phys. 56(9), 093001 (2023).

 $^{\textbf{12}}\text{M}.$  Higashiwaki, " $\beta\text{-}\text{Ga}_2\text{O}_3$  material properties, growth technologies, and devices: A review," AAPPS Bull. 32(1), 1-14 (2022).

13C. E. Weitzel, J. W. Palmour, C. H. Carter, K. Moore, K. K. Nordquist, S. Allen, C. Thero, and M. Bhatnagar, "Silicon carbide high-power devices," IEEE Trans. Electron Devices 43(10), 1732-1741 (1996).

<sup>14</sup>G. Brezeanu, M. Badila, F. Draghici, R. Pascu, G. Pristavu, F. Craciunoiu, and I. Rusu, "High temperature sensors based on silicon carbide (SiC) devices," in 2015 International Semiconductor Conference CAS (IEEE, 2015), pp. 3-10.

15 T. Kimoto, H. Niwa, T. Okuda, E. Saito, Y. Zhao, S. Asada, and J. Suda, "Carrier lifetime and breakdown phenomena in SiC power device material," J. Phys. D: Appl. Phys. 51(36), 363001 (2018).

- <sup>16</sup>C. H. Carter, Jr., V. F. Tsvetkov, R. C. Glass, D. Henshall, M. Brady, St. G. Müller, O. Kordina, K. Irvine, J. A. Edmond, H.-S. Kong, R. Singh, S. T. Allen, and J. W. Palmour, "Progress in SiC: From material growth to commercial device development," Mater. Sci. Eng. B 61–62, 1–8 (1999).
- <sup>17</sup>J. L. Hudgins, G. S. Simin, E. Santi, and M. A. Khan, "An assessment of wide bandgap semiconductors for power devices," IEEE Trans. Power Electron. **18**(3), 907–914 (2003).
- <sup>18</sup>M. Bhatnagar and B. J. Baliga, "Comparison of 6H-SiC, 3C-SiC, and Si for power devices," IEEE Trans. Electron Devices **40**(3), 645-655 (1993).
- power devices," IEEE Trans. Electron Devices **40**(3), 645–655 (1993).

  19B. Jayant Baliga, "High voltage silicon carbide devices," MRS Proc. **512**(1), 77–88 (1998)
- <sup>20</sup>L. D. Stevanovic, K. S. Matocha, P. A. Losee, J. S. Glaser, J. J. Nasadoski, and S. D. Arthur, "Recent advances in silicon carbide MOSFET power devices," in 2010 Twenty-Fifth Annual IEEE Applied Power Electronics Conference and Exposition APEC (IEEE, 2010), pp. 401–407.
- <sup>21</sup>M. N. Yoder, "Wide bandgap semiconductor materials and devices," IEEE Trans. Electron Devices **43**(10), 1633–1636 (1996).
- <sup>22</sup>M. A. Capano and R. J. Trew, "Silicon carbide electronic materials and devices," MRS Bull. 22(3), 19–23 (1997).
- <sup>23</sup>G. J. Roberts, A. T. Bryant, P. A. Mawby, T. Ueta, T. Nisijima, and K. Hamada, "Evaluation of silicon carbide devices for hybrid vehicle drives," in 2007 European Conference on Power Electronics and Applications (IEEE, 2007), pp. 1–10.
- 24M. Trivedi and K. Shenai, "Performance of silicon carbide devices in power converters," in IWIPP 2000 International Workshop on Integrated Power Packaging Catalogue No. 00EX426 (IEEE, 2000), pp. 17–20.
- <sup>25</sup>R. Singh and M. Pecht, "Commercial impact of silicon carbide," IEEE Ind. Electron. Mag. 2(3), 19–31 (2008).
- <sup>26</sup>H. Osawa, Y. Mabuchi, Y. Nishihara, L. Guo, N. Ishibashi, K. Fukada, K. Kamei, and K. Momose, "Status and trends in epitaxy and defects," Mater. Sci. Forum **924**, 67–71 (2018).
- <sup>27</sup>A. A. Burk, M. J. O'Loughlin, R. R. Siergiej, A. K. Agarwal, S. Sriram, R. C. Clarke, M. F. MacMillan, V. Balakrishna, and C. D. Brandt, "Sic and GaN wide bandgap semiconductor materials and devices," Solid-State Electron. 43(8), 1459–1464 (1999).
- <sup>28</sup>J. A. Cooper, Jr., "Advances in SiC MOS technology," Phys. Stat. Sol. A 162(1), 305–320 (1997).
- <sup>29</sup>J. B. Casady, J. R. Bonds, W. A. Draper, J. N. Merrett, I. Sankin, D. Seale, and M. S. Mazzola, "Silicon carbide power devices and processing," MRS Online Proc. Libr. 764(1), 13 (2011).
- <sup>30</sup>J. W. Palmour, H. S. Kong, and R. F. Davis, "High-temperature depletion-mode metal-oxide-semiconductor field-effect transistors in beta-SiC thin films," Appl. Phys. Lett. **51**(24), 2028–2030 (1987).
- 31 J. P. Chante, M. L. Locatelli, D. Planson, L. Ottaviani, E. Morvan, K. Isoird, and F. Nallet, "Silicon carbide power devices," in *International Semiconductor Conference CAS'98 Proceedings Catalogue No. 98TH8351* (IEEE, 1998), Vol. 1, pp. 125–134.
- <sup>32</sup>T. Kimoto and H. Watanabe, "Defect engineering in SiC technology for high-voltage power devices," Appl. Phys. Express 13(12), 120101 (2020).
- 33P.-C. Chen, W.-C. Miao, T. Ahmed, Y.-Y. Pan, C.-L. Lin, S.-C. Chen, H.-C. Kuo, B.-Y. Tsui, and D.-H. Lien, "Defect inspection techniques in SiC," Nanoscale Res. Lett. 17(1), 30 (2022).
- <sup>34</sup>M. Chaturvedi, D. Haasmann, H. A. Moghadam, and S. Dimitrijev, "Electrically active defects in SiC power MOSFETs," Energies 16(4), 1771 (2023).
- 35T. Kimoto, "Material science and device physics in SiC technology for high-voltage power devices," Jpn. J. Appl. Phys. 54(4), 040103 (2015).
- 36T. Katsuno, Y. Watanabe, T. Ishikawa, H. Fujiwara, M. Konishi, T. Morino, and T. Endo, "Surface morphology of leakage current sources of 4H–SiC Schottky barrier diodes by atomic force microscope," Mater. Sci. Forum 717–720, 375–378 (2012).
- <sup>37</sup>K. Uchida, T. Hiyoshi, T. Nishiguchi, H. Yamamoto, S. Matsukawa, M. Furumai, and Y. Mikamura, "The influence of surface pit shape on 4H–SiC MOSFETs reliability under high temperature bias tests," Mater. Sci. Forum 858, 840–843 (2016).

- <sup>38</sup>H. Fujiwara, H. Naruoka, M. Konishi, K. Hamada, T. Katsuno, T. Ishikawa, Y. Watanabe, and T. Endo, "Relationship between threading dislocation and leakage current in 4H–SiC diodes," Appl. Phys. Lett. **100**(24), 242102 (2012).
- <sup>39</sup>W. Chen and M. A. Capano, "Growth and characterization of 4H–SiC epilayers on substrates with different off-cut angles," J. Appl. Phys. **98**(11), 114907 (2005).
- (2005).

  40 N. A. Mahadik, R. E. Stahlbush, M. G. Ancona, E. A. Imhoff, K. D. Hobart, R. L. Myers-Ward, C. R. Eddy, Jr., D. Kurt Gaskill, and F. J. Kub, "Observation of stacking faults from basal plane dislocations in highly doped 4H–SiC epilayers," Appl. Phys. Lett. 100(4), 042102 (2012).
- <sup>41</sup>R. E. Stahlbush, N. A. Mahadik, A. J. Lelis, and R. Green, "Effects of basal plane dislocations on SiC power device reliability," in *2018 IEEE International Electron Devices Meeting IEDM* (IEEE, 2018), pp. 19.4.1–19.4.4.
- <sup>42</sup>N. A. Mahadik, R. E. Stahlbush, S. B. Qadri, O. J. Glembocki, D. A. Alexson, K. D. Hobart, J. D. Caldwell, R. L. Myers-Ward, J. L. Tedesco, C. R. Eddy, and D. K. Gaskill, "Structure and morphology of inclusions in 4° offcut 4H–SiC epitaxial layers," J. Electron. Mater. 40(4), 413–418 (2011).
- <sup>43</sup>P. Pirouz and J. W. Yang, "Polytypic transformations in SiC: The role of TEM," Ultramicroscopy 51(1), 189-214 (1993).
- <sup>44</sup>H. Jacobson, J. P. Bergman, C. Hallin, E. Janzén, T. Tuomi, and H. Lendenmann, "Properties and origins of different stacking faults that cause degradation in SiC PiN diodes," J. Appl. Phys. 95(3), 1485–1488 (2004).
- <sup>45</sup>R. E. Stahlbush, M. E. Twigg, K. G. Irvine, J. J. Sumakeris, T. P. Chow, P. A. Losee, L. Zhu, Y. Tang, and W. Wang, "Stacking fault formation sites and growth in thick-epi SiC PiN diodes," Mater. Sci. Forum 457–460, 533–536 (2004).
- <sup>46</sup>S. I. Maximenko and T. S. Sudarshan, "Stacking fault nucleation sites in diffused 4H–SiC P-i-N diodes," J. Appl. Phys. **97**(7), 074501 (2005).
- <sup>47</sup>S. Yamamoto, Y. Nakao, N. Tomita, S. Nakata, and S. Yamakawa, "Development of 3.3 kV SiC-MOSFET: Suppression of forward voltage degradation of the body diode," Mater. Sci. Forum 778–780, 951–954 (2014).
- tion of the body diode," Mater. Sci. Forum 778–780, 951–954 (2014).

  48M. Vivona, P. Fiorenza, V. Scuderi, F. La Via, F. Giannazzo, and F. Roccaforte, "Space charge limited current in 4H–SiC Schottky diodes in the presence of stacking faults," Appl. Phys. Lett. 123(7), 072101 (2023).
- 49J. Li, C. Meng, L. Yu, Y. Li, F. Yan, P. Han, and X. Ji, "Effect of various defects on 4H–SiC Schottky diode performance and its relation to epitaxial growth conditions," Micromachines 11(6), 609 (2020).
- <sup>50</sup>J. Schoeck, H. Schlichting, B. Kallinger, T. Erlbacher, and M. Rommel, "Influence of triangular defects on the electrical characteristics of 4H–SiC devices," Mater. Sci. Forum **924**, 164–167 (2018).
- <sup>51</sup>M. Ghezellou and J. Ul-Hassan, "Influence of different hydrocarbons on chemical vapor deposition growth and surface morphological defects in 4H–SiC epitaxial layers," Phys. Stat. Sol. B 261(4), 2300535 (2024).
  <sup>52</sup>J. Yu, Y. Yu, Z. Bai, Y. Peng, X. Tang, X. Hu, X. Xie, X. Xu, and X. Chen,
- <sup>52</sup>J. Yu, Y. Yu, Z. Bai, Y. Peng, X. Tang, X. Hu, X. Xie, X. Xu, and X. Chen, "Morphological and microstructural analysis of triangular defects in 4H–SiC homoepitaxial layers," CrystEngComm 24(8), 1582–1589 (2022).
- <sup>53</sup>L. Scaltrito, S. Porro, M. Cocuzza, F. Giorgis, C. F. Pirri, P. Mandracci, C. Ricciardi, S. Ferrero, C. Sgorlon, G. Richieri, L. Merlin, A. Castaldini, A. Cavallini, and L. Polenta, "Structural and electrical characterization of epitaxial 4H–SiC layers for power electronic device applications," Mater. Sci. Eng. B 102(1), 298–303 (2003).
- 54J. Yang, H. Song, J. Jian, W. Wang, and X. Chen, "Characterization of morphological defects related to micropipes in 4H–SiC thick homoepitaxial layers," J. Cryst. Growth 568–569, 126182 (2021).
- 55K.-Y. Lee and M. A. Capano, "The correlation of surface defects and reverse breakdown of 4H–SiC Schottky barrier diodes," J. Electron. Mater. 36(4), 272–276 (2007).
- 56T. Yamashita, H. Matsuhata, T. Sekiguchi, K. Momose, H. Osawa, and M. Kitabatake, "Characterization of comet-shaped defects on C-face 4H–SiC epitaxial wafers by electron microscopy," J. Cryst. Growth 416, 142–147 (2015).
- <sup>57</sup>H. Sako, K. Kobayashi, K. Ohira, and T. Isshiki, "Microstructure of stacking fault complex/carrot defects at interface between 4H–SiC epitaxial layers and substrates," J. Electron. Mater. 49(9), 5213–5218 (2020).

- <sup>58</sup>E. Kodolitsch, V. Sodan, M. Krieger, H. B. Weber, and N. Tsavdaris, "Impact of crystalline defects in 4H–SiC epitaxial layers on the electrical characteristics and blocking capability of SiC power devices," Mater. Res. Express 9(12), 125901 (2022).
- <sup>59</sup>H. Das, S. Sunkari, J. Justice, H. Pham, G. Park, and Y. H. Seo, "Statistical analysis of killer and non-killer defects in SiC and the impacts to device performance," Mater. Sci. Forum 1004, 458–463 (2020).
- <sup>60</sup>H. Fujiwara, H. Naruoka, M. Konishi, K. Hamada, T. Katsuno, T. Ishikawa, Y. Watanabe, and T. Endo, "Impact of surface morphology above threading dislocations on leakage current in 4H–SiC diodes," Appl. Phys. Lett. 101(4), 042104 (2012).
  <sup>61</sup>C. Kudou, H. Asamizu, K. Tamura, J. Nishio, K. Masumoto, K. Kojima, and T. Ohno, "Influence of epi-layer growth pits on SiC device characteristics," Mater. Sci. Forum 821–823, 177–180 (2015).
- <sup>62</sup>T. Katsuno, Y. Watanabe, H. Fujiwara, M. Konishi, H. Naruoka, J. Morimoto, T. Morino, and T. Endo, "Analysis of surface morphology at leakage current sources of 4H–SiC Schottky barrier diodes," Appl. Phys. Lett. 98(22), 222111 (2011).
- <sup>63</sup>T. Ishikawa, T. Katsuno, Y. Watanabe, H. Fujiwara, and T. Endo, "Critical density of nanoscale pits for suppressing variability in leakage current of a SiC Schottky barrier diode," Mater. Sci. Forum 717–720, 371–374 (2012).
- <sup>64</sup>J. Senzaki, K. Kojima, T. Kato, A. Shimozato, and K. Fukuda, "Correlation between reliability of thermal oxides and dislocations in n-type 4H–SiC epitaxial wafers," Appl. Phys. Lett. **89**(2), 022909 (2006).
- 65T. Ohyanagi, C. Bin, T. Sekiguchi, H. Yamaguchi, and H. Matsuhata, "EBIC analysis of breakdown failure point in 4H–SiC PiN diodes," Mater. Sci. Forum 615–617, 707–710 (2009).
- <sup>66</sup>A. Grekov, S. Maximenko, and T. S. Sudarshan, "Effect of basal plane dislocations on characteristics of diffused 4H–SiC P-i-N diodes," IEEE Trans. Electron Devices **52**(12), 2546–2551 (2005).
- <sup>67</sup>A. Agarwal, H. Fatima, S. Haney, and S.-H. Ryu, "A new degradation mechanism in high-voltage SiC power MOSFETs," IEEE Electron Device Lett. 28(7), 587–589 (2007).
- <sup>68</sup>R. E. Stahlbush, M. Fatemi, J. B. Fedison, S. D. Arthur, L. B. Rowland, and S. Wang, "Stacking-fault formation and propagation in 4H–SiC PiN diodes," J. Electron. Mater. 31(5), 370–375 (2002).
- <sup>69</sup>R. E. Stahlbush, Q. C. J. Zhang, A. K. Agarwal, and N. A. Mahadik, "Effect of stacking faults originating from half loop arrays on electrical behavior of 10 kV 4H–SiC PiN diodes," Mater. Sci. Forum 717–720, 387–390 (2012).
- <sup>70</sup>R. Stahlbush, N. Mahadik, P. Bonanno, J. Soto, B. Odekirk, W. Sung, and A. Agarwal, "Defects in 4H–SiC epilayers affecting device yield and reliability," in 2022 IEEE International Reliability Physics Symposium IRPS (IEEE, 2022), pp. P65-1–P65-6.
- <sup>71</sup>J. Hasegawa, K. Konishi, Y. Nakamura, K. Ohtsuka, S. Nakata, Y. Nakamine, T. Nishimura, and M. Hatano, "Investigation of stacking faults affecting on reverse leakage current of 4H–SiC junction barrier Schottky diodes using device simulation," Mater. Sci. Forum 778–780, 828–831 (2014).
- <sup>72</sup>K.-B. Park, J. P. Pelz, J. Grim, and M. Skowronski, "Quantum well behavior of single stacking fault 3C inclusions in 4H–SiC P-i-N diodes studied by ballistic electron emission microscopy," Appl. Phys. Lett. 87(23), 232103 (2005).
- 73T. Ishigaki, T. Murata, K. Kinoshita, T. Morikawa, T. Oda, R. Fujita, K. Konishi, Y. Mori, and A. Shima, "Analysis of degradation phenomena in bipolar degradation screening process for SiC-MOSFETs," in 2019 31st International Symposium on Power Semiconductor Devices and ICs ISPSD (IEEE, 2019), pp. 259–262.
- <sup>74</sup>N. Kawabata, A. Tanaka, M. Tsujimura, Y. Ueji, K. Omote, H. Yamaguchi, H. Matsuhata, and K. Fukuda, "Effects of basal plane dislocation density in 4H–SiC substrate on degradation of body-diode forward voltage," Mater. Sci. Forum 858, 384–388 (2016).
- <sup>75</sup>R. Green, A. J. Lelis, and F. L. Nouketcha, "Effects of pulsed and DC body-diode current stress on the stability of 1200 V SiC MOSFET I–V characteristics," Mater. Sci. Forum 1004, 1027–1032 (2020).
- <sup>76</sup>H. Fujiwara, T. Kimoto, T. Tojo, and H. Matsunami, "Characterization of in-grown stacking faults in 4H–SiC (0001) epitaxial layers and its impacts on high-voltage Schottky barrier diodes," Appl. Phys. Lett. **87**(5), 051912 (2005).

- <sup>77</sup>H. Fujiwara, T. Kimoto, T. Tojo, and H. Matsunami, "Reduction of stacking faults in fast epitaxial growth of 4H–SiC and its impacts on high-voltage Schottky diodes," Mater. Sci. Forum 483–485, 151–154 (2005).
- 78S. Harada and Y. Namikawa, "The influence of in-grown stacking faults on the reverse current-voltage characteristics of 4H–SiC Schottky barrier diodes," Mater. Sci. Forum 556–557, 885–888 (2007).
- <sup>79</sup>H. J. Jung, S. B. Yun, I. H. Kang, J. H. Moon, W. J. Kim, and W. Bahng, "Impact of stacking fault on the I–V characteristics of 4H–SiC Schottky barrier diode," Mater. Sci. Forum 821–823, 563–566 (2015).
- <sup>80</sup>K. Nakayama, A. Tanaka, K. Asano, T. Miyazawa, and H. Tsuchida, "Influence of in-grown stacking faults on electrical characteristics of 4H–SiC pin diode with long carrier lifetime," Mater. Sci. Forum 740–742, 903–906 (2013)
- <sup>81</sup>D. Baierhofer, B. Thomas, F. Staiger, B. Marchetti, C. Förster, and T. Erlbacher, "Correlation of extended defects with electrical yield of SiC MOSFET devices," Defect Diffus. Forum **426**, 11–16 (2023).
- 82 S. Izumi, H. Tsuchida, T. Tawara, I. Kamata, and K. Izumi, "Structure of in-grown stacking faults in the 4H–SiC epitaxial layers," Mater. Sci. Forum 483–485, 323–326 (2005).
- <sup>83</sup>R. A. Berechman, M. Skowronski, and Q. Zhang, "Triangular shaped defects limiting reverse blocking performance of 4H silicon carbide high power junction barrier Schottky devices," in 2007 International Semiconductor Device Research Symposium (IEEE, 2007), pp. 1–2.
- <sup>64</sup>H. Das, S. Sunkari, T. Oldham, J. Rodgers, and J. Casady, "Uniformity and morphology of 10 × 100 mm 4° off-axis 4H–SiC epitaxial layers and their effect on device performance," Mater. Sci. Forum 740–742, 221–224 (2013).
- <sup>85</sup>E. Kodolitsch, V. Sodan, M. Krieger, and N. Tsavdaris, "Impact of epitaxial defects on device behavior and their correlation to the reverse characteristics of SiC devices," Mater. Sci. Forum 1062, 49–53 (2022).
- 86 R. A. Berechman, M. Skowronski, and Q. Zhang, "Electrical and structural investigation of triangular defects in 4H–SiC junction barrier Schottky devices," ភ្ន. Appl. Phys. 105(7), 074513 (2009).
- 87Y. Bonyadi, P. Gammon, R. Bonyadi, O. Alatise, J. Hu, S. Hindmarsh, and P. Mawby, "The impact of triangular defects on electrical characteristics and switching performance of 3.3 kV 4H–SiC PiN diode," in 2016 IEEE Energy Conversion Congress and Exposition ECCE (IEEE, 2016), pp. 1–5.
- 88L. Li, H. Yan, J. Li, Q. Li, T. Zhu, H. Wu, R. Liu, R. Jin, and J. Wu, "Effect of wafer defects on electrical properties and yields of SiC devices," J. Phys.: Conf. Ser. 2033(1), 012095 (2021).
- 89Y. Bonyadi, P. M. Gammon, R. Bonyadi, V. A. Shah, C. A. Fisher, D. M. Martin, and P. A. Mawby, "Characterization of 4H–SiC PiN diodes formed on defects identified by PL imaging," Mater. Sci. Forum 858, 405–409 (2016).
- 90 K. Konishi, S. Nakata, Y. Nakaki, Y. Nakao, A. Nagae, T. Tanaka, Y. Nakamura, Y. Toyoda, H. Sumitani, and T. Oomori, "Effect of stacking faults in triangular defects on 4H–SiC junction barrier Schottky diodes," Jpn. J. Appl. Phys. 52(4S), 04CP05 (2013).
- 91Y. X. Niu, X. Y. Tang, L. X. Tian, L. Zheng, W. T. Zhang, J. C. Hu, L. Y. Kong, X. H. Zhang, R. X. Jia, F. Yang, and Y. M. Zhang, "Low defect thick homoepitaxial layers grown on 4H–SiC wafers for 6500 V JBS devices," Mater. Sci. Forum 954, 114–120 (2019).
- <sup>92</sup>R. Rupp, M. Treu, P. Türkes, H. Beermann, T. Scherg, H. Preis, and H. Cerva, "Influence of overgrown micropipes in the active area of SiC Schottky diodes on long term reliability," Mater. Sci. Forum 483–485, 925–928 (2005).
- <sup>93</sup>M. Ostling, H.-S. Lee, M. Domeij, and C.-M. Zetterling, "Silicon carbide devices and processes—Present status and future pers," in *Proceedings of the International Conference Mixed Design of Integrated Circuits and System*, 2006, MIXDES 2006 (IEEE, 2006), pp. 34–42.
- <sup>94</sup>T. Kimoto, K. Danno, K. Fujihira, H. Shiomi, and H. Matsunami, "Complete micropipe dissociation in 4H–SiC (03-38) epitaxial growth and its impact on reverse characteristics of Schottky barrier diodes," Mater. Sci. Forum 433–436, 197–200 (2003).
- 95H. Fujiwara, K. Danno, T. Kimoto, T. Tojo, and H. Matsunami, "Fast epitaxial growth of thick 4H–SiC with specular surface by chimney-type vertical

Hot-wall chemical vapor deposition," Mater. Sci. Forum 457-460, 205-208 (2004).

- <sup>96</sup>I. Kamata, H. Tsuchida, T. Jikimoto, and K. Izumi, "Improvement in electrical properties of 4H–SiC epilayers by micropipe dissociation," Jpn. J. Appl. Phys. 40(10A), L1012 (2001).
- <sup>97</sup>P. G. Neudeck and J. A. Powell, "Performance limiting micropipe defects in silicon carbide wafers," IEEE Electron Device Lett. **15**(2), 63–65 (1994).
- <sup>98</sup>G. M. St, R. C. Glass, H. M. Hobgood, V. F. Tsvetkov, M. Brady, D. Henshall, D. Malta, R. Singh, J. Palmour, and C. H. Carter, "Progress in the industrial production of SiC substrates for semiconductor devices," Mater. Sci. Eng.: B 80(1), 327–331 (2001).
- <sup>99</sup>I. Kamata, H. Tsuchida, T. Jikimoto, and K. Izumi, "Structural and electrical study of 4H–SiC CVD-grown layer with micropipe dissociation," <u>Defect Diffus.</u> Forum 206–207, 111–116 (2002).
- 100 T. Katsuno, Y. Watanabe, H. Fujiwara, M. Konishi, T. Yamamoto, and T. Endo, "Effects of surface and crystalline defects on reverse characteristics of 4H–SiC junction barrier Schottky diodes," Jpn. J. Appl. Phys. 50(4S), 04DP04 (2011).
- 101 X. Zhang, S. Y. Ha, M. Benamara, M. Skowronski, J. J. Sumakeris, S. H. Ryu, M. J. Paisley, and M. J. O'Loughlin, "Structure of carrot defects in 4H–SiC epilayers," Mater. Sci. Forum 527–529, 327–332 (2006).
- 102H. Das, S. Sunkari, J. Justice, and D. Hamann, "A deeper look into the effects of extended defects in SiC epitaxial layers on device performance and reliability," Mater. Sci. Forum 1062, 406–410 (2022).
- 103</sup>P. Fiorenza, M. S. Alessandrino, B. Carbone, C. Di Martino, A. Russo,
   M. Saggio, C. Venuto, E. Zanetti, F. Giannazzo, and F. Roccaforte,

- "Understanding the role of threading dislocations on 4H–SiC MOSFET breakdown under high temperature reverse bias stress," Nanotechnology 31(12), 125203 (2020).
- <sup>104</sup>B. Nguyen, T. Zhang, and A. Kitai, "Effects of surface roughness and single Shockley stacking fault expansion on the electroluminescence of 4H–SiC," Opt. Continuum 2(5), 1020–1027 (2023).
- 105 A. Severino, R. Anzalone, N. Piluso, E. Vitanza, B. Carbone, A. Russo, and S. Coffa, "Impact of threading dislocations detected by KOH etching on 4H–SiC 650 V MOSFET device failure after reliability test," Mater. Sci. Forum 1004, 472–476 (2020).
- <sup>106</sup>V. Kumar, A. S. Maan, and J. Akhtar, "Defect levels in high energy heavy ion implanted 4H–SiC," Mater. Lett. **308**, 131150 (2022).
- 107T. Fukui, T. Ishii, T. Tawara, K. Takenaka, and M. Kato, "Effects of ion implantation process on defect distribution in SiC SJ-MOSFET," Jpn. J. Appl. Phys. 62(1), 016508 (2023).
- 108 K. Konishi, R. Fujita, Y. Mori, and A. Shima, "Investigation of forward voltage degradation due to process-induced defects in 4H–SiC MOSFET," Mater. Sci. Forum 924, 365–368 (2018).
- 109A. Grekov, Q. Zhang, H. Fatima, A. Agarwal, and T. Sudarshan, "Effect of crystallographic defects on the reverse performance of 4H–SiC JBS diodes," Microelectron. Reliab. 48(10), 1664–1668 (2008).
- 110 Y. Nishihara, K. Kamei, K. Momose, and H. Osawa, "Comparative evaluation of forward voltage degradation due to propagating and converted basal plane dislocations," Mater. Sci. Forum 924, 143–146 (2018).
- 1111Y. Nishihara, K. Kamei, K. Momose, and H. Osawa, "Evaluation of suppressing forward voltage degradation by using a low BPD density substrate or an epitaxial wafer with an HNDE," Mater. Sci. Forum 1004, 439–444 (2020).