# Perspective on oxide-based three-terminal artificial synapses in physical neural networks (1) (3)





Cite as: Appl. Phys. Lett. 121, 190501 (2022); doi: 10.1063/5.0115449 Submitted: 27 July 2022 · Accepted: 14 October 2022 ·

Published Online: 8 November 2022







Kuan-Ting Chen (in) and Jen-Sue Chen (in)

### **AFFILIATIONS**

Department of Materials Science and Engineering, National Cheng Kung University, Tainan 701, Taiwan

a)Author to whom correspondence should be addressed: jenschen@ncku.edu.tw

#### ABSTRACT

The physical implementation of artificial neural networks, also known as "neuromorphic engineering" as advocated by Carver Mead in the late 1980s, has become urgent because of the increasing demand on massive and unstructured data processing. complementary metaloxide-semiconductor-based hardware suffers from high power consumption due to the von Neumann bottleneck; therefore, alternative hardware architectures and devices meeting the energy efficiency requirements are being extensively investigated for neuromorphic computing. Among the emerging neuromorphic electronics, oxide-based three-terminal artificial synapses merit the features of scalability and compatibility with the silicon technology as well as the concurrent signal transmitting-and-learning. In this Perspective, we survey four types of three-terminal artificial synapses classified by their operation mechanisms, including the oxide electrolyte-gated transistor, iondoped oxide electrolyte-gated transistor, ferroelectric-gated transistor, and charge trapping-gated transistor. The synaptic functions mimicked by these devices are analyzed based on the tunability of the channel conductance correlated with the charge relocation and polarization in gate dielectrics. Finally, the opportunities and challenges of implementing oxide-based three-terminal artificial synapses in physical neural networks are delineated for future prospects.

Published under an exclusive license by AIP Publishing. https://doi.org/10.1063/5.0115449

### I. INTRODUCTION

## A. Overview of neuromorphic computing and physical

Owing to the swift evolution of Internet of Things (IoTs), the capability of processing vast and unstructured data is an ever-increasing challenge for the present computing systems, either on the centralized cloud servers and edge servers or on the mobile devices. 1-3 Logically, the human brain is a superlative data processor because it executes parallel and multifaceted tasks such as coordinated judgment and concurrent physical actions or perceptions based on its neural network.4 The neural network of the human brain contains about 1011 neurons interconnected by 1015 synaptic nodes.5 This network empowers the brain to realize an efficient information transmitting. To imitate the function of the biological nervous system of the human brain, algorithms based on artificial neural networks (ANNs) have been developed for gigantic and complex computation.<sup>6-8</sup> Nevertheless, the data shuttling between the physically separated memory and central processing units in conventional von Neumann architecture leads to an insurmountable speed barrier, known as the von Neumann bottleneck. It also results in massive energy consumption. 10,11

Consequently, it is imperative to emulate neural networks with new physical hardware architectures, as opposed to software-based approaches, to overcome the barrier of the von Neumann bottleneck. As analogously illustrated in Fig. 1(a), the neuromorphic hardware system can be exemplified with a helicopter which travels much faster and overcomes the geographic obstacles as compared to a truck (representing the traditional von-Neumann computer). The hardware implementation of ANNs is also referring to neuromorphic engineering or "physical neural networks," which were developed by Carver Mead in the late 1980s when he pointed to the parallels between charges moving in MOS transistors operating in the subthreshold regime and charges transmitting across the membranes of neurons. 12-15 A neural network is typically represented by a three-layer perceptron model, as shown in Fig. 1(b). The nodes imitate the biological neurons of the human brain and connect to others by "artificial synapses." In 1996, the Mead group demonstrated single-transistor silicon synapses based on a floating-gate MOS transistor and operated at subthreshold current levels for analog learning applications. The synapse transistor allowed simultaneous memory reading and writing. As a result, the synapse arrays can compute both the array output and local memory updates, in parallel. 16



FIG. 1. (a) The race for computing efficacy in the future. Traditional von-Neumann architecture encounters the obstacles in computing efficiency which can be solved by the neuromorphic hardware system. (b) Schematic configuration of a three-layered artificial neural network. The crossbar array of artificial synapses based on (c) 1T1R and (d) single synaptic transistor as computing unit cell. Schematic diagram of three-terminal synaptic devices with different working principles: (e) oxide electrolyte-gated transistor, (f) ion-doped oxide electrolyte-gated transistor, (g) ferroelectric-gated transistor, and (h) charge trapping-gated transistor.

### B. Analog switching devices as artificial synapses

However, the main difficulty of implementing ANNs using conventional complementary metal-oxide-semiconductor (CMOS) technology is the device scaling ability for accommodating large numbers of neurons and synapses in the networks. 17-19 Several promising novel devices for enabling easier hardware implementation of the neural networks have been investigated in recent years. 20-22 The main attention focuses are the synaptic functions mimicked by emerging nonvolatile memory devices, such as resistive random access memory (RRAM), 23-25 phase-change memory (PCM),<sup>26-28</sup> ferroelectric random access memory (FeRAM),<sup>25</sup> and magnetic random access memory (MRAM). 32-34 Among these, significant advances have been made in artificial synapses with a large variety of two-terminal RRAMs, also named memristors. 35-37 If a memristor presents analog switching, the multiple conductance states adjusted by consecutive identical voltage pulses are compatible with the tunable connection strengths (synaptic weight) of the biological synapse according to the neural activities. The conductance of the memristor can then be applied to encode the synaptic weight without requiring heavy additional digital circuitry.<sup>38</sup> Therefore, there are many papers in the literature discussing the implementation of artificial synapses and neurons using memristors for brain-inspired computing.35

### C. Figures of merit for three-terminal synaptic devices

Two-terminal memristor-based synaptic devices are practical for a high density cross-point array architecture. <sup>43</sup> Nevertheless, the memristors are often afflicted by abrupt and stochastic switching characteristics, resulting in nonlinear and asymmetrical conductance modulation, as well as large device variations, subsequently limiting their performance as artificial synapses. <sup>44</sup> Furthermore, in many cases, an associated transistor selector is needed to prevent sneak current paths flowing through the unselected cells in the memristor array,

making the one-transistor one-resistor (1T1R) cell essential. 45,46 Practically, a large number of memristors are deployed in the crossbar array to integrate the synaptic weights and transmit to the neuron devices. However, the undesired sneak path current flows through the unselected cells, causing crosstalk inference between the adjacent memory cells and inducing high energy consumption. With a transistor connected to a memristor in series, when the series transistor is in the on-state, the voltage across the memristor facilitates the resistance state switching. When the series transistor is in the off-state, no voltage drops across the memristor. Therefore, the sneak path current can be effectively suppressed and the precise selection of a specific memristor can be realized. Yet, the additional transistor may complicate the device structure and increase the footprint as displayed in Fig. 1(c).

Without linking with memristors, three-terminal transistor-based devices are also developed for the application of artificial synapses.<sup>44</sup> The array architecture is illustrated in Fig. 1(d). In three-terminal transistor-based synaptic devices, the gate electrode is typically treated as presynaptic terminal for applying the action potential, and the channel conductance can be regulated such that the drain current is equivalent to the postsynaptic signal. Although the three-terminal synaptic transistors need more complex layer stacks than memristors, the artificial synaptic transistors are reported to prevent the sneak path issue and the removal of memristors will facilitate footprint scalability. Additionally, the separation of programming and reading terminals (at the gate and drain, respectively) allows a parallel and selective weight update, 48,49 guaranteeing a robust reversible change and compatibility with CMOS technology. Moreover, they can be extended to multiple gates to receive signals from several inputs jointly and, thus, can experience spatiotemporal effects, which two-terminal devices cannot. 50,51 In terms of the operation mechanism, the two-terminal memristor exhibits the feature of a pinched I-V hysteresis loop. The devices discussed in this Perspective are the three-terminal transistors,

where the source-to-drain current ( $I_D$ ) depends on the gate voltage ( $V_G$ ). Similar to the variable resistive states in the two-terminal memristor, the presence of an  $I_D$ – $V_G$  hysteresis loop is critical for modulating the channel conductance states (related to  $I_D$ ) to emulate the synaptic weight updating process. The mechanism of channel conductance modulation may arise from the capacitance change in the gate dielectrics while applying different polarity of electrical stimulation on the gate electrode. Nevertheless, it is the channel conductance, not the capacitance, which dominates the synaptic functions. Therefore, the synaptic behavior performance can be mimicked well in both two-terminal memristors and three-terminal transistors due to the hysteretic loops in the I–V and  $I_D$ – $V_G$  curves, respectively.

# D. Oxide-based devices for neuromorphic implementation

Three-terminal transistor-based artificial synapses have been demonstrated with organic and inorganic semiconductors as the channel materials. <sup>54–59</sup> In the three-terminal artificial synapses, there exist two fundamental components: the semiconducting channel and gate dielectric layer. For semiconducting channels, the most common organic semiconductors include pentacene, <sup>60</sup> benzothiophene (C<sub>8</sub>-BTBT), <sup>61</sup> and poly(3-hexylthiophene) (P3HT), <sup>62</sup> beneficial for their process maturity and continuity of large-scale film formation. As for 2D materials, such as graphene, <sup>63</sup> MoS<sub>2</sub>, <sup>64</sup> and WSe<sub>2</sub>, <sup>65</sup> can also be employed as the semiconducting channel materials in diverse fields due to their larger atomic utilization, large specific surface, and high charge transport ability. When considering the oxide materials, post-transition metal oxides, for instance, IGZO, <sup>66</sup> In<sub>2</sub>O<sub>3</sub>, <sup>67</sup> and ZnO, <sup>68</sup> are the main materials for semiconducting oxide channels because their conductivity can be modulated by controlling the stoichiometry or defect states.

Regarding the electrolyte layers (i.e., the "gate dielectrics"), hexagonal boron nitride  $^{69,70}$  is an appealing dielectric 2D material with a large bandgap. For the oxide-based dielectrics, high dielectric constant (high-k) binary oxides, such as  ${\rm TaO_x}^{68}$  HfO<sub>x</sub><sup>71</sup> and  ${\rm ZrO_x}^{72}$  are the proper materials because they generally possess large bandgaps and the conduction band offsets for minimizing the leakage current. Moreover, these high-k dielectrics can be grown thicker while maintaining the Equivalent Oxide Thickness (EOT) as SiO<sub>2</sub>, enabling the gate leakage reduction for CMOS technology compatibility.  $^{73,74}$ 

Compared to organic semiconductors, inorganic semiconductors have the advantages of good stability, high carrier mobility, and compatibility with the current silicon process technology. Two groups of inorganic semiconductors are investigated as synaptic transistors: metal oxides and 2D layered materials. The 2D layered materials generally function as the semiconducting channels and they intrinsically possess dangling-bond-free and lattice-mismatch-free properties.<sup>75,7</sup> Also, 2D layered materials have advantages in several aspects, such as high mobility, fast operation speed, and lower switching energy. 77,78 Therefore, in terms of the synaptic characteristics, 2D materials may preferably demonstrate the heterosynaptic plasticity and mimicry of multi-terminal synaptic networks. 79-82 Similar to oxide semiconductors, by polarity combinations of the gate and drain voltage inputs, 2D materials-based synaptic devices can achieve diverse field-effect characteristics to reconfigurable multifunctional logic and neuromorphic capabilities. 83 However, the large-scale deposition, doping process, and

inferior controllability over interface width are still the challenging issues for the practical application of 2D materials.  $^{84-86}$ 

There have been significant advancements made in metal oxide semiconductor thin-film transistors (TFTs) since Hosono first introduced high-mobility oxide TFTs based on amorphous InGaZnO (a-IGZO). In addition to IGZO, some other post-transition metal oxides are the popular candidates to act as the channel layer in the oxide-based synaptic transistors, such as  $\rm In_2O_3,^{67}$  ZnO, IZTO, Moreover, the off-current in oxide TFT is ultralow because of the wide bandgap and low density of state in the forbidden band. This attribute is indispensable to diminish the leakage current for low power and low voltage operation.

Therefore, in this Perspective, we mainly focus on the oxide-based three-terminal artificial synapses for physical neural network applications. We survey the recent research progresses of emerging synaptic transistors fabricated with both an oxide semiconductor channel and oxide dielectrics from the material and device performance perceptions. Based on the charge relocation in dielectrics for gating the channel conductance, four types of devices [Figs. 1(e)–1(h)] are classified and discussed, including oxide electrolyte-gated transistors, ion-doped oxide electrolyte-gated transistors, ferroelectric-gated transistors, and charge trapping-gated transistors. The fundamental physical mechanisms enabling these four types of transistors to be artificial synapses are first discussed, followed by presenting their synaptic performances for neuromorphic computation application. Finally, the prospects and challenges of implementing the three-terminal synaptic transistors in physical neural networks will be evaluated.

## II. OPERATION MECHANISM OF THREE-TERMINAL SYNAPTIC DEVICES

### A. Oxide electrolyte-gated transistors

Among various synaptic transistors, the electrolyte-gated transistor is favorable in attaining the synaptic properties because the development of the electric double layer (EDL) 90,91 brings the transistor to realize the memory and imitation. The non-equilibrium interface oxide charge state has been considered in two-terminal resistive switching devices based on the electrochemical process. 92,93 The charge storage in the dielectric/channel interface induces high carrier density in the channel and presents superior memory retention and transconductance. A schematic cross-sectional illustration of the ZnO/ Ta<sub>2</sub>O<sub>5</sub> transistor<sup>68</sup> is shown in the inset of Fig. 2(a). It was found the peak current during the cyclic voltammetry (CV) measurement strongly depends on the voltage scan rate, suggesting the accumulation of charged oxygen vacancies toward the channel under positive gate bias. A power law relationship<sup>94</sup> of  $i_{peak} = av^b$  between the voltage scan rate and the extracted peak current is fitted shown in Fig. 2(b) and the parameter b is approximately 0.5. This indicates that the Faradaic process-induced diffusion-controlled current involves the diffusion of oxygen vacancies into the channel layer ZnO. A further measurement in Fig. 2(c) depicts the drain current is further while applying a constant drain voltage (2 V) with a scan rate of 0.05 V/s in gate voltage sweep. Notably, the drain current increases abruptly at a gate voltage of 2.4 V, suggesting the electrochemical doping of the ZnO channel by the drifted oxygen vacancies, which is analogous to the case in proton-doped devices. This three-terminal device based



FIG. 2. (a) Cyclic voltammetry (CV) data revealing the electrochemical kinetics of the ZnO devices measured in the gate/insulator/semiconductor/metal geometry. I—V characteristics are acquired at different scan rates for Ta<sub>2</sub>O<sub>5</sub> gated ZnO TFT with a W/L of 200/2.5 μm. (b) A power law relationship between the peak current ( $i_{peak}$ ) of the reduction reaction and the scan rate (v), where b  $\sim$  0.5 implies the current is mainly controlled by solid-state diffusion of the mobile ions in the gate insulator. (c) The transfer characteristic captured at a drain bias of 2 V and using a scan rate of 0.05 V/s revealing an abrupt increase in the on-state conductance around V<sub>GS</sub> = 2.4 V. Reprinted with permission from Pillai et al., ACS Appl. Mater. Interfaces 10, 9782–9791 (2018). Copyright 2018 American Chemical Society. (d) Schematic of the operating mechanism of PCMO-based O-IST. (e)  $I_D$ -V<sub>G</sub> (blue color) and  $J_G$ -V<sub>G</sub> (black color) characteristics of the PCMO O-IST. Read voltage (V<sub>SD</sub>) is set to 0.5 V. (f) Peak current ( $I_{peak}$ )–sweep rate (v<sup>1/2</sup>) fitting curve for various v. Reproduced with permission from Lee et al., Appl. Phys. Lett. 119, 103503 (2021). Copyright 2021 AIP Publishing.

on reversible charge storage is predicted to have promising potential in neuromorphic application.

Since the ionic mobility in the electrolyte plays a critical role in the ion transportation to the active channel, Lee et al. demonstrated how the density of the HfOx electrolyte dielectric layer affects the ion mobility.<sup>59</sup> Figure 2(d) illustrates the schematics of the cross-sectional image of the Pr<sub>0.7</sub>Ca<sub>0.3</sub>MnO<sub>3</sub> (PCMO)-based oxygen-ion synaptic transistor as well as the simplified operating mechanism. The gate stack deposition of HfO<sub>x</sub> (electrolyte)/GdO<sub>x</sub> (reservoir)/W (gate electrode) was conducted by RF sputtering onto the PCMO semiconductor channel. When the negative gate pulse is applied, the oxygen ions in GdO<sub>x</sub> can migrate through HfO<sub>x</sub> and penetrate the PCMO channel, escalating the channel conductance, called potentiation. Conversely, the positive gate pulse extracts the oxygen ions from the channel and causes the depression. This conductance increase and reduction can be illustrated in the I<sub>D</sub>-V<sub>G</sub> characteristic plotted in Fig. 2(e). Compared with the channel resistance, the high resistance of the gate stack is justified by the cyclic voltammogram-based J<sub>G</sub>-V<sub>G</sub> curve, implying that the electrochemical reaction in the PCMO channel incorporated with oxygen ions provides the switching of channel conductance. By altering the working pressure (3, 5, and 15 mTorr) of the sputtered HfO<sub>x</sub> electrolyte, the electrolyte density can be precisely controlled. According to the scan-rate-dependent cyclic voltammetry results for the devices with HfO<sub>x</sub> deposited under working pressure from 3, 5, to 15 mTorr, the  $I_{peak} - v^{1/2}$  fitted curves are shown in Fig. 2(f). The diffusivity of the oxygen ions in the transistors with HfOx sputtered at 5 and 15 mTorr can be remarkably improved by more than  $\sim 900$  and  $\sim 4000$  times as opposed to that of transistor with HfO<sub>x</sub> sputtered at 3 mTorr. Therefore, the ion mobility can be significantly elevated and provide a wider dynamic range in the potentiation and depression properties.

### B. Ion-doped oxide electrolyte-gated transistors

To augment the synaptic characteristics, ion-doped oxide electrolyte-gated transistors are being studied with interest. Ions (e.g., H<sup>+</sup>, Li<sup>+</sup>, Na<sup>+</sup>, and K<sup>+</sup>)<sup>91,96,98,99</sup> in the electrolyte are introduced into the oxide electrolyte to accumulate at the electrolyte/channel interface by gate bias, forming an EDL to modulate the current in the channel layer. Additionally, the penetration of ions from the dielectric electrolyte into the channel may take place while applying a relatively high voltage, further enhancing the channel conductance level based on the electrochemical doping. Li et al. 96 prepared Li-ion doped Al<sub>2</sub>O<sub>3</sub> (AlLiO) thin film as the solid electrolyte in the synaptic transistor. Fig. 3(a) compares the transfer characteristics between Al<sub>2</sub>O<sub>3</sub> with and without Li-ion doping. With the application of backward gate voltage sweep from +4 to -2 V, a clockwise and a counterclockwise hysteresis are observed in In<sub>2</sub>O<sub>3</sub>/Al<sub>2</sub>O<sub>3</sub> TFT and In<sub>2</sub>O<sub>3</sub>/AlLiO TFT, respectively. This can be attributed to the EDL developed due to the accumulation of Li-ion at the In<sub>2</sub>O<sub>3</sub>/AlLiO interface. As the gate voltage sweeps back, the accumulated electrons in the channel layer are retained because of the compensation for the external electric field caused by



FIG. 3. (a) The transfer curves of  $\ln_2 O_3/Al_2 O_3$  TFT and  $\ln_2 O_3/AlLiO$  (Al:Li=3:1) TFT with  $V_G$  sweeping. (b) The capacitance–frequency curves and phase angle of AlLiO (Al:Li=3:1) films. (c) Schematic diagram of electrochemical doping in TFT. (d) The EPSC of  $\ln_2 O_3/AlLiO$  TFT response to one presynaptic pulse with different pulse amplitudes ( $V_D = 0.3 \text{ V}$  and pulse width = 30 ms). Reproduced with permission from Li *et al.*, Adv. Electron. Mater. **6**, 1901363 (2020). Copyright 2020 Wiley-VCH. (e) Schematic diagram of the fabricated Cu-ion-actuated three-terminal synaptic device. (f) The read current measured at 0.5 V from the source to the drain of the  $Cu/HfO_x/WO_x$  stack as a function of the gate pulse. (g) The read current measured at 0.5 V from the source to the drain of the  $Cu/HfO_x/WO_x$  stack as a function of the gate pulse. Reproduced with permission from Kang *et al.*, Appl. Phys. Lett. **119**, 072103 (2021). Copyright 2021 AIP Publishing.

the slow relaxation of Li ions at the dielectric/channel interface. To explore the electrical response of AlLiO, the frequency dependence of the capacitance and phase angle is shown in Fig. 3(b) with ITO/AlLiO/p<sup>+</sup>-Si capacitor. In the low frequency region (f < 100 Hz), the capacitance exhibits a large value (400–500 nF/cm²) and weak dependence on the frequency. In terms of the phase angle,  $|\theta| > 45^{\circ}$  represents the capacitive behavior and correlates with the EDL formation. In the medium frequency (100 Hz < f < 10<sup>4</sup> Hz), the capacitance is strongly affected by the frequency and  $|\theta| < 45^{\circ}$ , implying the resistive behavior owing to the migration of dissociated lithium ions. At high frequency (f > 10<sup>4</sup> Hz), the capacitance gradually decreases and  $|\theta| > 45^{\circ}$ . This refers to the dipolar relaxation in AlLiO oxide electrolyte. The schematic in Fig. 3(c) displays the Li-ion migration toward

the  $\rm In_2O_3/AlLiO$  interface under the gate bias. With a stronger stimulus, the Li ions penetrate into the channel and lead to the long-term intensification of conductance. As shown in Fig. 3(d), the EPSC (excitatory post-synaptic current) slowly recovers to a constant value higher than the initial conductance. With the increased gate pulse amplitude, the EPSC peak value increases and the change in synaptic weight augments from 302% to 1210%. This specifies that the greater pulse amplitude gives rise to a stronger electrochemical doping and strengthens the potentiation effect.

In addition to the alkali mobile ions and oxygen vacancies (or oxygen ions), active ions, including Cu or Ag, can also be regarded as alternative ionic species in the transistor. <sup>97,101</sup> Figure 3(e) shows the schematic illustration of the Cu-ion-driven three-terminal artificial

synapse composed of simple binary oxides in the electrolyte dielectric and channel layer. 97 The WO<sub>3</sub> channel current, serving as the synaptic weight, can be modulated by the voltage exerted on the Cu top gate supplying ions through HfOx electrolyte to the channel interface. By sequentially altering the gate voltage pulse amplitude, there is no distinguishable current change until the gate voltage pulse amplitude is higher than 7 V. The higher gate voltage pulse of 8 V is set as the threshold voltage required to actuate the Cu ions against the channel because of the effectively increased current shown in Fig. 3(f). As the injected Cu ions reach the WO<sub>3</sub> channel layer, the valence state of W will be changed at the interface, causing an enhanced channel current. However, to improve the controllability, the WO<sub>3</sub> sputtered from a W metal target in the Ar/O2 mixed atmosphere is replaced with the WOx deposited by sputtering a WO<sub>x</sub> target with inert Ar gas only. The WO<sub>x</sub> channel shows ten times lower resistance than the WO3 channel and thereby improves the analog synaptic behavior. Figure 3(g) displays the weight updating process with relatively low voltage pulse amplitude of ±3 V in the Cu/HfO<sub>x</sub>/WO<sub>x</sub> stack. Also, as the gate voltage is elevated, the dynamic range of the current is widened with a lower number of input pulses.

### C. Ferroelectric-gated transistors

The ferroelectric-based transistor can achieve multilevel conductance states by applying various amplitude of the bias to control the degree of polarization in the ferroelectric dielectric layer. 102,103 When the electric field is removed, the polarization maintains and each state corresponds to the different conductance level in the channel. Compared to the ferroelectric perovskite oxides and polymers, hafnium oxide (HfO<sub>x</sub>)-based ferroelectric materials, such as aluminumdoped HfO<sub>x</sub> (Al:HfO<sub>x</sub>),<sup>71</sup> zirconium-doped HfO<sub>x</sub> (Zr:HfO<sub>x</sub>),<sup>104</sup> and silicon-doped HfO<sub>x</sub> (Si:HfO<sub>x</sub>), <sup>105</sup> are preferable because of the compatibility with CMOS technology. In addition, an oxide semiconductor as the channel has more advantages than the Si-based channel because the unstable interface between HfO<sub>x</sub> and Si causes the allocation of traps and requires high operating voltage. 106,107 Kim et al. 71 proposed an IGZO-based synaptic transistor using 10 nm thick Al:HfOx film as the gate insulator shown in Fig. 4(a). Part of Hf in the orthorhombic phase (o-phase) of HfO<sub>x</sub> is replaced with Al. The upward/downward polarization switching depends on the movement of negatively charged oxygen ions, inducing the accumulation or depletion of electrons in the IGZO channel. To confirm the ferroelectric characteristics, the polarization-voltage (P-V) measurements are carried out in the ITO/Al:HfO<sub>x</sub>/W structure. Figure 4(b) shows the remnant polarization and coercive voltage increase with the increased sweep range. There are multiple domains in the Al:HfO<sub>x</sub> layer and only when the applied voltage is higher than the coercive voltage in the domain will the polarization switching takes place. Moreover, the capacitance-voltage (C-V) curve in Fig. 4(c) reveals the charge response according to the applied voltage and displays a symmetric curve in forward and reverse sweep. For the artificial synapse, symmetric and linear weight updates during potentiation and depression are decisive to the learning accuracy. To examine the accuracy, two types of voltage waveform are examined in the study of Kim et al.<sup>58</sup> First, in Scheme A, 16 positive  $(+3.5 \text{ V}, 10 \mu\text{s})$  and 16 negative  $(-4 \text{ V}, 10 \mu\text{s})$  gate pulses are applied successively for conductance increase and decrease (not shown here). The other gate voltage waveform, Scheme B, contains a pulse train of positive incremental amplitude (2.5-4.075 V with step of 25 mV, and

64 pulses) and negative decreasing amplitude (-3 to -4.575 V with a step of (-25 mV and 64 pulses) with a fixed pulse width of 100  $\mu$ s. A more linear analog conductance change and larger dynamic range are found in the pulse applied with Scheme B, as shown in Fig. 4(d). Consequently, Fig. 4(e) shows the image recognition accuracy in the experimental data of Scheme B (93.1%) is much closer to the ideal neural network (94.1%) than Scheme A (10.1%) is.

### D. Charge trapping-gated transistors

In contrast to the excitatory synapse, the inhibitory synaptic functions were realized by the carrier trapping event under gate bias stimuli. Figure 5(a) shows the transfer characteristics of a floatinggate-type IGZO synaptic transistor with Al<sub>2</sub>O<sub>3</sub>/ITO/Al<sub>2</sub>O<sub>3</sub> stack. The forward sweep was conducted from  $-V_{G,max}$  to  $+V_{G,max}$  followed by the reverse sweep. A clockwise hysteresis was observed and the hysteresis window tended to be greater with an increase in the gate voltage sweep range. These results can be ascribed to the ITO trapping layer in the floating gate. The 10 nm-thick ITO with narrower bandgap compared with the Al<sub>2</sub>O<sub>3</sub> forms a quantum well where electrons can be trapped easily. The  $\mathrm{Al_2O_3}$  of 6 nm between the ITO and channel layer IGZO was designed to get the electrons tunneling into the ITO, while the bottom blocking oxide Al<sub>2</sub>O<sub>3</sub> of 30 nm served as the blocking layer to suppress the trapped electrons from emitting into the gate electrode. Figure 5(c) shows the current response to a positive gate voltage. After the stimulus, the current gets smaller than the initial one because of the electrons trapped in the ITO layer as shown graphically in

Another sandwich-stack (SS) structure similar to the floatinggate-type transistor was proposed by the study of Yang et al. 108 The IGZO synaptic transistors are fabricated using the oxygen-deficient HfO2 (OD-HfO2) as the gate dielectric enwrapped with an HfOxNv ultrathin layer. With the assistance of a ferroelectric OD-HfO<sub>2</sub> layer, the electron trapping/releasing process can be enhanced and lead to the carrier concentration difference in the IGZO layer when applying gate bias pulse. The working mechanism is shown in Fig. 5(d). When a negative voltage pulse is applied to the gate electrode, the electrons are released into the IGZO. Simultaneously, coupled with the assistance of ferroelectric polarization, the movement of released electrons further increases the channel conductance. On the contrary, the positive gate pulse enables the accumulated electrons to be trapped at the interface or injected into the OD-HfO2 layer. In addition, the reverse polarization direction in the OD-HfO2 layer attracts more electrons toward the interface and causes them to be trapped more. Therefore, the channel current decreases.

# III. SYNAPTIC FUNCTIONS AND NEUROMORPHIC COMPUTING

### A. Short-term synaptic plasticity

In chemical biological synapses, the connection strength between two adjacent neurons is called synaptic plasticity. Synaptic plasticity refers to the activity-dependent modification and plays a central role in incorporating the immediate memory to persistent memory. <sup>109</sup> Short-term plasticity (STP), short-term memory (STM) to long-term memory (LTM) transition, long-term plasticity (LTP), and potentiation/ depression (P/D) weight-updating are the fundamental and important synaptic functions. The electrolyte-gated transistors can realize STP (PPF and high-pass filter), while the ion-doped oxide electrolyte-gated



FIG. 4. (a) Schematic illustrations of FeTFT for the synaptic devices and mechanism of polarization switching in terms of the lattice structure. (b) P\_V hysteresis curve of the MFM capacitors with a sweep voltage ranging from ±2to ±5 V. (c) C-V curve of the MFM capacitors. Reprinted with permission from Kim et al., ACS Appl. Mater. Interfaces. 13, 52743–52753 (2021). Copyright 2021 American Chemical Society. (d) Potentiation and depression characteristics of the FeTFT using incremental pulses (Scheme B). (e) Simulated recognition accuracy of the neural network using an ideal device and the FeTFT with Scheme A/B. Reproduced with permission from Kim et al., Appl. Phys. Lett. 118, 032902 (2021). Copyright 2021 AIP Publishing. 58

transistors are suitable to reveal STM-to-LTM transition. The ferroelectric-gated transistors and charge trapping-gated transistors are feasible to emulate LTP. Finally, to achieve the P/D weight-updating process in the neural network, the charge trapping-gated transistors are considered due to the fast carrier injection governed by Fowler–Nordheim tunneling and the conductance state can be continually modified and last for a long time.

Figure 6(a) presents the schematic illustration for the resemblance of the synapse and In<sub>2</sub>O<sub>3</sub>/Gd<sub>2</sub>O<sub>3</sub> TFT.<sup>67</sup> To emulate the

synaptic signal transmission, the gate electrode and drain electrode are considered as pre-synapse and post-synapse, respectively. The response of the drain current while applying the  $V_G$  pulse can be analogous to the EPSC. To demonstrate the short-term synaptic plasticity (STP), paired-pulse facilitation (PPF) is a typical character to be examined. <sup>110</sup> In a biological nerve system, PPF is an essential feature for decoding the temporal information, which is manifested as an enhancement of the post-synaptic potential. When two identical stimuli are applied to the device, the second current response will be larger



FIG. 5. (a) Transfer characteristics of the synaptic transistor measured under different V<sub>GS</sub> sweeping ranges (from  $-V_{GS,max}$  to V<sub>GS,max</sub> and then back) at V<sub>DS</sub> = 2.0 V. (b) Band diagrams of the floating-gate synaptic transistor under negative and positive V<sub>GS</sub>, respectively. Reproduced with permission from He *et al.*, J. Phys. D: Appl. Phys. 53, 215106 (2020). Copyright 2020 IOP Publishing.<sup>66</sup> (c) The spike response to a high positive gate electrical pulse (4.0 V, 25 ms). (d) Band diagrams of the devices at negative and positive gate voltages, respectively. Reproduced with permission from Yang *et al.*, Appl. Phys. Lett. 115, 022902 (2019). Copyright 2019 AIP Publishing.<sup>108</sup>

than the first one. As shown in Fig. 6(b), the second response of EPSC ( $A_2=0.35~\mu A$ ) is apparently higher than the first response ( $A_1=0.24~\mu A$ ) and the ratio of  $A_2$  to  $A_1$  is defined as the PPF index. As the interval time between the two spikes is shortened varying from 1000 to 50 ms, the PPF index will increase due to the enhancement of the second EPSC. This facilitation shown in Fig. 6(c) can be fitted with a double exponential decay function:  $^{111}$ 

PPF index = 1 + 
$$C_1 \exp\left(\frac{-\Delta t}{\tau_1}\right)$$
 +  $C_2 \exp\left(\frac{-\Delta t}{\tau_2}\right)$ , (1)

where the time decay constants  $\tau_1$  and  $\tau_2$  are of about 6 and 125.7 ms, respectively, it corresponds to the decay timescale in biological synapses. In addition to the PPF, STP can also be elicited by different temporal patterns of activity at particular synapses. Therefore, this differential frequency dependence gives rise to differing post-synaptic responses.  $^{112}$  The EPSC response in Fig. 6(d) displays the final current increases with the frequency and the plot of EPSC gain  $(A_6/A_1)$  is gradually enhanced when the frequency rises as shown in Fig. 6(e). This result correlates with the frequency-dependent synaptic performance and makes the  $In_2O_3/Gd_2O_3$  TFT feasible as a dynamic synaptic high-pass filter for information transmission.  $^{113}$ 

### B. Long-term synaptic plasticity

Long-term synaptic plasticity (LTP) is the primary mechanism for learning and memory in the nervous system. <sup>109,117</sup> The experiment by Bliss *et al.* reported enhanced activation of excitatory synapses on the hippocampus led to increased synaptic strength and could last for hours or days. <sup>118</sup> This concept can be embodied in the synaptic devices to realize the emulation of the neural system. Figure 7(a) shows the

PSC of the proton-doped SiO<sub>2</sub> insulator gated IGZO-based synaptic transistor after applying various numbers of gate pulses (1 V and 10 ms). 114 After the voltage pulse stimuli, the protons are driven toward the IGZO/SiO<sub>2</sub> interface and slowly return to equilibrium. The peak value of PSC increases and the decay process extends further while raising the pulse number. Figure 7(b) shows the PSC peak value and retention time ( $\Delta I_p$  and  $\tau$ ) as a function of the pulse number, demonstrateing the short-term memory (STM) and long-term memory (LTM) consolidation. When the pulse height is strengthened to 7 V, the current is significantly elevated, as shown in Fig. 7(c). In addition to an evidently higher PSC peak value, the longer retention in current is observed. Some protons intercalated into the channel IGZO cause the current increase and remain for a longer time compared to the situation with a gate voltage pulse of 1 V. The transition from short-term memory to long-term memory can be manifested in Fig. 7(d), where  $\tau$  increases from 30 to  $3.1 \times 10^4$  ms with the increasing pulse number from 1 to 100. Based on the above-mentioned experiments, the IGZO/SiO<sub>2</sub> synaptic transistors are configured in a 3 × 3 array. Figure 7(e) illustrates the memory retention behavior encoded by a single pulse (1 V and 500 ms) to write the "T" pattern into the synaptic array. The "T" pattern at t = 0 s is represented in pure purple. Nevertheless, the purple color is gradually faded to white within 5 s due to the poor retention. To obtain a longer retention, the encoded single pulse is enhanced to 8 V height with 500 ms. In Fig. 7(f), despite the purple "T" pattern gently fading away after the writing process, it lasts much longer than the 1 V pulse does. This is well recognizable even after 500 s.

In terms of the charge trapping-gated device, the STM-to-LTM transition, for example, can be also realized in the Al nanoparticle-embedded-IGZO synaptic transistor. Consecutive gate pulses  $(-5\,\mathrm{V}$ 



FIG. 6. (a) Schematic diagram of the neural synapse and  $ln_2O_3/Gd_2O_3$  TFT. (b) Paired-pulse facilitation (PPF) property of the excitatory postsynaptic current triggered by two presynaptic pulses ( $V_{Pulse} = 3$  and  $V_D = 0.5$  V). (c) Plots of PPF with a presynaptic interval time ( $\Delta t$ ) varying from 50 to 1000 ms. (d) The EPSC of the  $ln_2O_3/Gd_2O_3$  TFT response to the six presynaptic pulses with different pulse frequencies. (e) Plots of  $A_6/A_1$  of EPSC response to the different stimulus ( $V_{Pulse} = 3$ ,  $V_D = 0.5$  V, pulse width = 200 ms). Reprinted with permission from Zhou *et al.*, ACS Appl. Mater. Interfaces. 12, 980–988 (2020). Copyright 2020 American Chemical Society. Fig. (b) Paired-pulse facilitation (PPF) property of the excitatory postsynaptic current triggered by two presynaptic pulses.

with 10 ms pulse width and 90 ms time interval) are applied to the synaptic transistor and the EPSC peak values grow continuously as the input pulse number increases as shown in Fig. 7(g).<sup>115</sup> Meanwhile, the long-term retention characteristics are achieved and indicated in the finally monitored currents triggered by the increasing pulse number. Also, in the ferroelectric-based device, the IGZO-based synaptic transistor gated by the PbZr<sub>0.2</sub>Ti<sub>0.8</sub>O<sub>3</sub> (PZT) ferroelectric layer is proposed to examine the effect of polarization on LTP behavior.<sup>116</sup> Figures 7(h) and 7(i) show that the synaptic weight (i.e.,

the channel conductance) can be modulated by controlling the pulse amplitude applied to the gate terminal. A narrow pulse width of 50  $\mu s$  with smaller voltage pulse leads to a sharp current increase but is not maintained. With the enhanced pulse amplitude and extension of pulse width to 500  $\mu s$ , a higher current peak is obtained and results in a sustained conductance change lasting much longer. These time-dependent learning mechanisms are essential for matrix multiplication in ANNs because they are required to keep the weight constant until the next update occurs.



FIG. 7. (a)-(d) Memory behavior under different spiking numbers. (a) and (c) memory retention curves with varied pulse numbers (1, 10, and 100). (b) and (d) PSC peak value and memory retention time as a function of the applied gate pulse number. The pulse height is 1 V for (a) and (b) and 7 V for (c) and (d). (e) and (f) Pattern learning and memorizing behaviors. The pattern is represented in color from pure white to pure purple, which is encoded by the conductance value. The value is normalized by the PSC peak value under a single pulse of 500 ms with pulse heights of (e) 1 and (f) 8 V. Reproduced with permission from Fu et al., Appl. Phys. Lett. 120, 252903 (2022). Copyright 2022 (g) Transition behavior from STM to LTM regimes. Reproduced with permission from Kim et al., Adv. Electron. Mater. 6, 1901072 (2020). Copyright 2020 (h) Tunable short-term plasticity with different spike widths. (i) Tunable long-term plasticity with different spike widths. Reproduced with permission from Zhong et al., Appl. Phys. Lett. 117, 092903 (2020). Copyright 2020 AIP Publishing.

### C. Neuromorphic computing

Realization of multi-states in synaptic strength on the basis of long-term potentiation (LTP) and long-term depression (LTD) is a requisite condition for the artificial neuromorphic computing. 109,120 Figure 8(a) shows the conductance modulation properties of IGZO/ HfZrO<sub>x</sub>-based ferroelectric synaptic TFT (FeTFT). 119 A series of pulses with incremental amplitude (from 2.7 to 4.3 V with 25 mV/step and 10 ms pulse width), and successive pulses of decreasing amplitude (from -2 to -3.6 V with 25 mV/step and 10 ms pulse width) are applied to the gate for potentiation and depression, respectively. The conductance (G) of FeTFT is read at V<sub>G</sub> of -1 V and V<sub>D</sub> of 1 V after the stimulation of each pulse with G<sub>max</sub>/G<sub>min</sub> ratio of 14.4. The linearity is evaluated by the following equation:

$$G_p = B(1 - e^{-\frac{P}{A_p}}) + G_{\min},$$
 (2)

$$G_d = -B(1 - e^{-\frac{P - P_{max}}{A_d}}) + G_{max},$$
 (3)

$$G_{d} = -B \left( 1 - e^{-\frac{p - p_{\text{max}}}{A_{d}}} \right) + G_{\text{max}}, \tag{3}$$

$$B = \frac{G_{\text{max}} - G_{\text{min}}}{1 - e^{\frac{-p_{\text{max}}}{A_{p,d}}}}, \tag{4}$$

where G<sub>p</sub> and G<sub>d</sub> are the conductance states at the P<sup>th</sup> pulse during potentiation and depression, respectively. The P<sub>max</sub> is the pulse number corresponding to G<sub>max</sub>, and A represents the linearity factor of the potentiation and depression processes. The fitted values are  $A_p = -0.8028$  and  $A_d = -0.6979$ , indicating that the FeTFT possesses good linearity in weight update measurement.

An ANN is constructed according to the experimentally measured LTP/LTD of this FeTFT to demonstrate the supervised learning. A 20 × 20 image pixels of handwritten digits from the "Modified National Institute of Standards and Technology (MNIST)" dataset is the input dataset for training. 122 For simulation, the neural network consists of two-layer multilayer perceptron (MLP)<sup>123</sup> There are 400 input neuron nodes, 100 hidden neuron nodes, and ten output nodes as shown in Fig. 8(b). The  $20 \times 20$  MNIST data correspond to the 400 input neurons and the ten output neurons classify the digits (0-9) from the input layer. At each epoch, 8000 patterns are selected randomly from 60 000 images during the training process followed by another 10 000 tested images to acquire sufficient accuracy. The accuracy after 125 training epochs displayed in Fig. 8(c) achieves 91.1% which is comparable to the ideal neural network of 94.1%. This high accuracy stems from the 64-level separated conductance states, good weight tuning linearity, low cycle-to-cycle variation, and practicable Gmax/Gmin ratio (14.4).

Generally, ANN only considers the static synaptic weight without temporal properties. In contrast, the spike neural network (SNN) exhibits low power consumption based on the dynamic binary spiking



**FIG. 8.** (a) Potentiation and depression properties of the ferroelectric thin-film transistor with incremental pulse scheme. (b) Schematic illustration of the two-layer multilayer perceptron neural network. (c) Simulated pattern recognition accuracy of the two-layer multilayer perceptron neural network based on the ferroelectric thin-film transistors compared to an ideal neuromorphic device. Reprinted with permission from Kim *et al.*, Nano Lett. **19**, 2044–2050 (2019). Copyright 2019 American Chemical Society. (d) ANN algorithm and SNN algorithm function diagram. (e) SNN algorithm weight update diagram. (f) STDP response based on K<sup>+</sup> doped AlO<sub>x</sub> synaptic devices. (g) Image recognition rate of SNN algorithm. (h) Results of training the SNN at different stages using the MNIST dataset. Via the generation characteristics of the SNN, the image is reconstructed using the training weights connected to each output neuron to view the learning situation of the network. Reproduced with permission from Cao *et al.*, J. Mater. Chem. C **10**, 3196 (2022). Copyright 2022 Royal Society Chemistry. (a) ANN and the produced with permission from Cao *et al.*, J. Mater. Chem. C **10**, 3196 (2022). Copyright 2022 Royal Society Chemistry.

inputs as a function of time. 124 The neural nodes in SNN transmit spatiotemporal information to update the synaptic weight and correlates with the formation of associative memory. 125 The distinction between ANN and SNN is illustrated in Figs. 8(d) and 8(e). 91 Compared with the non-linear activation function in ANN, the information in SNN is encoded as sparse binary signals and abides by the all-or-nothing rule in reply to the input signal. SNN often refers to as the "thirdgeneration" neural network owing to its potential for noise resiliency, computing energy efficiency, and more biologically realistic imple-To employ the SNN simulator, the spike timing mentation.1 dependent plasticity (STDP) behavior serves as the critical learning rule and could be emulated in the InO<sub>x</sub>/K<sup>+</sup> doped AlO<sub>x</sub> synaptic transistor, which resembles the strength of neural connections in biological process. The change in the synaptic weight  $(\Delta \omega)$  is defined as (G<sub>Post</sub>-G<sub>Pre</sub>)/G<sub>Pre</sub>, where G<sub>Pre</sub> and G<sub>Post</sub> are the conductance level

after the pre- and post-synaptic stimuli, respectively.  $\Delta\omega$  depends on the relative timing of the pre-synaptic and post-synaptic input action potential. If the pre-synaptic pulse precedes the post-synaptic pulse  $(\Delta t>0)$ , the connection strength could be strengthened; in contrast, the connection weakens as the sequence is reversed and causes the depression. The STDP ruled weight change at different timings and sequences is shown in Fig. 8(f). From the SNN algorithm, the result of the image recognition rate reaches 86% [shown in Fig. 8(g)] through the experimental LTP/LTD characteristics in STDP. In Fig. 8(h), after training by the MNIST dataset, all synaptic weights are associated with a particular neuron. The variable threshold is calculated through the number of involved activations and denoted as the red line in the figure. It can be observed that the inset diagram becomes distinct and reveals the success in the image recognition by the trained weight matrix.

### IV. PERSPECTIVE DIRECTION AND CHALLENGE

To fully realize the hardware implementation of neuromorphic computing and perceptron devices, a host of challenges must be overcome in both scientific and engineering aspects. Building a brain-like computing paradigm still has a long way to go. The fundamental breakthrough lies in the joint efforts from the materials science, chemical/physical dynamics, mathematic model, circuit design, and other disciplines.

We reviewed the recent progress of oxide-based synaptic transistors based on different working principles. The oxide electrolyte-gated and ion-doped oxide electrolyte-gated transistors are prone to reveal the STP, including the PPF and high-pass filter. Oxide electrolytegated transistors have low operating voltage, linear conductance modulation characteristics, and demonstrate multiple synaptic functions. However, the dynamic range in weight updating and retention is limited, restricting their further application. Ion-doped oxide electrolytegated transistors enlarge the dynamic range and retention time. Due to the doped ions (i.e., alkali ions) in the oxide electrolyte-gated dielectrics, the formation of the electric double layer and the electrochemical doping process occur between the channel and dielectric layers, contributing to the transition from STM to LTM. Yet, the reactive alkali ions such as Li<sup>+</sup> are not compatible with the CMOS processes. On the other hand, the emulation of long-term synaptic plasticity (LTP) is an advantage of the ferroelectric-gated and charge trapping-gated synaptic transistors based on the polarization of ferroelectric dielectrics and floating gate, respectively. Ferroelectric-gated transistors have an edge on gradual conductance modulation, fast operation speed, and longterm retention time. Nevertheless, because of the nonvolatile memory characteristics, the emulation of STP is difficult. Additionally, the fabrication of a high-quality ferroelectric layer with multi-domain features is challenging in a large-scale array. Another complex matter is the application of an incremental pulse scheme to obtain a linear and wide conductance modulation complicates the peripheral circuit. The charge trapping-gated transistor exhibits good retention and reliability, but the voltage required for Write/Erase is high and consumes more power in the system. In addition, the floating-gate-type transistors take up a larger area and increase the manufacturing complexity due to the sandwich structure.

The synaptic transistors discussed in this Perspective have their own opportunities and obstacles in various synaptic functionalities. First, the tradeoffs are found in all four types of the transistors for emulating both STP and LTP. In view of the CMOS technology compatibility, the ferroelectric-gated transistors are the promising artificial synapses; however, they have difficulty in demonstrating STP because of the nonvolatile memory characteristics. To combine the STP and LTP characteristics, the gate dielectric with the mixed mechanism of ferroelectric and ion-doped oxide electrolyte is worthy of future exploration because it will enable the transistor to demonstrate the synaptic functions more comprehensively.

Overall, the fundamental mechanism requiring more attention is the ferroelectric-gated transistor. FeFETs feature a wide dynamic range of conductance modulation with high bit resolution, fast operation speed and low programming power. More importantly, the CMOScompatible processes endow FeFET with promising potential for hardware implantation. Recently, FinFET (or tri-gate) technology has replaced planar CMOS technology for down-scaling purposes. The FinFeFET has been reported and the overall footprint is scaled down to  $0.002\,\mu\text{m}^2$  area. Therefore, the ferroelectric-gated synaptic transistors are the favorable synaptic element for large-scale integrated neuromorphic hardware implementation.

The pulse duration for modulating the synaptic transistor channel conductance falls in the range of milliseconds to microseconds, 1 while it is microseconds or even lower to nanoseconds for the memristors. 130 Two factors account for this difference. First, in most reports, the transistor channel lengths are greater than a few micrometers. On the contrary, the active layer thicknesses of the memristors are in a nanometer scale. Second, the conductance variation in synaptic transistors arises from the channel carrier concentration modulation induced by the field-effect through the electrolyte-gated dielectric layer. For the two-terminal memristors, the conductance of the active layer is immediately affected by the electric field applied to it. Therefore, the modulation response of the electrical conductance to the stimulating pulses is indeed slower in synaptic transistors as compared to the memristors. To improve the operation speed of the three-terminal artificial synapses, the down-scaling of the transistor dimensions, especially decreasing the channel length and dielectric thickness, will be immediately effective (if the leakage current is properly restricted). Additionally, to increase the gate control on the channel, multi-gate transistors<sup>51</sup> and ultimately the GAA<sup>131</sup> (gateall-around) field effect transistors have high potential to improve the speed of the three terminal synaptic transistors. These complex structures may not be easily realized in academic laboratories but can be feasibly implemented in the IC fabs once the functionalities of threeterminal artificial synapses are matured.

Apart from the pros and cons, the development of multiterminal devices to increase the synaptic functionality per unit area has also been regarded as a scaling issue for efficiency. However, multi-terminal synaptic transistors are rarely found in oxide-based devices. Compared to the ionic liquid or polymer electrolyte, oxide dielectrics suffer from poor ionic conductivity, contributing to a lower specific capacitance. 132 This might be the reason why few lateral-gate or multi-gate devices are demonstrated in oxide-based synaptic transistors. Consequently, improving the device functionality by virtue of the advantages in multi-terminal synaptic transistors should be an issue of attention for future research. Also, it is expected synaptic devices will be implemented in the field of wearable smart chips and health monitoring components, so the properties of flexibility, stretchability, and biocompatibility must be considered. Nevertheless, unlike organic synaptic transistors, studies regarding the flexible devices based on oxide materials are still limited. 110

In addition, although essential synaptic functions are taken into account in numerous types of transistors, the biological neuron information processing functions based on the computational LIF (leaky-integrate and fire) model have scarcely been reported in oxide-based transistors. The "fire" action of LIF may be difficult to achieve by pulsing gate voltage and it will rely on the two-terminal threshold-switching memristors. Moreover, since the number of synaptic connections is around 10<sup>15</sup>, the arrangement of the devices is a huge task. Each type of artificial synapses has their own opportunities but also faces obstacles in the realization of brain-like computing hardware. A further comprehension of the physical mechanisms of these emerging oxide-based synaptic transistors will benefit their device uniformity and reliability. Together with the 3D integration technique, the brain-inspired chips packaged with high-density neuromorphic

devices will be more process-efficient on a larger scale and reveal the significance for long-term development.

Exploitation of neuromorphic computing and engineering involves multiple disciplinary studies. In aspects of the materials and device performance, the channel conductance regulation in response to the electrical pulse reveals analog modulation and complex switching dynamics, enabling the emulation of brain-inspired learning rules. We have summarized these in the manuscript and the abovementioned discussion.

For the hardware circuit design, the key element lies in the non-von Neumann architecture. The synaptic module consists of densely packed crossbar array, where the cross point between each column and row sets up an artificial synapse. All the regulative synaptic weights in the matrix are integrated by multiply accumulate operation and transmit to neuronal module, performing the in-parallel computing efficiently. This significant research effort targets the attainment of large-scale neural network circuit deployment. Regardless of spiking or non-spiking networks, the matrix-vector multiplication (MNM) utilizes Ohm's and Kirchhoff's laws and allows high real-time processing speed. However, the challenge should be the mixed analog and digital computation, which might require a large number of analog-digital converters to carry out the hybrid integration of front-end CMOS technology and synaptic devices.

In addition, the neuromorphic algorithms are the core of training the neural network. With the evolution of neural network models, the third-generation spiking neural network (SNN) model employs spiking data and time as a computational resource. This algorithm is bio-plausible and emulates how biology acquires knowledge efficiently, which needs investigation in neuroscience. The fundamental issue arises in understanding the information encoding and process through the spatiotemporal signal propagation. The device response to the assorted spatiotemporal signals is a fundamental material dynamic issue at the atomic scale that is yet to be explored.

Based on the above-mentioned discussion, to advance the field of neuromorphic hardware, the integration of multiple disciplines, including materials science, peripheral circuitry, computation science, and neuroscience, must be investigated.

### V. SUMMARY

In summary, brain-inspired computing based on neuromorphic devices utilizing oxide materials has made great stride. For implementing in-memory computing, three-terminal synaptic devices feature the recommended metrics, including the size for integration, number of states, linearity and symmetry, switching energy, write/read speed, state retention, etc. These desired characteristics need to be further explored for faithful biomimetic dynamic computing. Accordingly, the priority efforts will be devoted to developing the materials and understanding the working principle of artificial synapses. In this Perspective, we review the recent progress of oxide-based threeterminal artificial synapses for physical neural network application. Four types of transistors classified by their gating mechanisms are discussed: oxide electrolyte-gated transistor, ion-doped oxide electrolytegated transistor, ferroelectric-gated transistor, and charge trapping-gated transistor. One type of transistors can take precedence over other types of transistors, determined by the particular demand for the application. Although some challenges remain, the combination of the interdisciplinary field such as materials engineering, chemical/physical science, computer science, and peripheral circuit design will achieve the breakthroughs in the scope of brain-inspired computing as well as in the biomimetic design, such as robotics and prosthetics.

#### **ACKNOWLEDGMENTS**

The authors appreciate the financial support from the National Science and Technology Council of Taiwan (Project Nos. MOST 109-2221-E-006-110-MY3 and MOST 109-2221-E-006-114-MY3).

# AUTHOR DECLARATIONS Conflict of Interest

The authors have no conflicts to disclose.

#### **Author Contributions**

**Kuan-Ting Chen:** Conceptualization (equal); Investigation (lead); Validation (equal); Visualization (lead); Writing – original draft (lead); Writing – review & editing (equal). **Jen-Sue Chen:** Conceptualization (equal); Funding acquisition (lead); Project administration (lead); Resources (lead); Supervision (lead); Validation (equal); Writing – original draft (supporting); Writing – review & editing (equal).

#### **DATA AVAILABILITY**

Data sharing is not applicable to this article as no new data were created or analyzed in this study.

#### **REFERENCES**

- <sup>1</sup>S. Kummar, B. Bhushan, and S. Bhatia, in *New Trends and Applications in Internet of Things (IoT) and Big Data Analytics*, edited by R. Sharma and D. Sharma (Springer International Publishing, Cham, 2022), p. 225.
- <sup>2</sup>S. A. Hashmi, C. F. Ali, and S. Zafar, "Internet of things and cloud computing-based energy management system for demand side management in smart grid," Int. J. Energy Res. 45, 1007 (2021).
- <sup>3</sup>B. Chander, S. Pal, D. De, and R. Buyya, in *Artificial Intelligence-Based Internet of Things Systems*, edited by S. Pal, D. De, and R. Buyya (Springer International Publishing, Cham, 2022), p. 3.
- <sup>4</sup>H. R. Willsey, C. R. T. Exner, Y. Xu, A. Everitt, N. Sun, B. Wang, J. Dea, G. Schmunk, Y. Zaltsman, N. Teerikorpi, A. Kim, A. S. Anderson, D. Shin, M. Seyler, T. J. Nowakowski, R. M. Harland, A. J. Willsey, and M. W. State, "Parallel in vivo analysis of large-effect autism genes implicates cortical neurogenesis and estrogen in risk and resilience," Neuron 109, 788 (2021).
- <sup>5</sup>P. R. Hof, G. Kidd, J. DeFelipe, J. de Vellis, M. A. Gama Sosa, G. A. Elder, and B. D. Trapp, in *Fundamental Neuroscience (Fourth Edition)*, edited by L. R. Squire, D. Berg, F. E. Bloom, S. du Lac, A. Ghosh, and N. C. Spitzer (Academic Press, San Diego, 2013), p. 41.
- <sup>6</sup>A. K. Jain, J. Mao, and K. M. Mohiuddin, "Artificial neural networks: A tutorial," Computer **29**, 31 (1996).
- <sup>7</sup>K. P. Sudheer, A. K. Gosain, and K. S. Ramasastri, "A data-driven algorithm for constructing artificial neural network rainfall-runoff models," Hydrol. Processes 16, 1325 (2002).
- <sup>8</sup>M. Cui and D. Y. Zhang, "Artificial intelligence and computational pathology," Lab. Invest. 101, 412 (2021).
- <sup>9</sup>J. Backus, "Can programming be liberated from the von Neumann style?," Commun. ACM 21, 613 (1978).
- <sup>10</sup>A. Jaiswal, I. Chakraborty, A. Agrawal, and K. Roy, "8T SRAM cell as a multibit dot-product engine for beyond von Neumann computing," IEEE Trans. VLSI Syst. 27, 2556 (2019).
- <sup>11</sup>A. Agrawal, A. Jaiswal, C. Lee, and K. Roy, "X-SRAM: Enabling in-memory Boolean computations in CMOS static random access memories," IEEE Trans. Circuits Syst. I I. 65, 4219 (2018).

- <sup>12</sup>C. A. Mead and M. A. Mahowald, "A silicon model of early visual processing," Neural Networks 1, 91 (1988).
- <sup>13</sup>C. Mead, "Neuromorphic electronic systems," Proc. IEEE 78, 1629 (1990).
- <sup>14</sup>C. A. Mead, X. Arreguit, and J. Lazzaro, "Analog VLSI model of binaural hearing," IEEE Trans. Neural Networks 2, 230 (1991).
- <sup>15</sup>C. A. Mead, Analog VLSI and Neural Systems (Addison-Wesley, 1989).
- <sup>16</sup>C. Diorio, P. Hasler, A. Minch, and C. A. Mead, "A single-transistor silicon synapse," IEEE Trans. Electron Devices 43, 1972 (1996).
- <sup>17</sup>A. Sebastian, A. Pannone, S. Subbulakshmi Radhakrishnan, and S. Das, "Gaussian synapses for probabilistic neural networks," Nat. Commun. 10, 4199 (2019).
- <sup>18</sup>Y. Li and K.-W. Ang, "Hardware implementation of neuromorphic computing using large-scale memristor crossbar arrays," Adv. Intell. Syst. 3, 2000137 (2020).
- 19 D. V. Christensen, R. Dittmann, B. Linares-Barranco, A. Sebastian, M. Le Gallo, A. Redaelli, S. Slesazeck, T. Mikolajick, S. Spiga, S. Menzel, I. Valov, G. Milano, C. Ricciardi, S.-J. Liang, F. Miao, M. Lanza, T. J. Quill, S. T. Keene, A. Salleo, J. Grollier, D. Marković, A. Mizrahi, P. Yao, J. J. Yang, G. Indiveri, J. P. Strachan, S. Datta, E. Vianello, A. Valentian, J. Feldmann, X. Li, W. H. P. Pernice, H. Bhaskaran, S. Furber, E. Neftci, F. Scherr, W. Maass, S. Ramaswamy, J. Tapson, P. Panda, Y. Kim, G. Tanaka, S. Thorpe, C. Bartolozzi, T. A. Cleland, C. Posch, S. Liu, G. Panuccio, M. Mahmud, A. N. Mazumder, M. Hosseini, T. Mohsenin, E. Donati, S. Tolu, R. Galeazzi, M. E. Christensen, S. Holm, D. Ielmini, and N. Pryds, "2022 roadmap on neuromorphic computing and engineering," Neuromorph. Comput. Eng. 2, 022501 (2022).
- <sup>20</sup>W. H. Qian, X. F. Cheng, J. Zhou, J. H. He, H. Li, Q. F. Xu, N. J. Li, D. Y. Chen, Z. G. Yao, and J. M. Lu, "Lead-free perovskite MASnBr<sub>3</sub>-based memristor for quaternary information storage," InfoMat 2, 743 (2020).
- <sup>21</sup>J. Gong, H. Yu, X. Zhou, H. Wei, M. Ma, H. Han, S. Zhang, Y. Ni, Y. Li, and W. Xu, "Lateral artificial synapses on hybrid perovskite platelets with modulated neuroplasticity," Adv. Funct. Mater. 30, 2005413 (2020).
- <sup>22</sup>R. A. John, N. Shah, S. K. Vishwanath, S. E. Ng, B. Febriansyah, M. Jagadeeswararao, C. H. Chang, A. Basu, and N. Mathews, "Halide perovskite memristors as flexible and reconfigurable physical unclonable functions," Nat. Commun. 12, 3681 (2021).
- <sup>23</sup>Y. Duan, H. Gao, M. Qian, Y. Sun, S. Wu, J. Guo, M. Yang, X. Ma, and Y. Yang, "In-depth understanding of physical mechanism of the gradual switching in AlO<sub>x</sub>N<sub>y</sub>-based RRAM as memory and synapse device," Appl. Phys. Lett. 120, 263504 (2022).
- <sup>24</sup>F. F. Athena, M. P. West, J. Hah, R. Hanus, S. Graham, and E. M. Vogel, "Towards a better understanding of the forming and resistive switching behavior of Ti-doped HfO<sub>x</sub> RRAM," J. Mater. Chem. C 10, 5896 (2022).
- 25 M. Ismail, C. Mahata, and S. Kim, "Electronic synaptic plasticity and analog switching characteristics in Pt/TiO<sub>x</sub>/AlO<sub>x</sub>/AlTaON/TaN multilayer RRAM for artificial synapses," Appl. Surf. Sci. 599, 153906 (2022).
- <sup>26</sup>I. Khan Asir, A. Daus, R. Islam, M. Neilson Kathryn, R. Lee Hye, H. S. P. Wong, and E. Pop, "Ultralow-switching current density multilevel phase-change memory on a flexible substrate," Science 373, 1243 (2021).
- <sup>27</sup>S. G. Sarwat, B. Kersting, T. Moraitis, V. P. Jonnalagadda, and A. Sebastian, "Phase-change memtransistive synapses for mixed-plasticity neural computations," Nat. Nanotechnol. 17, 507 (2022).
- <sup>28</sup>S. H. Sung, T. J. Kim, H. Shin, T. H. Im, and K. J. Lee, "Simultaneous emulation of synaptic and intrinsic plasticity using a memristive synapse," Nat. Commun. 13, 2811 (2022).
- <sup>29</sup>M. Lee, W. Park, H. Son, J. Seo, O. Kwon, S. Oh, M. G. Hahm, U. J. Kim, and B. Cho, "Brain-inspired ferroelectric Si nanowire synaptic device," APL Mater. 9, 031103 (2021).
- <sup>30</sup>Z. Luo, Z. Wang, Z. Guan, C. Ma, L. Zhao, C. Liu, H. Sun, H. Wang, Y. Lin, X. Jin, Y. Yin, and X. Li, "High-precision and linear weight updates by subnanosecond pulses in ferroelectric tunnel junction for neuro-inspired computing," Nat. Commun. 13, 699 (2022).
- <sup>31</sup>W.-C. Chen, Y.-F. Tan, S.-K. Lin, Y.-C. Zhang, K.-C. Chang, Y.-H. Lin, C.-H. Yeh, C.-W. Wu, Y.-H. Yeh, K.-Y. Wang, H.-C. Huang, T.-M. Tsai, J.-W. Huang, and T.-C. Chang, "Performance improvement by modifying deposition temperature in HfZrO<sub>x</sub> ferroelectric memory," IEEE Trans. Electron Devices 68, 3838 (2021).

- <sup>32</sup>W.-C. Chien, Y.-C. Chang, Y.-T. Tsou, S.-Y. Kuo, and C.-R. Chang, "STT-DPSA: Digital PUF-based secure authentication using STT-MRAM for the Internet of Things," Micromachines 11, 502 (2020).
- <sup>33</sup>S. Liu, T. P. Xiao, C. Cui, J. A. C. Incorvia, C. H. Bennett, and M. J. Marinella, "A domain wall-magnetic tunnel junction artificial synapse with notched geometry for accurate and efficient training of deep neural networks," Appl. Phys. Lett. 118, 202405 (2021).
- <sup>34</sup>A. H. Lone, S. Amara, and H. Fariborzi, "Voltage-controlled domain wall motion-based neuron and stochastic magnetic tunnel junction synapse for neuromorphic computing applications," IEEE J. Explor. Solid-State Comput. Devices Circuits 8(1), 1–9 (2022).
- 35H. Zhang, C. Cheng, B. Huang, H. Zhang, R. Chen, Y. Huang, H. Chen, and W. Pei, "Research on Pt/NiO<sub>x</sub>/WO<sub>3-x</sub>·Ti/W multijunction memristors with synaptic learning and memory functions," J. Phys. Chem. Lett. 12, 3600 (2021)
- <sup>36</sup>M. Ismail, C. Mahata, O. Kwon, and S. Kim, "Neuromorphic synapses with high switching uniformity and multilevel memory storage enabled through a Hf-Al-O alloy for artificial intelligence," ACS Appl. Electron. Mater. 4, 1288 (2022).
- <sup>37</sup>T. S. Lee and C. Choi, "Improved analog switching characteristics of Ta<sub>2</sub>O<sub>5</sub>-based memristor using indium tin oxide buffer layer for neuromorphic computing," Nanotechnology 33, 245202 (2022).
- <sup>38</sup>Y. Pershin and M. Di Ventra, "Experimental demonstration of associative memory with memristive neural networks," Nat. Preced. 23(7), 881-6 (2009).
- <sup>39</sup>J. Park, E. Park, S.-G. Kim, D.-G. Jin, and H.-Y. Yu, "Analysis of the thermal degradation effect on a HfO<sub>2</sub>-based memristor synapse caused by oxygen affinity of a top electrode metal and on a neuromorphic system," ACS Appl. Electron. Mater. 3, 5584 (2021).
- <sup>40</sup>H.-G. Hwang, Y. Pyo, J.-U. Woo, I.-S. Kim, S.-W. Kim, D.-S. Kim, B. Kim, J. Jeong, and S. Nahm, "Engineering synaptic plasticity through the control of oxygen vacancy concentration for the improvement of learning accuracy in a Ta<sub>2</sub>O<sub>5</sub> memristor," J. Alloys Compd. 902, 163764 (2022).
- <sup>41</sup>S. Lashkare, S. Chouhan, T. Chavan, A. Bhat, P. Kumbhare, and U. Ganguly, "PCMO RRAM for integrate-and-fire neuron in spiking neural networks," IEEE Electron Device Lett. 39, 484 (2018).
- <sup>42</sup>Y. Fu, Y. Zhou, X. Huang, B. Dong, F. Zhuge, Y. Li, Y. He, Y. Chai, and X. Miao, "Reconfigurable synaptic and neuronal functions in a V/VO<sub>x</sub>/HfWO<sub>x</sub>/ Pt memristor for nonpolar spiking convolutional neural network," Adv. Funct. Mater. 32, 2111996 (2022).
- <sup>43</sup>D. Ielmini and H. S. P. Wong, "In-memory computing with resistive switching devices," Nat. Electron. 1, 333 (2018).
- 44 H. Liu, M. Wei, and Y. Chen, "Optimization of non-linear conductance modulation based on metal oxide memristors," Nanotechnol. Rev. 7, 443 (2008).
- <sup>45</sup>S. Chen, M. R. Mahmoodi, Y. Shi, C. Mahata, B. Yuan, X. Liang, C. Wen, F. Hui, D. Akinwande, D. B. Strukov, and M. Lanza, "Wafer-scale integration of two-dimensional materials in high-density memristive crossbar arrays for artificial neural networks," Nat. Electron. 3, 638 (2020).
- <sup>46</sup>H. Li, S. Wang, X. Zhang, W. Wang, R. Yang, Z. Sun, W. Feng, P. Lin, Z. Wang, L. Sun, and Y. Yao, "Memristive crossbar arrays for storage and computing applications," Adv. Intell. Syst. 3, 2100017 (2021).
- <sup>47</sup>L. Shi, G. Zheng, B. Tian, B. Dkhil, and C. Duan, "Research progress on solutions to the sneak path issue in memristor crossbar arrays," Nanoscale Adv. 2, 1811 (2020).
- <sup>48</sup>Y. H. Liu, L. Q. Zhu, P. Feng, Y. Shi, and Q. Wan, "Freestanding artificial synapses based on laterally proton-coupled transistors on chitosan membranes," Adv. Mater. 27, 5599 (2015).
- <sup>49</sup>Y. Kaneko, Y. Nishitani, and M. Ueda, "Ferroelectric artificial synapses for recognition of a multishaded image," IEEE Trans. Electron Devices 61, 2827 (2014).
- 50Y. He, S. Nie, R. Liu, S. Jiang, Y. Shi, and Q. Wan, "Spatiotemporal information processing emulated by multiterminal neuro-transistor networks," Adv. Mater. 31, 1900903 (2019).
- <sup>51</sup>X. Liu, C. Sun, Z. Guo, Y. Zhang, Z. Zhang, J. Shang, Z. Zhong, X. Zhu, X. Yu, and R.-W. Li, "A flexible dual-gate hetero-synaptic transistor for spatiotemporal information processing," Nanoscale Adv. 4, 2412 (2022).
- <sup>52</sup>S. Kim, B. Choi, M. Lim, J. Yoon, J. Lee, H.-D. Kim, and S.-J. Choi, "Pattern recognition using carbon nanotube synaptic transistors with an adjustable weight update protocol," ACS Nano 11, 2814 (2017).

- 53S. Kim, Y. Lee, H.-D. Kim, and S.-J. Choi, "Parallel weight update protocol for a carbon nanotube synaptic transistor array for accelerating neuromorphic computing," Nanoscale 12, 2040 (2020).
- <sup>54</sup>J. H. Nam, S. Oh, H. Y. Jang, O. Kwon, H. Park, W. Park, J. D. Kwon, Y. Kim, and B. Cho, "Low power MoS<sub>2</sub>/Nb<sub>2</sub>O<sub>5</sub> memtransistor device with highly reliable heterosynaptic plasticity," Adv. Funct. Mater. 31, 2104174 (2021).
- 55S. Seo, S. H. Jo, S. Kim, J. Shim, S. Oh, J. H. Kim, K. Heo, J. W. Choi, C. Choi, S. Oh, D. Kuzum, H. P. Wong, and J. H. Park, "Artificial optic-neural synapse for colored and color-mixed pattern recognition," Nat. Commun. 9, 5106 (2018).
- <sup>56</sup>S. Zhang, K. Guo, L. Sun, Y. Ni, L. Liu, W. Xu, L. Yang, and W. Xu, "Selective release of different neurotransmitters emulated by a p-i-n junction synaptic transistor for environment-responsive action control," Adv. Mater. 33, 2007350 (2021).
- <sup>57</sup>Y. Fu, L. A. Kong, Y. Chen, J. Wang, C. Qian, Y. Yuan, J. Sun, Y. Gao, and Q. Wan, "Flexible neuromorphic architectures based on self-supported multiterminal organic transistors," ACS Appl. Mater. Interfaces 10, 26443 (2018).
- <sup>58</sup> M. K. Kim, I. J. Kim, and J. S. Lee, "Oxide semiconductor-based ferroelectric thin-film transistors for advanced neuromorphic computing," Appl. Phys. Lett. 118, 032902 (2021).
- <sup>59</sup>C. L. Lee, W. Choi, M. Kwak, S. Kim, and H. Hwang, "Impact of electrolyte density on synaptic characteristics of oxygen-based ionic synaptic transistor," Appl. Phys. Lett. 119, 103503 (2021).
- 60 S. Ham, M. Kang, S. Jang, J. Jang, S. Choi, T.-W. Kim, and G. Wang, "One-dimensional organic artificial multi-synapses enabling electronic textile neural network for wearable neuromorphic applications," Sci. Adv. 6, eaba1178 (2020).
- <sup>61</sup>L. Fang, S. Dai, Y. Zhao, D. Liu, and J. Huang, "Light-stimulated artificial synapses based on 2D organic field-effect transistors," Adv. Electron. Mater. 6, 1901217 (2020).
- <sup>62</sup>X. Wang, Y. Yan, E. Li, Y. Liu, D. Lai, Z. Lin, Y. Liu, H. Chen, and T. Guo, "Stretchable synaptic transistors with tunable synaptic behavior," Nano Energy 75, 104952 (2020).
- <sup>63</sup>D. Kireev, S. Liu, H. Jin, T. P. Xiao, C. H. Bennett, D. Akinwande, and J. A. C. Incorvia, "Metaplastic and energy-efficient biocompatible graphene artificial synaptic transistors for enhanced accuracy neuromorphic computing," Nat. Commun. 13, 4386 (2022).
- <sup>64</sup>B. Wang, X. Wang, E. Wang, C. Li, R. Peng, Y. Wu, Z. Xin, Y. Sun, J. Guo, S. Fan, C. Wang, J. Tang, and K. Liu, "Monolayer MoS<sub>2</sub> synaptic transistors for high-temperature neuromorphic applications," Nano Lett. 21, 10400 (2021).
- <sup>65</sup>Y. Zhou, Y. Wang, F. Zhuge, J. Guo, S. Ma, J. Wang, Z. Tang, Y. Li, X. Miao, Y. He, and Y. Chai, "A reconfigurable two-WSe<sub>2</sub>-transistor synaptic cell for reinforcement learning," Adv. Mater. 34, 2107754 (2022).
- <sup>66</sup>Y. L. He, R. Liu, S. S. Jiang, C. S. Chen, L. Zhu, Y. Shi, and Q. Wan, "IGZO-based floating-gate synaptic transistors for neuromorphic computing," J. Phys. D 53, 215106 (2020).
- <sup>67</sup>Y. H. Zhou, J. Li, Y. H. Yang, Q. Chen, and J. H. Zhang, "Artificial synapse emulated through fully aqueous solution processed low-voltage In<sub>2</sub>O<sub>3</sub> thin-film transistor with Gd<sub>2</sub>O<sub>3</sub> solid electrolyte," ACS Appl. Mater. Interfaces 12, 980 (2020).
- <sup>68</sup>P. Balakrishna Pillai, A. Kumar, X. Song, and M. M. De Souza, "Diffusion-controlled faradaic charge storage in high-performance solid electrolyte-gated zinc oxide thin-film transistors," ACS Appl. Mater. Interfaces 10, 9782 (2018).
- <sup>69</sup>S. Das, A. Sebastian, E. Pop, C. J. McClellan, A. D. Franklin, T. Grasser, T. Knobloch, Y. Illarionov, A. V. Penumatcha, J. Appenzeller, Z. Chen, W. Zhu, I. Asselberghs, L.-J. Li, U. E. Avci, N. Bhat, T. D. Anthopoulos, and R. Singh, "Transistors based on two-dimensional materials for future integrated circuits," Nat. Electron. 4, 786 (2021).
- 70 K. K. Kim, A. Hsu, X. Jia, S. M. Kim, Y. Shi, M. Dresselhaus, T. Palacios, and J. Kong, "Synthesis and characterization of hexagonal boron nitride film as a dielectric layer for graphene devices," ACS Nano 6, 8583 (2012).
- <sup>71</sup>D. Kim, Y. R. Jeon, B. Ku, C. Chung, T. H. Kim, S. Yang, U. Won, T. Jeong, and C. Choi, "Analog synaptic transistor with Al-doped HfO<sub>2</sub> ferroelectric thin film," ACS Appl. Mater. Interfaces 13, 52743 (2021).
- <sup>72</sup>Υ. G. Kim, D. Lw, J. Huang, R. N. Bukke, H. Chen, and J. Jang, "Artificial indium-tin-oxide synaptic transistor by inkjet printing using solution-processed ZrO<sub>x</sub> gate dielectric," Phys. Status Solidi A 217, 2000314 (2020).

- <sup>73</sup>G. He, L. Zhu, Z. Sun, Q. Wan, and L. Zhang, "Integrations and challenges of novel high-k gate stacks in advanced CMOS technology," Prog. Mater. Sci. 56, 475 (2011).
- <sup>74</sup>J. H. Kim, T. C. Kim, G. Kim, H. W. Kim, and S. Kim, "Methodology to investigate impact of grain orientation on threshold voltage and current variability in tunneling field-effect transistors," IEEE J. Electron Devices Soc. 8, 1345 (2020).
- 75Y. Liu, N. O. Weiss, X. Duan, H.-C. Cheng, Y. Huang, and X. Duan, "Van der Waals heterostructures and devices," Nat. Rev. Mater. 1, 16042 (2016).
- <sup>76</sup>Z. Lin, Y. Liu, U. Halim, M. Ding, Y. Liu, Y. Wang, C. Jia, P. Chen, X. Duan, C. Wang, F. Song, M. Li, C. Wan, Y. Huang, and X. Duan, "Solution-processable 2D semiconductors for high-performance large-area electronics," Nature 562, 254 (2018).
- <sup>77</sup>X. Feng, Y. Li, L. Wang, S. Chen, Z. G. Yu, W. C. Tan, N. Macadam, G. Hu, L. Huang, L. Chen, X. Gong, D. Chi, T. Hasan, A. V.-Y. Thean, Y.-W. Zhang, and K.-W. Ang, "A fully printed flexible MoS<sub>2</sub> memristive artificial synapse with femtojoule switching energy," Adv. Electron. Mater. 5, 1900740 (2019).
- 78 J. Zhu, Y. Yang, R. Jia, Z. Liang, W. Zhu, Z. U. Rehman, L. Bao, X. Zhang, Y. Cai, L. Song, and R. Huang, "Ion gated synaptic transistors based on 2D van der Waals crystals with tunable diffusive dynamics," Adv. Mater. 30, 1800195 (2018).
- <sup>79</sup>W. Huh, S. Jang, J. Y. Lee, D. Lee, D. Lee, J. M. Lee, H.-G. Park, J. C. Kim, H. Y. Jeong, G. Wang, and C.-H. Lee, "Synaptic barristor based on phase-engineered 2D heterostructures," Adv. Mater. 30, 1801447 (2018).
- 80 H.-K. He, R. Yang, H.-M. Huang, F.-F. Yang, Y.-Z. Wu, J. Shaibo, and X. Guo, "Multi-gate memristive synapses realized with the lateral heterostructure of 2D WSe<sub>2</sub> and WO<sub>3</sub>," Nanoscale 12, 380 (2020).
- <sup>81</sup>X. Zhu, D. Li, X. Liang, and W. D. Lu, "Ionic modulation and ionic coupling effects in MoS<sub>2</sub> devices for neuromorphic computing," Nat. Mater. 18, 141 (2019)
- 82C.-Y. Wang, C. Wang, F. Meng, P. Wang, S. Wang, S.-J. Liang, and F. Miao, "2D layered materials for memristive and neuromorphic applications," Adv. Electron. Mater. 6, 1901107 (2020).
- 83C. Pan, C.-Y. Wang, S.-J. Liang, Y. Wang, T. Cao, P. Wang, C. Wang, S. Wang, B. Cheng, A. Gao, E. Liu, K. Watanabe, T. Taniguchi, and F. Miao, "Reconfigurable logic and neuromorphic circuits based on electrically tunable two-dimensional homojunctions," Nat. Electron. 3, 383 (2020).
- <sup>84</sup>H. W. Guo, Z. Hu, Z. B. Liu, and J. G. Tian, "Stacking of 2D materials," Adv. Funct. Mater. 31, 2007810 (2021).
- 85 A. T. Hoang, K. Qu, X. Chen, and J. H. Ahn, "Large-area synthesis of transition metal dichalcogenides via CVD and solution-based approaches and their device applications," Nanoscale 13, 615 (2021).
- 86S. K. Chakraborty, B. Kundu, B. Nayak, S. P. Dash, and P. K. Sahoo, "Challenges and opportunities in 2D heterostructures for electronic and optoelectronic devices," iScience 25, 103942 (2022).
- 87 K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, and H. Hosono, "Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors," Nature 432, 488 (2004).
- <sup>88</sup> K. Ide, K. Nomura, H. Hosono, and T. Kamiya, "Electronic defects in amorphous oxide semiconductors: A review," Phys. Status Solidi A 216, 1800372 (2019).
- 89 A. Nathan and S. Jeon, "Oxide electronics: Translating materials science from lab-to-fab," MRS Bull. 46, 1028 (2021).
- <sup>90</sup>J. Huang, J. Chen, R. Yu, Y. Zhou, Q. Yang, E. Li, Q. Chen, H. Chen, and T. Guo, "Tuning the synaptic behaviors of biocompatible synaptic transistor through ion-doping," Org. Electron. 89, 106019 (2021).
- <sup>91</sup>Y. X. Cao, T. S. Zhao, C. Zhao, Y. N. Liu, P. F. Song, H. Gao, and C. Z. Zhao, "Advanced artificial synaptic thin-film transistor based on doped potassium ions for neuromorphic computing *via* third-generation neural network," J. Mater. Chem. C 10, 3196 (2022).
- 92S. Tappertzhofen, H. Mundelein, I. Valov, and R. Waser, "Nanoionic transport and electrochemical reactions in resistively switching silicon dioxide," Nanoscale 4, 3040 (2012).
- <sup>93</sup>I. Valov, E. Linn, S. Tappertzhofen, S. Schmelzer, J. van den Hurk, F. Lentz, and R. Waser, "Nanobatteries in redox-based resistive switches require extension of memristor theory," Nat. Commun. 4, 1771 (2013).
- 94A. J. Bard and L. R. Faulkner, in *Electrochemical Methods* (Wiley, New York, 1980)

- 95 L. Guo, Q. Wan, C. Wan, L. Zhu, and Y. Shi, "Short-term memory to long-term memory transition mimicked in IZO homojunction synaptic transistors," IEEE Electron Device Lett. 34, 1581 (2013).
- <sup>96</sup>J. Li, D. L. Jiang, Y. H. Yang, Y. H. Zhou, Q. Chen, and J. H. Zhang, "Li-Ion doping as a strategy to modulate the electrical-double-layer for improved memory and learning behavior of synapse transistor based on fully aqueous-solution-processed In<sub>2</sub>O<sub>3</sub>/AlLiO film," Adv. Electron. Mater. 6, 1901363 (2020).
- 97H. Kang and J. Woo, "Cu-ion-actuated three-terminal neuromorphic synaptic devices based on binary metal-oxide electrolyte and channel," Appl. Phys. Lett. 119, 072103 (2021).
- <sup>98</sup>D. G. Jin, S. H. Kim, S. G. Kim, J. Park, E. Park, and H. Y. Yu, "Enhancement of synaptic characteristics achieved by the optimization of proton-electron coupling effect in a solid-state electrolyte-gated transistor," Small 17, 2100242 (2021)
- <sup>99</sup>K. Lee, J. Lee, R. D. Nikam, S. Heo, and H. Hwang, "Sodium-based nanoionic synaptic transistor with improved retention characteristics," Nanotechnology 31, 455204 (2020).
- 100 O. Larsson, E. Said, M. Berggren, and X. Crispin, "Insulator polarization mechanisms in polyelectrolyte-gated organic field-effect transistors," Adv. Funct. Mater. 19, 3334 (2009).
- 101T. Tsuruoka, T. Hasegawa, K. Terabe, and M. Aono, "Operating mechanism and resistive switching characteristics of two- and three-terminal atomic switches using a thin metal oxide layer," J. Electroceram. 39, 143 (2017).
- 102T. Mikolajick, S. Slesazeck, M. H. Park, and U. Schroeder, "Ferroelectric hafnium oxide for ferroelectric random-access memories and ferroelectric fieldeffect transistors," MRS Bull. 43, 340 (2018).
- <sup>103</sup>Z. Fan, J. Chen, and J. Wang, "Ferroelectric HfO<sub>2</sub>-based materials for next-generation ferroelectric memories," J. Adv. Dielectr. 6, 1630003 (2016).
- 104H. Ryu, H. Wu, F. Rao, and W. Zhu, "Ferroelectric tunneling junctions based on aluminum oxide/zirconium-doped hafnium oxide for neuromorphic computing," Sci. Rep. 9, 20383 (2019).
- 105S. Li, D. Zhou, Z. Shi, M. Hoffmann, T. Mikolajick, and U. Schroeder, "Temperature-dependent subcycling behavior of Si-doped HfO<sub>2</sub> ferroelectric thin films," ACS Appl. Electron. Mater. 3, 2415 (2021).
- 106S. J. Kim, D. Narayan, J.-G. Lee, J. Mohan, J. S. Lee, J. Lee, H. S. Kim, Y.-C. Byun, A. T. Lucero, C. D. Young, S. R. Summerfelt, T. San, L. Colombo, and J. Kim, "Large ferroelectric polarization of TiN/Hf<sub>0.5</sub>Zr<sub>0.5</sub>O<sub>2</sub>/TiN capacitors due to stress-induced crystallization at low thermal budget," Appl. Phys. Lett. 111, 242901 (2017).
- 107C.-H. Cheng and A. Chin, "Low-leakage-current DRAM-like memory using a one-transistor ferroelectric MOSFET with a Hf-Based gate dielectric," IEEE Electron Device Lett. 35, 138 (2014).
- <sup>108</sup>W. Yang and R. Jiang, "Bipolar plasticity of the synapse transistors based on IGZO channel with HfO<sub>x</sub>N<sub>y</sub>/HfO<sub>2</sub>/HfO<sub>x</sub>N<sub>y</sub> sandwich gate dielectrics," Appl. Phys. Lett. 115, 022902 (2019).
- 109 A. Citri and R. C. Malenka, "Synaptic plasticity: Multiple forms, functions, and mechanisms," Neuropsychopharmacology 33, 18 (2008).
- <sup>100</sup>L. A. Santschi and P. K. Stanton, "A paired-pulse facilitation analysis of long-term synaptic depression at excitatory synapses in rat hippocampal CA1 and CA3 regions," Brain Res. 962, 78 (2003).
- <sup>11</sup> R. S. Zucker and W. G. Regehr, "Short-term synaptic plasticity," Annu. Rev. Physiol. 64, 355 (2002).
- <sup>112</sup>E. S. Fortune and G. J. Rose, "Short-term synaptic plasticity contributes to the temporal Filtering of electrosensory information," J. Neurosci. 20, 7122 (2000).
- <sup>113</sup>E. S. Fortune and G. J. Rose, "Short-term synaptic plasticity as a temporal filter," Trends Neurosci. 24, 381 (2001).
- <sup>114</sup>Y. M. Fu, T. Y. Wei, J. Brownless, L. Huang, and A. M. Song, "Synaptic transistors with a memory time tunability over seven orders of magnitude," Appl. Phys. Lett. 120, 252903 (2022).
- <sup>115</sup>J. Kim, Y. Kim, O. Kwon, T. Kim, S. Oh, S. Jin, W. Park, J. D. Kwon, S. W. Hong, C. S. Lee, H. Y. Ryu, S. Hong, J. Kim, T. Y. Heo, and B. Cho, "Modulation of synaptic plasticity mimicked in Al nanoparticle-embedded IGZO synaptic transistor," Adv. Electron. Mater. 6, 1901072 (2020).
- <sup>116</sup>G. K. Zhong, M. F. Zi, C. L. Ren, Q. Xiao, M. K. Tang, L. Y. Wei, F. An, S. H. Xie, J. B. Wang, X. L. Zhong, M. Q. Huang, and J. Y. Li, "Flexible electronic

- synapse enabled by ferroelectric field effect transistor for robust neuromorphic computing," Appl. Phys. Lett. 117, 092903 (2020).
- 117 R. Kandel Eric, "The molecular biology of memory storage: A dialogue between genes and synapses," Science 294, 1030 (2001).
- <sup>118</sup>T. V. P. Bliss and A. R. Gardner-Medwin, "Long-lasting potentiation of synaptic transmission in the dentate area of the unanaesthetized rabbit following stimulation of the perforant path," J. Physiol. 232, 357 (1973).
- <sup>119</sup>M. K. Kim and J. S. Lee, "Ferroelectric analog synaptic transistors," Nano Lett. 19, 2044 (2019).
- 120F. Johansson, "Intrinsic memory of temporal intervals in cerebellar Purkinje cells," Neurobiol. Learn. Mem. 166, 107103 (2019).
- 121P.-Y. Chen, X. Peng, and S. Yu, "NeuroSim: A circuit-level macro model for benchmarking neuro-Inspired architectures in online learning," IEEE Trans. Comput.-Aided. Des. Integr. Circuits Syst. 37, 3067 (2018).
- 122 Y. LeCun, L. Bottou, Y. Bengio, and P. Haffner, "Gradient-based learning applied to document recognition," Proc. IEEE 86, 2278 (1998).
- 123T. Lutellier, D. Chollak, J. Garcia, L. Tan, D. Rayside, N. Medvidovic, and R. Kroeger, "Measuring the Impact of code dependencies on software architecture recovery techniques," IEEE. Trans. Software Eng. 44, 159 (2018).
- 124J. Wall and C. Glackin, "Spiking neural network connectivity and its potential for temporal sensory processing and variable binding," Front. Comput. Neurosci. 7, 182 (2013).
- 125 X. Zhang, J. Lu, Z. Wang, R. Wang, J. Wei, T. Shi, C. Dou, Z. Wu, J. Zhu, D. Shang, G. Xing, M. Chan, Q. Liu, and M. Liu, "Hybrid memristor-CMOS neurons for in-situ learning in fully hardware memristive spiking neural networks," Sci. Bull. 66, 1624 (2021).
- 126 H. Hazan, D. J. Saunders, H. Khan, D. Patel, D. T. Sanghavi, H. T. Siegelmann, and R. Kozma, "BindsNET: A machine learning-oriented spiking neural networks library in Python," Front. Neuroinf. 12, 89 (2018).
- 127 S. Song, K. D. Miller, and L. F. Abbott, "Competitive Hebbian learning through spike-timing-dependent synaptic plasticity," Nat. Neurosci. 3, 919 (2000).
- <sup>128</sup>D. F. Falcone, M. Halter, L. Bégon-Lours, and B. J. Offrein, "Back-end, CMOS-compatible ferroelectric FinFET for synaptic weights," Front. Electron. Mater. 12, 17725–17732 (2022).
- Y. He, L. Zhu, Y. Zhu, C. Chen, S. Jiang, R. Liu, Y. Shi, and Q. Wan, "Recent progress on emerging transistor-based neuromorphic devices," Adv. Intell. Syst. 3, 2000210 (2021).
- <sup>130</sup>Y. Li, Z. Wang, R. Midya, Q. Xia, and J. J. Yang, "Review of memristor devices in neuromorphic computing: Materials sciences and device challenges," J. Phys. D: Appl. Phys. 51, 503002 (2018).
- <sup>131</sup>M. H. Ansari, U. M. Kannan, and S. Cho, "Core-shell dual-gate nanowire charge-trap memory for synaptic operations for neuromorphic applications," Nanomaterials 11, 1773 (2021).
- <sup>132</sup>M. A. A. Mohd Abdah, N. H. N. Azman, S. Kulandaivalu, and Y. Sulaiman, "Review of the use of transition-metal-oxide and conducting polymer-based fibres for high-performance supercapacitors," Mater. Des. 186, 108199 (2020).
- 133 X. Li, Y. Zhong, H. Chen, J. Tang, X. Zheng, W. Sun, Y. Li, D. Wu, B. Gao, X. Hu, H. Qian, and H. Wu, "A memristors-based dendritic neuron for high-efficiency spatial-temporal information processing," Adv. Mater. 34, 2203684 (2022).
- <sup>134</sup>Y. G. Song, J. M. Suh, J. Y. Park, J. E. Kim, S. Y. Chun, J. U. Kwon, H. Lee, H. W. Jang, S. Kim, C.-Y. Kang, and J. H. Yoon, "Artificial adaptive and maladaptive sensory receptors based on a surface-dominated diffusive memristor," Adv. Sci. 9, 2103484 (2022).
- <sup>135</sup>Y. Li, J. Tang, B. Gao, W. Sun, Q. Hua, W. Zhang, X. Li, W. Zhang, H. Qian, and H. Wu, "High-uniformity threshold switching HfO<sub>2</sub>-based selectors with patterned Ag nanodots," Adv. Sci. 7, 2002251 (2020).
- <sup>136</sup>C. Li, M. Hu, Y. Li, H. Jiang, N. Ge, E. Montgomery, J. Zhang, W. Song, N. Dávila, C. E. Graves, Z. Li, J. P. Strachan, P. Lin, Z. Wang, M. Barnell, Q. Wu, R. S. Williams, J. J. Yang, and Q. Xia, "Analogue signal and image processing with large memristor crossbars," Nat. Electron. 1, 52 (2018).
- 137B. Yin, F. Corradi, and S. M. Bohté, "Accurate and efficient time-domain classification with adaptive spiking recurrent neural networks," Nat. Mach. Intell. 3, 905 (2021).
- 138W. Maass, "Networks of spiking neurons: The third generation of neural network models," Neural Networks 10, 1659 (1997).