# AT91SAM9G20-EK Evaluation Board User Guide







# Table of Contents

| Section   | 1                               |     |
|-----------|---------------------------------|-----|
| Overview  | V                               | 1-1 |
| 1.1       | Scope                           | 1-1 |
| 1.2       | Deliverables                    | 1-1 |
| 1.3       | AT91SAM9G20-EK Evaluation Board | 1-1 |
| Section   | 2                               |     |
| Setting U | Jp the AT91SAM9G20-EK Board     | 2-1 |
| 2.1       | Electrostatic Warning           | 2-1 |
| 2.2       | Requirements                    | 2-1 |
| 2.3       | Layout                          | 2-2 |
| 2.4       | Powering Up the Board           | 2-4 |
| 2.5       | Backup Power Supply             | 2-4 |
| 2.6       | Getting Started                 | 2-4 |
| 2.7       | AT91SAM9G20-EK Block Diagram    | 2-5 |
| Section   | 3                               |     |
| Board De  | escription                      | 3-1 |
| 3.1       | AT91SAM9G20 Microcontroller     | 3-1 |
| 3.2       | AT91SAM9G20 Block Diagram       | 3-4 |
| 3.3       | Microcontroller                 | 3-5 |
| 3.4       | Memory                          | 3-5 |
| 3.5       | Clock Circuitry                 | 3-5 |
| 3.6       | Reset Circuitry                 | 3-5 |
| 3.7       | Shutdown Controller             | 3-5 |
| 3.8       | Power Supply Circuitry          | 3-5 |
| 3.9       | Remote Communication            | 3-5 |
| 3.10      | Audio Stereo Interface          | 3-6 |
| 3.11      | User Interface                  | 3-6 |
| 3.12      | Debug Interface                 | 3-6 |
| 3.13      | Expansion Slot                  | 3-6 |
| 3.14      | PIO Usage                       | 3-7 |
| Section   | 4                               |     |
| Configura | ation                           | 4-1 |
| 4.1       | Jumpers                         | 4-1 |
| 4.0       | ITAC/ICE                        | 4.0 |

# Table of Contents (Continued)

| 4.3      | Microcontroller Clock                        |     |
|----------|----------------------------------------------|-----|
| 4.4      | Memory                                       | 4-2 |
| 4.5      | Ethernet                                     |     |
| 4.6      | Miscellaneous                                | 4-3 |
| Section  | 5                                            |     |
| Schema   | tics                                         | 5-1 |
| 5.1      | Schematics                                   | 5-1 |
| Section  | 6                                            |     |
| Errata   |                                              | 6-1 |
| 6.1      | Wrong Silkscreen of BB and 1.0V on the Board | 6-1 |
| 6.2      | Choice of an Oscillator Capacitance          | 6-1 |
| 6.3      | SD Card Slots and Booting Capability         | 6-1 |
| Section  |                                              |     |
| Revision | History                                      | 7-1 |
| 7.1      | Revision History                             | 7-1 |





# **Overview**

#### 1.1 Scope

The AT91SAM9G20-EK Evaluation Kit enables the evaluation of and code development for applications running on an AT91SAM9G20 device. This guide focuses on the AT91SAM9G20-EK board as an evaluation platform. The board supports the AT91SAM9G20 in a 217-ball LFBGA RoHS-compliant Package.

#### 1.2 Deliverables

The AT91SAM9G20-EK package contains the following items:

- an AT91SAM9G20-EK board
- a universal input AC/DC power supply with US and Europe plug adapter
- one A/B-type USB cable
- one serial RS232 cable
- one RJ45 crossed Ethernet cable
- one CD-ROM that allows the user to begin evaluating the AT91 ARM® Thumb® 32-bit microcontroller quickly
- one 3V Lithium battery

#### 1.3 AT91SAM9G20-EK Evaluation Board

The board is equipped with an AT91SAM9G20 microcontroller together with the following:

- 64 Mbytes of SDRAM memory
- 256 Mbytes of NAND Flash memory
- one Atmel<sup>®</sup> serial DataFlash<sup>®</sup>
- one Atmel TWI serial EEPROM
- one USB Device port interface
- two USB Host port interfaces
- one DBGU serial communication port
- one complete MODEM serial communication port
- one additional serial communication port with RTS/CTS handshake control
- JTAG/ICE debug interface
- one PHY Ethernet 100-base TX with three status LEDs
- one on-board Audio DAC
- one Power LED and one general-purpose LED

#### Overview

- two user-input push buttons
- one Wakeup-input push button
- one reset push button
- two DataFlash SD/MMC card slots
- four expansion connectors (PIOA, PIOB, PIOC, IMAGE SENSOR)
- one BGA-like EBI expansion footprint connector
- one Lithium Coin Cell Battery Retainer for 12 mm cell size





# **Setting Up the AT91SAM9G20-EK Board**

#### 2.1 Electrostatic Warning

The AT91SAM9G20-EK evaluation board is shipped in protective anti-static packaging. The board must not be subjected to high electrostatic potentials. A grounding strap or similar protective device should be worn when handling the board. Avoid touching the component pins or any other metallic element.

## 2.2 Requirements

In order to set up the AT91SAM9G20-EK evaluation board, the following items are needed:

- the AT91SAM9G20-EK evaluation board itself,
- AC/DC power adapter (5V at 2A), 2.1 mm by 5.5 mm.

#### 2.3 Layout

Figure 2-1. Top View





Figure 2-2. Bottom View





#### 2.4 Powering Up the Board

The AT91SAM9G20-EK requires 5V DC ( $\pm 5\%$ ). DC power is supplied to the board via the 2.1 mm by 5.5 mm socket J1. Coaxial plug center positive standard.

## 2.5 Backup Power Supply

The user can plug in a battery (3V Lithium Battery CR1225 or equivalent) in order to permanently power the backup part of the device. In this case, J10 configuration must be set in position 1, 2. Refer to Section 4.1 "Jumpers".

#### 2.6 Getting Started

The AT91SAM9G20-EK evaluation board is delivered with a CD-ROM containing all necessary information and step-by-step procedures for working with the most common development tools.



# 2.7 AT91SAM9G20-EK Block Diagram

Figure 2-3. AT91SAM9G20-EK Block Diagram RMII MII ETHERNET 10/100 Mbps FAST ETHERNET DAC HOST B DBGU WM8731 HOST A PB27 PB27 PB27 PB23 PB23 PB26 PB26 PB26 DBGU\_TXD PB TROPE HDMA HDPA HDPA RAS CAS SDA10 SDWE SDCS\_NCS1 SDCK SDCKE TWCK CARD READER CARD READER (BOOT) SERIAL SERIAL EEPROM DATAFLASH MCIB MCIA DATAFLASH DATAFLASH NANFLASH SDRAM



Setting Up the AT91SAM9G20-EK Board





# **Board Description**

#### 3.1 AT91SAM9G20 Microcontroller

- Incorporates the ARM926EJ-S<sup>™</sup> ARM<sup>®</sup> Thumb<sup>®</sup> Processor
  - DSP Instruction Extensions, ARM Jazelle® Technology for Java® Acceleration
  - 32-KByte Data Cache, 32-KByte Instruction Cache, Write Buffer
  - CPU Frequency 400 MHz
  - Memory Management Unit
  - EmbeddedICE<sup>™</sup>, Debug Communication Channel Support
- Additional Embedded Memories
  - One 64-KByte Internal ROM, Single-cycle Access at Maximum Matrix Speed
  - Two 16-KByte Internal SRAM, Single-cycle Access at Maximum Matrix Speed
- External Bus Interface (EBI)
  - Supports SDRAM, Static Memory, ECC-enabled NAND Flash and CompactFlash®
- USB 2.0 Full Speed (12 Mbits per second) Device Port
  - On-chip Transceiver, 2,432-byte Configurable Integrated DPRAM
- USB 2.0 Full Speed (12 Mbits per second) Host and Double Port
  - Single or Dual On-chip Transceivers
  - Integrated FIFOs and Dedicated DMA Channels
- Ethernet MAC 10/100 Base T
  - Media Independent Interface or Reduced Media Independent Interface
  - 128-byte FIFOs and Dedicated DMA Channels for Receive and Transmit
- Image Sensor Interface
  - ITU-R BT. 601/656 External Interface, Programmable Frame Capture Rate
  - 12-bit Data Interface for Support of High Sensibility Sensors
  - SAV and EAV Synchronization, Preview Path with Scaler, YCbCr Format
- Bus Matrix
  - Six 32-bit-layer Matrix
  - Boot Mode Select Option, Remap Command
- Fully-featured System Controller, including
  - Reset Controller, Shutdown Controller
  - Four 32-bit Battery Backup Registers for a Total of 16 Bytes
  - Clock Generator and Power Management Controller
  - Advanced Interrupt Controller and Debug Unit
  - Periodic Interval Timer, Watchdog Timer and Real-time Timer
- Reset Controller (RSTC)
  - Based on a Power-on Reset Cell, Reset Source Identification and Reset Output Control
- Clock Generator (CKGR)
  - Selectable 32,768 Hz Low-power Oscillator or Internal Low Power RC Oscillator on Battery Backup Power Supply, Providing a Permanent Slow Clock
  - 3 to 20 MHz On-chip Oscillator, One up to 800 MHz PLL and One up to 100 MHz PLL

- Power Management Controller (PMC)
  - Very Slow Clock Operating Mode, Software Programmable Power Optimization Capabilities
  - Two Programmable External Clock Signals
- Advanced Interrupt Controller (AIC)
  - Individually Maskable, Eight-level Priority, Vectored Interrupt Sources
  - Three External Interrupt Sources and One Fast Interrupt Source, Spurious Interrupt Protected
- Debug Unit (DBGU)
  - 2-wire UART and Support for Debug Communication Channel, Programmable ICE Access Prevention
- Periodic Interval Timer (PIT)
  - 20-bit Interval Timer plus 12-bit Interval Counter
- Watchdog Timer (WDT)
  - Key-protected, Programmable Only Once, Windowed 16-bit Counter Running at Slow Clock
- Real-time Timer (RTT)
  - 32-bit Free-running Backup Counter Running at Slow Clock with 16-bit Prescaler
- One 4-channel 10-bit Analog-to-Digital Converter
- Three 32-bit Parallel Input/Output Controllers (PIOA, PIOB, PIOC)
  - 96 Programmable I/O Lines Multiplexed with up to Two Peripheral I/Os
  - Input Change Interrupt Capability on Each I/O Line
  - Individually Programmable Open-drain, Pull-up Resistor and Synchronous Output
  - All I/O Lines are Schmitt Trigger Inputs
- Peripheral DMA Controller Channels (PDC)
- One Two-slot MultiMedia Card Interface (MCI)
  - SDCard/SDIO and MultiMediaCard<sup>™</sup> Compliant
  - Automatic Protocol Control and Fast Automatic Data Transfers with PDC
- One Synchronous Serial Controller (SSC)
  - Independent Clock and Frame Sync Signals for Each Receiver and Transmitter
  - I2S Analog Interface Support, Time Division Multiplex Support
  - High-speed Continuous Data Stream Capabilities with 32-bit Data Transfer
- Four Universal Synchronous/Asynchronous Receiver Transmitters (USART)
  - Individual Baud Rate Generator, IrDA<sup>®</sup> Infrared Modulation/Demodulation, Manchester Encoding/Decoding
  - Support for ISO7816 T0/T1 Smart Card, Hardware Handshaking, RS485 Support
  - Full Modem Signal Control on USART0
- Two 2-wire UARTs
- Two Master/Slave Serial Peripheral Interfaces (SPI)
  - 8- to 16-bit Programmable Data Length, Four External Peripheral Chip Selects
  - Synchronous Communications
- Two Three-channel 16-bit Timer/Counters (TC)
  - Three External Clock Inputs, Two Multi-purpose I/O Pins per Channel
  - Double PWM Generation, Capture/Waveform Mode, Up/Down Capability
  - High-Drive Capability on Outputs TIOA0, TIOA1, TIOA2
- One Two-wire Interface (TWI)
  - Compatible with Standard Two-wire Serial Memories
  - One, Two or Three Bytes for Slave Address
  - Sequential Read/Write Operations
  - Master, Multi-master and Slave Mode Operation
  - Bit Rate: Up to 400 Kbits
  - General Call Supported in Slave Mode
  - Connection to Peripheral DMA Controller (PDC) Channel Capabilities Optimizes Data Transfers in Master Mode



- IEEE® 1149.1 JTAG Boundary Scan on All Digital Pins
- Required Power Supplies
  - 0.9V to 1.1V for VDDBU, VDDCORE, VDDPLL
  - 1.65 to 3.6V for VDDOSC
  - 1.65V to 3.6V for VDDIOP (Peripheral I/Os)
  - 3.0V to 3.6V for VDDUSB
  - 3.0V to 3.6V VDDANA (Analog-to-digital Converter)
  - Programmable 1.65V to 1.95V or 3.0V to 3.6V for VDDIOM (Memory I/Os)
- Available in a 217-ball LFBGA RoHS-compliant Package



# 3.2 AT91SAM9G20 Block Diagram

Figure 3-1. Block Diagram



#### 3.3 Microcontroller

■ One 217-ball LFBGA fitted on board

#### 3.4 Memory

- 32 Kbytes of Internal ROM
- Two 4-KByte Internal SRAMs
- Atmel serial DataFlash
- 64 Mbytes of SDRAM memory (32-bit bus width)
- 256 Mbytes of NAND Flash memory (8-bit bus width)
- TWI serial EEPROM

#### 3.5 Clock Circuitry

- 18.432 MHz standard crystal for the embedded oscillator
- Selectable 32,768Hz Low-power external standard crystal Oscillator or Internal Low Power RC Oscillator

#### 3.6 Reset Circuitry

- Internal reset controller with bi-directional reset pin
- External reset pushbutton

#### 3.7 Shutdown Controller

- Programmable shutdown and Wake-Up
- Wake-up push button

## 3.8 Power Supply Circuitry

- On-board 1.0V High Efficiency step-down charge pump regulator with shutdown control
- On-board 3.3V linear regulator with shutdown control
- On-board power sequencer

#### 3.9 Remote Communication

- One serial interface (DBGU COM Port) via RS-232 DB9 male socket
- One complete modem serial interface (COM Port 0) via RS-232 DB9 male socket
- One additional serial interface (COM Port 1) with RTS/CTS handshake control via
- RS-232 DB9 male socket
- USB V2.0 full-speed compliant, 12 Mbits per second (UDP)
- Two USB Host ports V2.0 full-speed compliant, 12 Mbits per second (UHP)



■ One Ethernet 100-base TX with three status LEDs

#### 3.10 Audio Stereo Interface

- Stereo Audio Codec with Integrated Headphone Driver (50 mW on 16W @ 3.3V)
- One Headset output (J4) with master volume and mute controls

#### 3.11 User Interface

- Two user input push buttons
- One user green LED
- One yellow power LED (can be also software controlled)
- Debug Interface
- All I/Os of the AT91SAM9G20 are routed to peripheral extension connectors
- All I/Os of the AT91SAM9G20 Image Sensor Interface are routed to peripheral extension connectors
- All EBI Signals of the AT91SAM9G20 are routed to extension footprint connectors (J25)

#### 3.12 Debug Interface

- 20-pin JTAG/ICE interface connector
- DBGU COM port

# 3.13 Expansion Slot

- One on-board DataFlash device
- Two SD/MMC card slots, the system can boot from slot J35
- All I/Os of the AT91SAM9G20 are routed to peripheral extension connectors
- All I/Os of the AT91SAM9G20 Image Sensor Interface are routed to peripheral extension connectors
- All EBI Signals of the AT91SAM9G20 are routed to extension footprint connectors (J25)

This allows the developer to check the integrity of the components and to extend the features of the board by adding external hardware components or boards.



# 3.14 PIO Usage

Table 3-1. I/O Peripheral Controller A

| I/O Line | Peripheral A | Peripheral B | Comments   | Function                                                                                           |
|----------|--------------|--------------|------------|----------------------------------------------------------------------------------------------------|
| PA0      | SPI0_MISO    | MCDB0        |            | SPI DataFlash, SPI/MCI SD/MMC/DataFlash Slot                                                       |
| PA1      | SPI0_MOSI    | MCCDB        |            | (PA0PA5)                                                                                           |
| PA2      | SPI0_SPCK    |              |            |                                                                                                    |
| PA3      | SPI0_NPCS0   | MCDB3        |            |                                                                                                    |
| PA4      | RTS2         | MCDB2        |            |                                                                                                    |
| PA5      | CTS2         | MCDB1        |            |                                                                                                    |
| PA6      | MCDA0        |              |            | Boot SD Card Slot (DAT0)                                                                           |
| PA7      | MCCDA        |              |            | Boot SD Card Slot (CMD)                                                                            |
| PA8      | MCCK         |              |            | MCI SD/MMC/DataFlash Slot (CLK)                                                                    |
| PA9      | MCDA1        |              |            | Boot SD Card Slot (DAT1)                                                                           |
| PA10     | MCDA2        | ETX2         |            | 1- Boot SD Card Slot (DAT2), 2- ETHERNET DM9161A MII Interface (disconnected by default, see R120) |
| PA11     | MCDA3        | ETX3         |            | 1- Boot SD Card Slot (DAT3), 2- ETHERNET DM9161A MII Interface (disconnected by default, see R119) |
| PA12     | ETX0         |              |            | ETHERNET DM9161A RMII Interface (PA12PA19)                                                         |
| PA13     | ETX1         |              |            |                                                                                                    |
| PA14     | ERX0         |              |            |                                                                                                    |
| PA15     | ERX1         |              |            |                                                                                                    |
| PA16     | ETXEN        |              |            |                                                                                                    |
| PA17     | ERXDV        |              |            |                                                                                                    |
| PA18     | ERXER        |              |            |                                                                                                    |
| PA19     | ETXCK        |              |            |                                                                                                    |
| PA20     | EMDC         |              |            | ETHERNET DM9161A MII/RMII Interface (PA20PA21)                                                     |
| PA21     | EMDIO        |              |            |                                                                                                    |
| PA22     | ADTRG        | ETXER        |            | ETHERNET DM9161A MII Interface                                                                     |
| PA23     | TWD          | ETX2         |            | SERIAL EEPROM (SDA), WM8731 audio DAC                                                              |
| PA24     | TWCK         | ETX3         |            | SERIAL EEPROM (SCL), WM8731 audio DAC                                                              |
| PA25     | TCLK0        | ERX2         |            | ETHERNET DM9161A MII Interface (PA25PA29)                                                          |
| PA26     | TIOA0        | ERX3         | High-Drive |                                                                                                    |
| PA27     | TIOA1        | ERXCK        | High-Drive |                                                                                                    |
| PA28     | TIOA2        | ECRS         | High-Drive |                                                                                                    |
| PA29     | SCK1         | ECOL         |            |                                                                                                    |
| PA30     | SCK2         | RXD4         |            | (BP3) User's interface Push Button                                                                 |
| PA31     | SCK0         | TXD4         |            | (BP4) User's interface Push Button                                                                 |



Table 3-2. I/O Peripheral Controller B

| I/O Line | Peripheral A | Peripheral B | Comments | Function                                   |
|----------|--------------|--------------|----------|--------------------------------------------|
| PB0      | SPI1_MISO    | TIOA3        |          | ETHERNET DM9161A MII/RMII (IRQ)            |
| PB1      | SPI1_MOSI    | TIOB3        |          | Audio DAC WM8731 (MOSI)                    |
| PB2      | SPI1_SPCK    | TIOA4        |          | Audio DAC WM8731 (SPCK)                    |
| PB3      | SPI1_NPCS0   | TIOB4        |          | Audio DAC WM8731 (Chip Select)             |
| PB4      | TXD0         |              |          | COM PORT 0 (TXD)                           |
| PB5      | RXD0         |              |          | COM PORT 0 (RXD)                           |
| PB6      | TXD1         | TCLK1        |          | COM PORT 1 (TXD)                           |
| PB7      | RXD1         | TCLK2        |          | COM PORT 1 (RXD)                           |
| PB8      | TXD2         |              |          | User LED                                   |
| PB9      | RXD2         |              |          | Power LED                                  |
| PB10     | TXD3         | ISI_D8       |          | (J28) IMAGE SENSOR CONNECTOR (PB10PB13)    |
| PB11     | RXD3         | ISI_D9       |          |                                            |
| PB12     | TXD5         | ISI_D10      |          |                                            |
| PB13     | RXD5         | ISI_D11      |          |                                            |
| PB14     | DRXD         |              |          | SERIAL DEBUG PORT(RXD)                     |
| PB15     | DTXD         |              |          | SERIAL DEBUG PORT(TXD)                     |
| PB16     | TK0          | TCLK3        |          | Audio DAC WM8731 (BCLK)                    |
| PB17     | TF0          | TCLK4        |          | Audio DAC WM8731 (LRFS)                    |
| PB18     | TD0          | TIOB4        |          | Audio DAC WM8731 (SDIN)                    |
| PB19     | RD0          | TIOB5        |          | (J28) IMAGE SENSOR CONNECTOR (CTRL2)       |
| PB20     | RK0          | ISI_D0       |          | (J28) IMAGE SENSOR CONNECTOR (PB20PB31)    |
| PB21     | RF0          | ISI_D1       |          |                                            |
| PB22     | DSR0         | ISI_D2       |          | Warning: Shared with COM PORT 0 (PB22PB27) |
| PB23     | DCD0         | ISI_D3       |          |                                            |
| PB24     | DTR0         | ISI_D4       |          |                                            |
| PB25     | RI0          | ISI_D5       |          |                                            |
| PB26     | RTS0         | ISI_D6       |          |                                            |
| PB27     | CTS0         | ISI_D7       |          |                                            |
| PB28     | RTS1         | ISI_PCK      |          | Warning: Shared with COM PORT 1 (PB28PB29) |
| PB29     | CTS1         | ISI_VSYNC    |          |                                            |
| PB30     | PCK0         | ISI_HSYNC    |          |                                            |
| PB31     | PCK1         | ISI_MCK      |          |                                            |



Table 3-3. I/o Peripheral Controller C

| I/O Line | Peripheral A | Peripheral B | Comments | Function                             |
|----------|--------------|--------------|----------|--------------------------------------|
| PC0      | AD0          | SCK3         |          |                                      |
| PC1      | AD1          | PCK0         |          | Audio DAC WM8731 (MCLK)              |
| PC2      | AD2          | PCK1         |          |                                      |
| PC3      | AD3          | SPI1_NPCS3   |          |                                      |
| PC4      | A23          | SPI1_NPCS2   |          | (J28) IMAGE SENSOR CONNECTOR (CTRL1) |
| PC5      | A24          | SPI1_NPCS1   |          | USB_CNX (VBUS DETECT)                |
| PC6      | TIOB2        | CFCE1        |          |                                      |
| PC7      | TIOB1        | CFCE2        |          |                                      |
| PC8      | NCS4/CFCS0   | RTS3         |          |                                      |
| PC9      | NCS5/CFCS1   | TIOB0        |          |                                      |
| PC10     | A25/CFRNW    | CTS3         |          |                                      |
| PC11     | NCS2         | SPI0_NPCS1   |          | SPI DataFlash memory (Chip Select)   |
| PC12     | IRQ0         | NCS7         |          |                                      |
| PC13     | FIQ          | NCS6         |          | NAND Flash (RDYBSY)                  |
| PC14     | NCS3/NANDCS  | IRQ2         |          | NAND Flash (NANDCS)                  |
| PC15     | NWAIT        | IRQ1         |          |                                      |
| PC16     | D16          | SPI0_NPCS2   |          | EBI Data Bus (PC16PC31)              |
| PC17     | D17          | SPI0_NPCS3   |          |                                      |
| PC18     | D18          | SPI1_NPCS1   |          |                                      |
| PC19     | D19          | SPI1_NPCS2   |          |                                      |
| PC20     | D20          | SPI1_NPCS3   |          |                                      |
| PC21     | D21          | EF100        |          |                                      |
| PC22     | D22          | TCLK5        |          |                                      |
| PC23     | D23          |              |          |                                      |
| PC24     | D24          |              |          |                                      |
| PC25     | D25          |              |          |                                      |
| PC26     | D26          |              |          |                                      |
| PC27     | D27          |              |          |                                      |
| PC28     | D28          |              |          |                                      |
| PC29     | D29          |              |          |                                      |
| PC30     | D30          |              |          |                                      |
| PC31     | D31          |              |          |                                      |



**Board Description** 





# Configuration

# 4.1 Jumpers

Table 4-1. Jumpers Configuration

| Designation | Default Setting | Feature                                                                                                                                              |  |  |  |
|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| J2          | Closed          | 3.3V Jumper <sup>(1)</sup>                                                                                                                           |  |  |  |
| J3          | Closed          | Forces power on. To use the software shutdown control:  • J3 must be opened,  • 3V battery backup must be present,  • J10 jumper set in position 1-2 |  |  |  |
| J6          | Closed          | VDDPLL Jumper <sup>(1)</sup>                                                                                                                         |  |  |  |
| J7          | Open            | Enables boot on the internal ROM                                                                                                                     |  |  |  |
| 37          | Closed          | Enables boot on the NCS0                                                                                                                             |  |  |  |
| J9          | 2-3             | Slow Clock OSCSEL 1-2: Internal RC Oscillator 2-3: External Crystal Oscillator                                                                       |  |  |  |
| J10         | 2-3             | VDDBU Jumper select <sup>(1)</sup> 1-2: Lithium 3V Battery 2-3: 1.0V from VDDCORE                                                                    |  |  |  |
| J12         | Closed          | VDDCORE Jumper <sup>(1)</sup>                                                                                                                        |  |  |  |
| J15         | Closed          | Enables Ethernet Auto MDIX control                                                                                                                   |  |  |  |
| J33         | Closed          | Serial DataFlash chip select enable                                                                                                                  |  |  |  |
| J34         | Closed          | NAND Flash chip select enable                                                                                                                        |  |  |  |

Note: 1. These jumpers are provided for power consumption measurement. By default, they are closed. To use this feature, the user has to open the strap and insert an ampere meter.

# 4.2 JTAG/ICE

Table 4-2. JTAG/ICE Configuration

| Designation | Default Setting | Feature                                                                    |
|-------------|-----------------|----------------------------------------------------------------------------|
| S1          | Opened          | Disables the ICE NTRST input                                               |
| S2          | Opened          | Selects ICE Debug Mode or JTAG Boundary Scan Mode                          |
| S3          | Opened          | Disables TCK <-> RTCK local loop. If S3 is closed, R13 must be unsoldered. |
| R13         | Soldered        | Enables the ICE RTCK return. S3 must be opened                             |
| R14         | Soldered        | Enables the ICE RTCK return. S3 must be opened                             |

# 4.3 Microcontroller Clock

Table 4-3. Microcontroller Clock Configuration

| Designation | Default Setting | Feature                                                                  |  |  |  |  |
|-------------|-----------------|--------------------------------------------------------------------------|--|--|--|--|
| R18/R20     | Soldered        | Enables the use of 18.432MHz crystal. If external clock is used, R18/R20 |  |  |  |  |
| S4          | Opened          | must be unsoldered and S4 closed.                                        |  |  |  |  |
| J9          |                 | Slow Clock Setting. See Table 4-1.                                       |  |  |  |  |

# 4.4 Memory

Table 4-4. Memory Configuration

| Designation  | Default Setting | Feature                                      |
|--------------|-----------------|----------------------------------------------|
| SDRAM        |                 |                                              |
| R31          | Soldered        | Enables MN7 Chip select access               |
| R32          | Soldered        | Enables MN8 Chip select access               |
| NAND Flash ( | MN6+x)          |                                              |
| J34          | Closed          | Enables the use of NAND Flash (MN6x)         |
| R34          | Soldered        | Enables the use of Ready Busy signal         |
| S6           | Opened          | Disables write protect                       |
| SERIAL Data  |                 |                                              |
| J33          | Soldered        | Enable the use of the Serial DataFlash®(MN9) |
| S5           | Opened          | Disables write protect                       |
| TWI SERIAL E | EPROM (MN10)    |                                              |
| R46          | Soldered        | Enables SCL access                           |
| R47          | Soldered        | Enables SDA access                           |



#### 4.5 Ethernet

RMII is the factory default mode. To evaluate the MII mode, the user has to unsolder R49, R50, R127 and close S7 and S8. When the RMII mode is used, the user can use the specific MII signals as PIO, but the following resistors must be unsoldered (R119 to R126).

Note that, by default, resistors R112 and R120 are not populated in order to avoid contention between the MII signals and the SD Card slot J35. If the Ethernet MII mode is implemented on the board, then you must not insert any card into slot J35. Otherwise, signal conflicts could occur and damage both the Ethernet controller and the SD Card.

#### 4.6 Miscellaneous

Refer to "Board Layout - Top View" in Section 5.1 "Schematics" for the PIO Usage.



Configuration







# **Schematics**

#### 5.1 Schematics

This section contains the following schematics:

- Board Layout Top View
- Power Supply and Audio
- AT91SAM9G20-CU
- Memory
- Ethernet
- Serial Interface
- Expansion and User Interface













|   | ROUSSET                                                  | D<br>C<br>B<br>A | INIT EDIT               | PP<br>PP<br>PP<br>TVT<br>DES. | 06/03/09<br>07/10/08<br>02/07/08<br>15/04/08<br>DATE | VER. | DATE  |  |
|---|----------------------------------------------------------|------------------|-------------------------|-------------------------------|------------------------------------------------------|------|-------|--|
|   | , AT91SAM9G20-EK ,                                       | SCA              | <b>ㄸ1/1</b>             |                               |                                                      | REV. | SHEET |  |
|   | ETHERNET                                                 | F                | <del></del>             |                               |                                                      | D    | 5/    |  |
|   | This agreement is our property. Reproduction and publics | tion withou      | t our written authoriza | tion shall expose offere      | ter to legal proceedings.                            |      |       |  |
| _ | 1                                                        |                  |                         |                               |                                                      |      |       |  |







## **Errata**

## 6.1 Wrong Silkscreen of BB and 1.0V on the Board

There is a silkscreen reversion on the board, for the selection of the VDDBU source:

- On J10 position 1-2, the marking should be 'BB' for Battery Backup instead of '1.0V'
- On J10 position 2-3, the marking should be '1.0V' instead of 'BB'.

This erratum is not applicable for AT91SAM9G20-EK Rev. C and later versions.

#### 6.2 Choice of an Oscillator Capacitance

For many reasons at the manufacturing level, Atmel does not specify any crystal references at the board design stage.

Because of that, the user can find an inconsistency in the value of the used capacitance of the 18.432 MHz crystal on each pin (C23, C24), and the nominal load capacitance of the crystal.

As a reminder, here is the way to select these values. The electrical parameter allows you to fit the right values provided by the crystal manufacturer - and not by Atmel. They are called "Load Capacitance" of the crystal. You have to take stray capacitances (package, socket, trace) into account in order to be close enough to the equivalent nominal Load Capacitance.

With the on-board HCM49-18.432MABJT crystal reference, 10 pF capacitances have been fitted on the 18.432 MHz crystal for a nominal 27 pF load capacitance.

# 6.3 SD Card Slots and Booting Capability

On the board, Slot J13 is incorrectly marked with a "bootable" mention (solder side). This should be applied to J35 instead. However, the schematic entitled "Memory" attached to this User Guide, in Section 5.1 "Schematics" does represent the correct location and marking.

Errata







# **Revision History**

# 7.1 Revision History

#### Table 7-1.

| Document | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Change<br>Request<br>Ref |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 6413C    | Section 6.3 "SD Card Slots and Booting Capability", added to errata                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6874                     |
| 6413B    | Errata section created with Section 6.1 "Wrong Silkscreen of BB and 1.0V on the Board"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5413                     |
|          | Section 6.2 "Choice of an Oscillator Capacitance" added to errata                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6392                     |
|          | New schematics pdf file (at91sam9g20-ek revc.pdf) attached to Section 5.1 "Schematics"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5936                     |
|          | - Section 1.2 "Deliverables" on page 1-1, last bullet added - Section 3.8 "Power Supply Circuitry" on page 3-5, last bullet added - PA23-24 rows edited in Table 3-1 on page 3-7 - 2 rows (J33-34) added to Table 4-1 on page 4-1                                                                                                                                                                                                                                                                                                                                                                                                                               | 5851                     |
|          | <ul> <li>Section 1.3 "AT91SAM9G20-EK Evaluation Board" on page 1-1: 'one' DataFlash changed to 'two'</li> <li>3 figures changed: Figure 2-1 on page 2-2, Figure 2-2 on page 2-3, and Figure 2-3 on page 2-5</li> <li>Typo in Section 2.6 "Getting Started" on page 2-4: 'tools' instead of 'tool'</li> <li>4 bullets removed from Section 3.11 "User Interface" on page 3-6</li> <li>2 bullets edited in Section 3.13 "Expansion Slot" on page 3-6</li> <li>PA6 to PA11 rows edited in Table 3-1 on page 3-7</li> <li>PB0 and PB8-9 rows edited in Table 3-2 on page 3-8</li> <li>A paragraph added at the end of Section 4.5 "Ethernet" on page 4-3</li> </ul> | RFO                      |
| 6413A    | First Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |

**Revision History** 





#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-

Yvelines Cedex France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com www.atmel.com/AT91SAM **Technical Support**AT91SAM Support
Atmel techincal support

Sales Contacts

www.atmel.com/contacts/

Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.



© 2009 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, DataFlash<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, Thumb<sup>®</sup>, the ARMPowered<sup>®</sup> logo and others are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.