# PROJECT REPORT TEAM: NO NAME ISHANYA SETHI 2020102014 LAKSH BALANI 2020102019

#### 1. FETCH STAGE

The fetch stage includes the instruction memory hardware unit. This unit reads 10 bytes from memory at a time, using the PC as the address of the first byte (byte 0). The 0th byte is interpreted as the instruction byte and is split (by the Split block) into two 4-bit quantities. The control logic blocks labelled "icode" and "ifun" then compute the instruction and function codes as equaling either the values read from memory or, in the event that the instruction address is not valid (as indicated by the signal imem\_error from Instr Valid block), the values corresponding to a nop instruction. The control logic blocks labelled "icode" and "ifun" then compute the instruction 2 and function codes as equaling either the values read from memory or, in the event that the instruction address is not valid (as indicated by the signal imem\_error), the values corresponding to a nop instruction. Based on the value of icode, we can compute three 1-bit signals

- instr\_valid. Does this byte correspond to a legal Y86-64 instruction? This signal is used to detect an illegal instruction.
- need\_regids. Does this instruction include a register specifier byte?
- need valC. Does this instruction include a constant word?

The signals instr\_valid and imem\_error (generated when the instruction address is out of bounds) are used to generate the status code in the memory stage. The remaining 9 bytes read from the instruction memory encode some combination of the register specifier byte and the constant word. These bytes are processed by the hardware unit labelled "Align" into the register fields and the constant word. Byte 1 is split into register specifiers rA and rB when the computed signal need\_regids is 1. If need\_regids is 0, both register specifiers are set to 0xF (RNONE), indicating there are no registers specified by this instruction. For any instruction having only one register operand, the other field of the register specifier byte will be 0xF (RNONE). Thus, we can assume that the signals rA and rB either encode registers we want to access or indicate that register access is not required. The PC incrementer block generates the signal valP, based on the current value of the PC, and the two signals need\_regids and need\_valC. For PC value p, need\_regids value r, and need\_valC value i, the incrementer generates the value p + 1 + r + 8i. Instr\_valid is a signal used to detect an illegal instruction. Unlike in SEQ, we must split the computation of the instruction status into two parts. In the fetch stage, we can test for a memory error due to an out-of-range instruction address, and we can detect an illegal instruction or a halt instruction.

```
__split,
    align,
    imem_error
       $readmemh("./instructions.mem",instr mem);
  input [63:0] PC;
  reg [7:0] instr mem[2047:0];
  output reg[71:0] align;
  output reg[7:0] split;
  output reg imem error;
  always @(PC)
       imem error <= (PC < 64'd0 || PC > 64'd9824) ? 1'b1:1'b0;
       __split <= instr_mem[PC];
        __align[71:64] <= instr mem[PC+1];
        __align[63:56] <= instr mem[PC+2];
        __align[55:48] <= instr mem[PC+3];
        align[47:40] <= instr mem[PC+4];</pre>
        __align[39:32] <= instr mem[PC+5];
       __align[31:24] <= instr mem[PC+6];
        __align[23:16] <= instr mem[PC+7];
        align[15:8] <= instr mem[PC+8];</pre>
       __align[ 7:0] <= instr mem[PC+9];
endmodule
module split(ibyte, icode, ifun);
   input [7:0] ibyte;
   output [3:0] icode, ifun;
   assign ifun = ibyte[3:0];
    assign icode = ibyte[7:4];
endmodule
module align(ibytes, need regids, rA, rB, valC);
    input need regids;
    input [71:0] ibytes;
```

```
output [ 3:0] rA, rB;
output [63:0] valC;
assign rA = ibytes[71:68];
assign rB = ibytes[67:64];
assign valC = need_regids ? ibytes[63:0] : ibytes[71:8];
endmodule

module PC_increment(PC, need_regids, need_valC, valP);
   input [63:0] PC;
   input need_regids, need_valC;
   output [63:0] valP;
   assign valP = PC + 1 + 8*need_valC + need_regids;
endmodule
```



# 2. DECODE and WRITE BACK STAGE

There are four ports in the registry file. It can handle up to two reads (on ports A and B) and two writes at the same time (on ports E and M). Each port has an address connection and a data connection, with the address connection being a register ID and the data connection being a collection of 64 wires serving as either a read port's output word or a write port's input word. The two read ports have address inputs srcA and srcB, while the two write ports have address inputs dstE and dstM. The special identifier 0xF (RNONE) on an address port indicates that no register should be accessed. The four blocks dstE, dstM, srcA, srcB, generate the four different register IDs for the register file, based on the instruction code icode, the register specifiers rA and rB, and possibly the condition signal Cnd computed in the execute stage. Register ID srcA indicates which register should be read to generate valA. Register ID dstE indicates the destination register for write port E, where the computed value valE is stored. But here, the register IDs supplied to the write ports come from the write-back stage (signals W\_dstE and W\_dstM), and not the one coming from the decode stage because we want the writes to occur to the destination registers specified by the instruction in the write-back stage.



```
module decode(dstE,dstM,srcA,srcB,icode,rA,rB,Cnd);
input [3:0] icode;
input [3:0] rA;
input [3:0] rB;
input Cnd;
```

```
output [3:0] srcA;
output [3:0] srcB;
output [3:0] dstE;
output [3:0] dstM;
// These are the instructions
 parameter IHALT = 4'h0;
 parameter INOP = 4'h1;
 parameter IRRMOVQ = 4'h2;
 parameter IIRMOVQ = 4'h3;
 parameter IRMMOVQ = 4'h4;
 parameter IMRMOVQ = 4'h5;
 parameter IOPQ = 4'h6;
 parameter IJXX = 4'h7;
 parameter ICALL = 4'h8;
 parameter IRET = 4'h9;
 parameter IPUSHQ = 4'hA;
 parameter IPOPQ = 4'hB;
assign srcA =
 icode == IRMMOVQ ? rA:
 icode == IOPQ ? rA:
 icode == IPUSHQ ? rA:
 icode == IRET ? 4'h4:
 icode == IRRMOVQ ? rA:
 icode == IPOPQ ? 4'h4 : 4'hf;
assign srcB =
 icode == IMRMOVQ ? rB:
 icode == IOPQ ? rB:
 icode == IRMMOVQ ? rB:
 icode == IRET ? 4'h4:
 icode == ICALL ? 4'h4:
 icode == IPUSHQ ? 4'h4:
 icode == IPOPQ ? 4'h4 : 4'hf;
assign dstE =
 icode == IRRMOVQ ? (Cnd ? rB : 4'hf):
 icode == IIRMOVQ ? rB:
 icode == IOPQ ? rB:
  icode == IRET ? 4'h4:
```

```
icode == ICALL ? 4'h4:
icode == IPUSHQ ? 4'h4:
icode == IPOPQ ? 4'h4 : 4'hf;

assign dstM =
icode == IMRMOVQ ? rA:
icode == IPOPQ ? rA: 4'hf;

endmodule
```

#### 3. EXECUTE

The execute stage includes the arithmetic/logic unit (ALU). This unit performs the operation add, subtract, and, or exclusive-or on inputs aluA and aluB based on the setting of the alufun signal. These data and control signals are generated by three control blocks. The ALU output becomes the signal valE. The ALU computation for each instruction is shown as the first step in the execute stage. The operands are listed with aluB first, followed by aluA to make sure the subq instruction subtracts valA from valB. The value of aluA can be valA, valC, or either -8 or +8, depending on the instruction type. Our ALU generates the three signals on which the condition codes are based—zero, sign, and overflow—every time it operates. We also have "Set CC," which determines whether or not to update the condition codes, has signals m stat and W stat as inputs. The Cond block generates the Cnd signal used both for the setting of dstE with conditional moves and in the next PC logic for conditional branches. The signals e valE and e dstE are directed toward the decode stage as one of the forwarding sources. One difference is that the logic labelled "Set CC," which determines whether or not to update the condition codes, has signals m stat and W stat as inputs. 5 These signals are used to detect cases where an instruction causing an exception is passing through later pipeline stages, and therefore any updating of the condition codes should be suppressed. These signals are used to detect cases where an instruction causing an exception is passing through later pipeline stages, and therefore any updating of the condition codes should be suppressed.



```
include "../ALU/ALU/alu.v"
module execute(icode, ifun, valA, valB, valC, Cnd, valE);
// Branch condition
 input [3:0] ifun;
 input [3:0] icode;
 input [63:0] valA;
 input [63:0] valB;
 input [63:0] valC;
 output reg [63:0] valE;
 output reg Cnd;
 // Jump conditions.
 parameter J_YES = 4'h0;
 parameter J LE = 4'h1;
 parameter J_L = 4'h2;
 parameter J_E = 4'h3;
 parameter J_NE = 4'h4;
 parameter J_GE = 4'h5;
 parameter J_G = 4'h6;
 // These are the instructions
 parameter IHALT = 4'h0;
  parameter INOP = 4'h1;
```

```
parameter IRRMOVQ = 4'h2;
parameter IIRMOVQ = 4'h3;
parameter IRMMOVQ = 4'h4;
parameter IMRMOVQ = 4'h5;
parameter IOPQ = 4'h6;
parameter IJXX = 4'h7;
parameter ICALL = 4'h8;
parameter IRET = 4'h9;
parameter IPUSHQ = 4'hA;
parameter IPOPQ = 4'hB;
assign ALUA =
icode == IRRMOVQ ?valA:
icode == IOPQ ? valA :
icode == IIRMOVQ ? valC:
icode == IRMMOVQ ? valC:
icode == IMRMOVQ ? valC :
icode == ICALL ? -8:
icode == IPUSHQ ? -8 :
icode == IRET ? 8:
icode == IPOPQ ? 8 : 0;
assign ALUB =
icode == IRMMOVQ ? valB:
icode == IMRMOVQ ? valB:
icode == IOPQ ? valB:
icode == ICALL ? valB:
icode == IPUSHQ ? valB:
icode == IRET ? valB:
icode == IPOPQ ? valB :
icode == IRRMOVQ ? 0:
icode == IIRMOVQ ? 0 : 0;
wire [1:0] sel_line;
assign sel line =
icode == IRMMOVQ ? 2'b0:
icode == IMRMOVQ ? 2'b0:
icode == IOPQ ? ifun:
icode == ICALL ? 2'b0:
icode == IPUSHQ ? 2'b0:
icode == IRET ? 2'b0:
icode == IPOPQ ? 2'b0 :
icode == IRRMOVQ ? 2'b0:
```

```
icode == IIRMOVQ ? 2'b0 : 0;
 wire overflow_flag;
 wire [63:0]ans;
  ALU alu module
(.ans(ans),.overflow(overflow_flag),.sel(sel_line),.a(valA),.b(va
1B));
  reg ZF,SF,OF;
  always@(*)
  begin
  valE = ans;
  SF=valE[63];
  if(valE== 64'b0) begin
    z_{F=1};
  end
  else begin
     ZF=0;
  end
  OF=overflow_flag;
 Cnd =
  (ifun == J_YES) |
  (ifun == J_LE & ((ZF^OF)|ZF)) |
  (ifun == J_L \& (SF^OF)) |
  (ifun == J_E & ZF) |
  (ifun == J_NE \& \sim ZF) |
  (ifun == J_GE \& (\sim SF^OF)) |
  (ifun == J_G \& (\sim SF^\circ OF) \& \sim ZF);
   end
endmodule
```

#### 4. MEMORY

The memory stage has the task of either reading or writing program data. Two control blocks generate the values for the memory address and the memory input data (for write operations). Two other blocks generate the control signals indicating whether to perform a read or a write operation. When a read operation is performed, the data memory generates the value valM. We set the control signal mem\_read

only for instructions that read data from memory. Many of the values in pipeline registers and M and W are supplied to other parts of the circuit as part of the forwarding and pipeline control logic.



```
module mem 1 (mem r,mem w,mem add,mem data,icode,valE,valA,valP);
 // These are the instructions
 parameter IHALT = 4'h0;
 parameter INOP = 4'h1;
 parameter IRRMOVQ = 4'h2;
 parameter IIRMOVQ = 4'h3;
 parameter IRMMOVQ = 4'h4;
 parameter IMRMOVQ = 4'h5;
 parameter IOPQ = 4'h6;
 parameter IJXX = 4'h7;
 parameter ICALL = 4'h8;
 parameter IRET = 4'h9;
 parameter IPUSHQ = 4'hA;
 parameter IPOPQ = 4'hB;
input [3:0] icode;
input [63:0] valA;
input [63:0] valE;
input [63:0] valP;
```

```
output mem r;
output mem w;
output [63:0] mem add;
output [63:0] mem data;
wire mem r,mem w;
assign mem_r = (icode == IMRMOVQ | icode == IPOPQ | icode ==
IRET);
assign mem w = (icode == IRMMOVQ | icode == IPUSHQ | icode ==
ICALL);
assign mem addr =
icode == IRMMOVQ ? valE :
icode == IPUSHQ ? valE :
icode == ICALL ? valE :
icode == IMRMOVQ ? valE : valA;
assign mem data=(icode==IRMMOVQ||icode==IPUSHQ) ? valA : valP;
endmodule
module mem 2 (valM,dmem error,mem r,mem w,mem add,mem data);
input mem r,mem w;
input [63:0] mem add;
input [63:0] mem data;
output dmem error;
output [63:0] valM;
reg [63:0] mem [4095:0];
reg [63:0] valM;
always @ (*) begin
    if (mem add<=64'h0FFF&&mem add>=64'h0) begin
        if (mem_r ^ mem_w)
       begin
       if(mem w == 1'b1)
       begin
       mem[mem add] = mem data;
       end
       if ( mem r == 1'b1 ) begin
                  valM [63:56] = mem[mem add] ;
                   valM [55:48] = mem[mem add+1] ;
```

# 5. Forward (Upward) Paths

Values passed from one stage to next. Cannot jump past stage e.g., valC passes through decode



# **OVERALL Y-86 PROCESSOR**

```
`include "fetch.v"
  include "decode.v"
  include "execute.v"
  include "memory.v"
  include "write_back.v"

module pipereg(out, in, stall, Bubbleval, clock);
  input stall, clock;
```

```
parameter w=8;
     input [w-1:0] in;
     input [w-1:0] Bubbleval;
     output reg [w-1:0] out;
     initial begin
         assign out = Bubbleval;
     end
     always @(posedge clock)
     begin
         if (!stall)
             assign out = in;
     end
endmodule
module pipereg2(out, in, stall, Bubble, Bubbleval, clock);
 parameter w=8;
     output reg [w-1:0] out;
     input [w-1:0] in;
     input stall, Bubble;
     input [w-1:0] Bubbleval;
     input clock;
     initial begin
          assign out=Bubbleval;
     end
     always @(posedge clock) begin
         if (!stall && !Bubble)
             assign out = in;
         else if (!stall && Bubble)
             assign out = Bubbleval;
     end
endmodule
module y86 (clk, W stat);
  // These are the instructions
      parameter IHALT = 4'h0;
      parameter INOP = 4'h1;
      parameter IRRMOVQ = 4'h2;
      parameter IIRMOVQ = 4'h3;
      parameter IRMMOVQ = 4'h4;
      parameter IMRMOVQ = 4'h5;
      parameter IOPQ = 4'h6;
```

```
parameter IJXX = 4'h7;
      parameter ICALL = 4'h8;
      parameter IRET = 4'h9;
      parameter IPUSHQ = 4'hA;
      parameter IPOPQ = 4'hB;
  // These are some Status conditions
     parameter BUB = 3'h0;
     parameter AOK = 3'h1;
     parameter HLT = 3'h2;
     parameter ADR = 3'h3;
     parameter INS = 3'h4;
input clk;
output [2:0] W stat;
wire [63:0] f predPC, F predPC, f pc;
wire imem error;
wire [ 2:0] f stat;
wire [71:0] __align;
wire [7:0] split;
wire [ 3:0] f_icode, f_ifun;
wire [ 3:0] f rA, f rB;
wire [63:0] f valC;
wire [63:0] f valP;
wire need regids, need valC, instr valid;
wire F stall, F BUBble, F reset;
wire nr;
wire nc;
wire [ 2:0] D stat;
wire [63:0] D pc;
wire [ 3:0] D icode;
wire [ 3:0] D ifun;
wire [ 3:0] D rA, D rB;
wire [63:0] D valC;
wire [63:0] D valP;
wire [63:0] d valA;
wire [63:0] d valB;
wire [63:0] d rvalA, d rvalB;
wire [3:0] d dstE;
wire [3:0] d dstM;
wire [3:0] d_srcA;
wire [3:0] d srcB;
wire d cnd;
wire D_stall, D_BUBble;
```

```
wire [ 2:0] E_stat;
wire [63:0] E pc;
wire [ 3:0] E_icode, E_ifun;
wire [63:0] E_valC, E_valA, E_valB;
wire [ 3:0] E dstE, E dstM, E srcA, E srcB;
wire [63:0] ALUA, ALUB;
wire set CC;
wire [ 2:0] CC;
wire [ 2:0] new CC;
wire [ 3:0] ALUfun;
wire [63:0] e_valE, e_valA;
wire [ 3:0] e_dstE;
wire e_Cnd;
wire E stall, E_BUBble;
wire mem r;
wire mem w;
wire [ 2:0] M stat;
wire [63:0] M_pc;
wire [ 3:0] M icode, M ifun;
wire M_Cnd;
wire [63:0] m valM;
wire [63:0] M valE, M valA, M valP;
wire [ 3:0] M dstE, M dstM;
wire [ 2:0] m stat;
wire [63:0] mem add;
wire [63:0] mem data;
wire dmem error;
wire [ 2:0] W stat;
wire [63:0] W pc;
wire [ 3:0] W icode;
wire signed [63:0] W valA;
wire signed [63:0] W valB;
wire signed [63:0] W valC;
wire signed [63:0] W valE;
wire signed [63:0] W valM;
wire signed [63:0] W_valP;
wire [3:0] W_srcA, W_srcB;
wire [ 3:0] W dstE, W dstM;
wire [ 3:0] w dstE, w dstM;
wire W stall, W BUBble, resetting;
      assign Stat = ((W stat == BUB) ? AOK : W stat);
     assign F bubble = 0;
```

```
assign F stall = (((E icode == IMRMOVQ | E icode == IPOPQ) &
(E dstM == d srcA | E dstM == d srcB)) | (IRET == D icode | IRET
== E icode | IRET == M icode));
     assign D stall =((E icode == IMRMOVQ | E icode == IPOPQ) &
(E_dstM == d_srcA | E_dstM == d_srcB));
     assign D bubble =(((E icode == IJXX) & ~e Cnd) | (~((E icode
== IMRMOVQ | E icode ==IPOPQ) & (E dstM == d srcA | E dstM ==
d_srcB)) & (IRET ==D_icode | IRET == E_icode | IRET == M icode)));
     assign E stall =0;
     assign E bubble = (((E icode == IJXX) & ~e Cnd) | ((E icode ==
IMRMOVQ | E icode == IPOPQ) & (E dstM == d srcA | E dstM ==
d srcB)));
     assign M stall =0;
     assign M_bubble =((m_stat == ADR | m_stat == INS | m_stat ==
HLT) | (W stat == ADR | W stat == INS | W stat == HLT));
     assign W stall = (W stat == ADR | W stat == INS | W stat ==
HLT);
     assign W bubble =0;
pipereg #(64) F predPC reg(F predPC, f predPC, F stall, 64'b0,
clock);
// D stage
     pipereg #(3) D stat reg(D stat, f stat, D stall, BUB,
clock);
     pipereg #(64) D pc reg(D pc, f pc, D stall, 64'b0, clock);
         pipereg2 #(4) D icode reg(D icode, f icode, D stall,
D BUBble, INOP, clock);
     //pipereg #(4) D icode reg(D icode, f icode, D stall, INOP,
     pipereg #(4) D ifun reg(D ifun, f ifun, D stall, 4'h0,
clock);
     pipereg #(4) D rA reg(D rA, f rA, D stall, 4'hF, clock);
     pipereg #(4) D rB reg(D rB, f rB, D stall, 4'hF, clock);
     pipereg #(64) D valC reg(D valC, f valC, D stall, 64'b0,
clock);
     pipereq #(64) D valP req(D valP, f valP, D stall, 64'b0,
clock);
// E stage
     pipereg #(3) E stat reg(E stat, D stat, E stall, BUB,
clock);
     pipereg #(64) E pc reg(E pc, D pc, E stall, 64'b0, clock);
         pipereg #(4) E icode reg(E icode, D icode, E stall,
INOP, clock);
     pipereg #(4) E ifun reg(E ifun, D ifun, E stall, 4'h0,
clock);
```

```
pipered #(64) E valC reg(E valC, D valC, E stall, 64'b0,
clock);
     pipered #(64) E valA req(E valA, d valA, E stall, 64'b0,
     pipereg #(64) E valB reg(E valB, d valB, E stall, 64'b0,
clock);
     pipereg #(4) E dstE reg(E dstE, d dstE, E stall, 4'hF,
clock);
     pipereg #(4) E dstM reg(E dstM, d dstM, E stall, 4'hF,
clock);
     pipereg #(4) E srcA reg(E srcA, d srcA, E stall, 4'hF,
clock);
     pipereg #(4) E srcB reg(E srcB, d srcB, E stall, 4'hF,
clock);
// M stage
     pipereg #(3) M stat reg(M stat, E stat, M stall, BUB,
clock);
     pipered #(64) M pc red(M pc, E pc, M stall, 64'b0, clock);
     pipereq #(4) M icode req(M icode, E icode, M stall, INOP,
clock);
     pipereg #(4) M ifun reg(M ifun, E ifun, M stall, 4'h0,
clock);
     pipereg #(1) M Cnd reg(M Cnd, e Cnd, M stall, 1'b0, clock);
     pipereg #(64) M valE reg(M valE, e valE, M stall, 64'b0,
clock);
     pipereg #(64) M valA reg(M valA, e valA, M stall, 64'b0,
clock);
     pipereg #(4) M dstE reg(M dstE, e dstE, M stall, 4'hF,
clock);
     pipereg #(4) M dstM reg(M dstM, E dstM, M stall, 4'hF,
clock);
// W stage
     pipereg #(3) W stat reg(W stat, m stat, W stall, BUB,
clock);
     pipereg #(64) W pc reg(W pc, M pc, W stall, 64'b0, clock);
     pipereq #(4) W icode req(W icode, M icode, W stall, INOP,
     pipereg #(64) W valE reg(W valE, M valE, W stall, 64'b0,
clock);
     pipereg #(64) W valM reg(W valM, m valM, W stall, 64'b0,
clock);
     pipereg #(4) W dstE reg(W dstE, M dstE, W stall, 4'hF,
clock);
     pipereg #(4) W dstM reg(W dstM, M dstM, W stall, 4'hF,
clock);
```

```
Instr memory
ins_m(.PC(f_pc),.__split(_split),.__align(_align),.imem_error(im
em error));
split sp(.ibyte( split), .icode(f icode), .ifun(f ifun));
assign nr = ((f icode == IRRMOVQ) || (f icode == IIRMOVQ) ||
(f icode == IRMMOVQ) || (f icode == IMRMOVQ) || (f icode == IOPQ)
|| (f icode == IPUSHQ) || (f_icode == IPOPQ)) ? 1'b1 : 1'b0 ;
assign nc = ((f icode == IIRMOVQ) || (f icode == IRMMOVQ) ||
(f icode == IMRMOVQ) || (f icode == IJXX) || (f icode == ICALL) )
? 1'b1 : 1'b0 ;
align al(.ibytes( align), .need regids(nr), .rA(f rA), .rB(f rB),
.valC(f valC));
PC increment inc pc(.PC(f pc), .need regids(nr), .need valC(nc),
.valP(f valP));
decode dec(.dstE(d_dstE), .dstM(d_dstM), .srcA(d_srcA),
.srcB(d srcB), .icode(D icode), .rA(D rA), .rB(D rB),
.Cnd(d_cnd));
execute exe(.icode(E icode), .ifun(E ifun), .valA(E valA),
.valB(E valB), .valC(E valC), .Cnd(e cnd), .valE(e valE));
mem 1
m1 (.mem r(mem r),.mem w(mem w),.mem add(mem add),.mem data(mem dat
a),.icode(M_icode),.valE(M_valE),.valA(M_valA),.valP(M_valP));
.valM(m valM),.dmem error(dmem error),.mem r(mem r),.mem w(mem w),
.mem add(mem add),.mem data(mem data));
write back wr ba(.valA(W valA), .valB(W valB), .valM(W valM),
.valE(W valE), .dstE(W dstE), .dstM(W dstM), .srcA(W srcA),
.srcB(W srcB) );
```

endmodule



The processor supports the following set of commands (as of now):

- 1. inop
- 2. ihalt
- 3. ioPq
- 4. ipopq
- 5. ipushq
- 6. iirmovq
- 7. irmmovq
- 8. imrmovq
- 9. ijxx
- 10. iret
- 11. icall

Some of the above instructions also have sub-instructions that can be performed.

- IOPL
- 1. ADDQ Performs addition of 2 numbers
- 2. SUBQ Performs subtraction between 2 numbers
- 3. ANDQ Performs LOGICAL AND of 2 numbers

# 4. XORQ - Performs LOGICAL XOR of 2 numbers

# • IJXX

- 1. C\_YES Jumps without condition
- 2. C LE Jumps if it is less than or equal to
- 3. C\_L Jumps if it is less than
- 4. C\_E Jumps if it is equal to
- 5. C NE Jumps if it is not equal to
- 6. C\_GE Jumps if it is greater than or equal to
- 7. C\_G Jumps if it is greater than