OR Gate module my\_OR(A, B, F); input A, B; output F; assign F= A|B; endmodule

> Flow Status Successful - Mon Sep 16 11:14:42 2019 9.0 Build 132 02/25/2009 SJ Web Edition Quartus II Version Revision Name my\_OR Top-level Entity Name my\_OR Family Stratix II Met timing requirements Yes Logic utilization < 1 % Combinational ALUTs 1 / 12,480 ( < 1 %) Dedicated logic registers 0 / 12,480 (0 %) Total registers Total pins 3/343(<1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



|              |      | Value a<br>19.53 r | 0 ps | 378 ps | 756 ps | 1.134 ns | 1.512 ns | 1.89 ns | 2.268 ns | 2.646 ns | 3.024 ns | 3.402 ns | 3.78 ns |
|--------------|------|--------------------|------|--------|--------|----------|----------|---------|----------|----------|----------|----------|---------|
|              | Name | 19.53 r            |      |        |        |          |          |         |          |          |          |          |         |
| <b>₽</b> 0   | Α    | B 1                |      |        |        |          |          |         |          |          |          |          |         |
| <b>1</b> ■ 1 | В    | B 0                |      |        |        |          |          |         |          |          |          |          |         |
| <b>- □</b> 2 | F    | B 1                |      |        |        |          |          |         |          |          |          |          |         |
|              |      |                    |      |        |        |          |          |         |          |          |          |          |         |
|              |      |                    |      |        |        |          |          |         |          |          |          |          |         |



```
module my_AND(A, B, F);
input A, B;
output F;
assign F= A&B;
endmodule
```

Flow Status Successful - Mon Sep 16 11:18:19 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_AND Top-level Entity Name my\_AND Family Stratix II Met timing requirements Yes Logic utilization < 1% Combinational ALUTs 1/12,480 (<1%) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 3/343(<1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final





### NOT:

В

F

B 1

B 1

```
module my_NOT(A, F);
input A;
output F;
assign F= ~A;
endmodule
```

Flow Status Successful - Mon Sep 16 10:37:33 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_NOT Top-level Entity Name my\_NOT Stratix II Family Met timing requirements Yes 0% Logic utilization Combinational ALUTs 0 / 12,480 (0%) Dedicated logic registers 0 / 12,480 (0%) Total registers 0 Total pins 2/343(<1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final





NOR:

```
module my_NOR(A, B, F);
input A, B;
output F;
assign F = \sim (A|B);
endmodule
```

Successful - Mon Sep 16 10:54:29 2019 Flow Status Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_NOR Top-level Entity Name my\_NOR Family Stratix II Met timing requirements Yes < 1 % Logic utilization Combinational ALUTs 1 / 12,480 ( < 1 %) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 3/343(<1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



|            |      | Value a | 0 ps | 326 ps | 652 ps | 978 ps | 1.304 ns | 1.63 ns | 1.956 ns | 2.282 ns | 2.608 ns | 2.934 ns | 3.26 ns |
|------------|------|---------|------|--------|--------|--------|----------|---------|----------|----------|----------|----------|---------|
|            | Name | 19.53 r |      |        |        |        |          |         |          |          |          |          |         |
| <b>■</b> 0 | A    | B 0     |      |        |        |        |          |         |          |          |          |          |         |
| <b>□</b> 1 | В    | B 1     |      |        |        |        |          |         |          |          |          |          |         |
| <b>◎</b> 2 | F    | B 0     |      |        |        |        |          |         |          |          |          |          |         |
|            |      |         |      |        |        |        |          |         |          |          |          |          |         |
|            |      |         |      |        |        |        |          |         |          |          |          |          |         |



### NAND:

```
module my_NAND(A, B, F);
input A, B;
output F;
assign F = \sim (A\&B);
endmodule
```

Flow Status Successful - Mon Sep 16 10:59:53 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_NAND Top-level Entity Name my\_NAND Family Stratix II Met timing requirements Yes <1% Logic utilization Combinational ALUTs 1 / 12,480 (< 1 %) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 3/343(<1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final





#### EX-OR:

```
module my_XOR(A, B, F);
input A, B;
output F;
assign F= A^B;
endmodule
```

Flow Status Successful - Mon Sep 16 11:03:36 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_XOR Top-level Entity Name my\_XOR Family Stratix II Met timing requirements Yes Logic utilization < 1 % 1 / 12,480 ( < 1 %) Combinational ALUTs Dedicated logic registers 0 / 12,480 (0%) Total registers 3 / 343 (< 1 %) Total pins Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



|            |      | Value a<br>19.53 r | 0 ps | 202 ps | 404 ps | 606 ps | 808 ps | 1.01 ns | 1.212 ns | 1.414 ns | 1.616 ns | 1.818 ns | 2.02 ns |
|------------|------|--------------------|------|--------|--------|--------|--------|---------|----------|----------|----------|----------|---------|
|            | Name | 19.53 r            |      |        |        |        |        |         |          |          |          |          |         |
| <b></b> 0  | Α    | B 1                |      |        |        |        |        |         |          |          |          |          |         |
| <u>⊪</u> 1 | В    | B 0                |      |        |        |        |        |         |          |          |          |          |         |
| <b>₽</b> 2 | F    | B 1                |      |        |        |        |        |         |          |          |          |          |         |
|            |      |                    |      |        |        |        |        |         |          |          |          |          |         |



#### **EX-NOR:**

```
module my_XNOR(A, B, F);
input A, B;
output F;
assign F = \sim (A^B);
endmodule
```

Flow Status Successful - Mon Sep 16 11:07:26 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_XNOR my\_XNOR Top-level Entity Name Family Stratix II Met timing requirements Yes < 1% Logic utilization Combinational ALUTs 1 / 12,480 ( < 1 %) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 3/343(<1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final





#### **BUFFER:**

```
module my_BUF(A, F);
input A;
output F;
assign F= A;
endmodule
```

Successful - Mon Sep 16 11:11:06 2019 Flow Status Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name my\_BUF Top-level Entity Name my\_BUF Stratix II Family Met timing requirements Yes Logic utilization 0% Combinational ALUTs 0 / 12,480 (0%) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 2/343(<1%) Total virtual pins 0 / 419,328 (0%) Total block memory bits DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



|            |      | Value a            | 0 ps | 126 ps | 252 ps | 378 ps | 504 ps | 630 ps | 756 ps | 882 ps | 1.008 ns | 1.134 ns | 1.26 ns |
|------------|------|--------------------|------|--------|--------|--------|--------|--------|--------|--------|----------|----------|---------|
|            | Name | Value a<br>19.53 r |      |        |        |        |        |        |        |        |          |          |         |
| <b>→</b> 0 | Α    | B 1                |      |        |        |        |        |        |        |        |          |          |         |
| <b>◎</b> 1 | F    | B 1                |      |        |        |        |        |        |        |        |          |          |         |
|            |      |                    |      |        |        |        |        |        |        |        |          |          |         |
|            |      |                    |      |        |        |        |        |        |        |        |          |          |         |



### HALF ADDER:

```
module HalfAdder(a, b, sum, cout); input a, b; output sum, cout; xor a1(sum, a, b); and a2(cout, a, b); endmodule
```

Successful - Mon Sep 16 11:25:44 2019 Flow Status Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name HalfAdder HalfAdder Top-level Entity Name Family Stratix II Yes Met timing requirements Logic utilization < 1% Combinational ALUTs 2 / 12,480 ( < 1 %) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 4/343(1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final





| Flow Status               | Successful - Mon Sep 16 11:29:21 2019   |
|---------------------------|-----------------------------------------|
| Quartus II Version        | 9.0 Build 132 02/25/2009 SJ Web Edition |
| Revision Name             | FullAdder                               |
| Top-level Entity Name     | FullAdder                               |
| Family                    | Stratix II                              |
| Met timing requirements   | Yes                                     |
| Logic utilization         | < 1 %                                   |
| Combinational ALUTs       | 2 / 12,480 ( < 1 % )                    |
| Dedicated logic registers | 0 / 12,480 ( 0 % )                      |
| Total registers           | 0                                       |
| Total pins                | 5/343(1%)                               |
| Total virtual pins        | 0                                       |
| Total block memory bits   | 0 / 419,328 ( 0 % )                     |
| DSP block 9-bit elements  | 0/96(0%)                                |
| Total PLLs                | 0/6(0%)                                 |
| Total DLLs                | 0/2(0%)                                 |
| Device                    | EP2S15F484C3                            |
| Timing Models             | Final                                   |



|                                                                       |      | Value a | 0 ps | 184 ps | 368 ps | 552 ps | 736 ps | 920 ps | 1.104 ns | 1.288 ns | 1.472 ns | 1.656 ns | 1.84 ns |
|-----------------------------------------------------------------------|------|---------|------|--------|--------|--------|--------|--------|----------|----------|----------|----------|---------|
|                                                                       | Name | 19.53 r |      |        |        |        |        |        |          |          |          |          |         |
| <b>■</b> 0                                                            | а    | B 1     |      |        |        |        |        |        |          |          |          |          |         |
| <b>□</b> 1                                                            | ь    | B 1     |      |        |        |        |        |        |          |          |          |          |         |
| <ul><li>□ 0</li><li>□ 1</li><li>□ 2</li><li>□ 3</li><li>□ 4</li></ul> | cin  | B 1     |      |        |        |        |        |        |          |          |          |          |         |
| <b>⊚</b> 3                                                            | cout | B 1     |      |        |        |        |        |        |          |          |          |          |         |
| <b>⊕</b> 4                                                            | sum  | B 1     |      |        |        |        |        |        |          |          |          |          |         |
|                                                                       |      |         |      |        |        |        |        |        |          |          |          |          |         |



Flow Status Successful - Mon Sep 16 11:32:22 2019

Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition

Revision Name mag\_comp

Top-level Entity Name mag\_comp
Family Stratix II
Met timing requirements Yes
Logic utilization <1 %

Combinational ALUTs 6 / 12,480 ( < 1 % )
Dedicated logic registers 0 / 12,480 ( 0 % )

Total registers 0

Total pins 11 / 343 ( 3 % )

Total virtual pins 0

 $\begin{array}{lll} \text{Total block memory bits} & 0 \, / \, 419,328 \, (0 \, \%) \\ \text{DSP block 9-bit elements} & 0 \, / \, 96 \, (0 \, \%) \\ \text{Total PLLs} & 0 \, / \, 6 \, (0 \, \%) \\ \text{Total DLLs} & 0 \, / \, 2 \, (0 \, \%) \\ \text{Device} & \text{EP2S15F484C3} \end{array}$ 

Timing Models Final





```
2:4 Decoder module DECODER2_4 (A,B,E,D); input A,B,E; output [0:3] D; assign D[0] = \sim(\simA & \simB & \simE), D[1] = \sim(\simA & B & \simE), D[2] = \sim(A & B & \simE); endmodule
```

Flow Status Successful - Mon Sep 16 11:40:40 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name DECODER2\_4 Top-level Entity Name DECODER2\_4 Stratix II Family Met timing requirements Yes < 1 % Logic utilization Combinational ALUTs 4 / 12,480 ( < 1 %) Dedicated logic registers 0 / 12,480 (0%) Total registers 7/343(2%) Total pins Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



ENCODER 4:2: module ENCODER4\_2 (D, Y); input [0:3] D; output [0:1] Y; assign Y[0] = (D[2]|D[3]), Y[1] = ( D[1]|D[3]); endmodule

Flow Status Successful - Mon Sep 16 11:49:46 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name ENCODER4 2 Top-level Entity Name ENCODER4\_2 Family Stratix II Met timing requirements Yes < 1% Logic utilization Combinational ALUTs 2 / 12,480 ( < 1 %) Dedicated logic registers 0 / 12,480 (0%) Total registers Total pins 6/343(2%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final







```
module MUX4x1(Z, D0, D1, D2, D3, S0, S1);
output Z;
input D0, D1, D2, D3, S0, S1;
and (T0, D0, S0BAR, S1BAR),
(T1, D1, S0BAR, S1),
(T2, D2, S0, S1BAR),
(T3, D3, S0, S1);
not (S0BAR, S0),
(S1BAR, S1);
nor(Z, T0, T1, T2, T3);
endmodule
```



|              |      | Value a | 0 ps | 64 ps | 128 ps | 192 ps | 256 ps | 320 ps | 384 ps | 448 ps | 512 ps | 576 ps | 640 ps |
|--------------|------|---------|------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|              | Name | 19.53 r |      |       |        |        |        |        |        |        |        |        |        |
| <b>■</b> 0   | D0   | B 0     |      |       |        |        |        |        |        |        |        |        |        |
| <b>⊪</b> 1   | D1   | B 1     |      |       |        |        |        |        |        |        |        |        |        |
| <u></u>      | D2   | B 0     |      |       |        |        |        |        |        |        |        |        |        |
| <u></u> 3    | D3   | B 0     |      |       |        |        |        |        |        |        |        |        |        |
| <u></u> 4    | S0   | B 1     |      |       |        |        |        |        |        |        |        |        |        |
| <b>1</b> 5   | S1   | B 0     |      |       |        |        |        |        |        |        |        |        |        |
| <b>• ©</b> 6 | Z    | B 0     |      |       |        |        |        |        |        |        |        |        |        |
|              |      |         |      |       |        |        |        |        |        |        |        |        |        |
|              |      |         |      |       |        |        |        |        |        |        |        |        |        |



```
module DEMUX1x4(Z0, Z1, Z2, Z3, I, S0, S1);
output Z0, Z1, Z2, Z3;
input I, S0, S1;
and (Z0, I, S0BAR, S1BAR),
(Z1, I, S0BAR, S1),
(Z2, I, S0, S1BAR),
(Z3, I, S0, S1);
not (S0BAR, S0),
(S1BAR, S1);
endmodule
```

Flow Status Successful - Mon Sep 16 12:02:00 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name DEMUX1x4 Top-level Entity Name DEMUX1x4 Family Stratix II Met timing requirements Yes < 1 % Logic utilization 4 / 12,480 (< 1 %) Combinational ALUTs Dedicated logic registers 0 / 12,480 (0 %) Total registers 0 Total pins 7/343(2%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



## Dflipflop:

```
module Dflipflop (d, clk, clr, q);
input d, clk, clr;
output q;
reg q;
always @(posedge clk)
begin
    if(clr==1)
        q=0;
    else
        q=d;
end
endmodule
```

Flow Status Successful - Fri Sep 20 08:15:05 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name Dflipflop Top-level Entity Name Dflipflop Stratix II Family Met timing requirements Yes < 1 % Logic utilization Combinational ALUTs 1 / 12,480 (< 1 %) Dedicated logic registers 1 / 12,480 ( < 1 % ) Total registers Total pins 4/343(1%) Total virtual pins Total block memory bits 0 / 419,328 ( 0 % ) DSP block 9-bit elements 0 / 96 (0 %) Total PLLs 0/6(0%) Total DLLs 0/2(0%) EP2S15F484C3 Device Timing Models Final

|            |      | Value a | 0 ps                                   | 10.0 ns                                 | 20.0 ns                                 | 30.0 ns                                 | 40.0 ns                                 |
|------------|------|---------|----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|
|            | Name | 19.53 r |                                        |                                         | 19.525 ns                               |                                         |                                         |
|            |      |         |                                        |                                         | <u></u>                                 |                                         |                                         |
| <b>■</b> 0 | clk  | B 1     |                                        |                                         |                                         |                                         |                                         |
| <u>⊪</u> 1 | clr  | В 0     |                                        |                                         |                                         |                                         |                                         |
| <u></u> 2  | d    | B 1     |                                        |                                         |                                         |                                         |                                         |
| <b>⊕</b> 3 | q    | BX      | ×××××××××××××××××××××××××××××××××××××× | *************************************** | *************************************** | *************************************** | *************************************** |
|            |      |         |                                        |                                         |                                         |                                         |                                         |
|            |      |         |                                        |                                         |                                         |                                         |                                         |

|            |      | Value a | 11.258 ns | 11.296 ns | 11.334 ns | 11.372 ns | 11.41 ns | 11.448 ns | 11.486 ns | 11.524 ns | 11.562 ns | 11.6 ns | 11.638 ns |
|------------|------|---------|-----------|-----------|-----------|-----------|----------|-----------|-----------|-----------|-----------|---------|-----------|
|            | Name | 25.0 n  |           |           |           |           |          |           |           |           |           |         |           |
| <b>■</b> 0 | clk  | B 1     |           |           |           |           |          |           |           |           |           |         |           |
| <u>⊪</u> 1 | clr  | B 0     |           |           |           |           |          |           |           |           |           |         |           |
| <u></u> 2  | d    | B 1     |           |           |           |           |          |           |           |           |           |         |           |
| <b>⊚</b> 3 | q    | B 1     |           |           |           |           |          |           |           |           |           |         |           |
|            |      |         |           |           |           |           |          |           |           |           |           |         |           |
|            |      |         |           |           |           |           |          |           |           |           |           |         |           |



```
JKflipflop:
module JKflipflop (j, k, clk, clr, q, qb);
input j, k, clk, clr;
output q, qb;
reg q, qb;
always@(negedge clk)
begin
     if(clr==1)
           begin
                q<=0;
                qb <= 1;
           end
     else
           begin
                case({j, k})
                      2'b00:
                                 begin q<=q;
                                                  qb<=qb;
                                                             end
                      2'b01:
                                 begin q<=0;
                                                  qb<=1;
                                                             end
                      2'b10:
                                 begin q<=1;
                                                  qb<=0;
                                                             end
                      2'b11:
                                 begin
                                         q \le q; qb \le qb;
                                                              end
                 endcase
           end
end
endmodule
```

 Flow Status
 Successful - Fri Sep 20 08:25:46 2019

 Quartus II Version
 9.0 Build 132 02/25/2009 SJ Web Edition

Revision Name JKflipflop
Top-level Entity Name JKflipflop
Family Stratix II
Met timing requirements Yes
Logic utilization < 1 %

Combinational ALUTs 2 / 12,480 ( < 1 % )

Dedicated logic registers 2 / 12,480 ( < 1 % )

0

Total registers 2

Total pins 6 / 343 ( 2 % )

Total virtual pins

Total block memory bits 0/419,328 (0%) DSP block 9-bit elements 0/96 (0%) Total PLLs 0/6 (0%) Total DLLs 0/2 (0%) Device EP2S15F484C3

Timing Models Final





```
Tflipflop:
module Tflipflop (t, clk, clr, q);
input t, clk, clr;
output q;
reg q;
always@(posedge clk)
begin
      if(clr==1)
            q=0;
      else
            begin
                  if(t==0)
                        q=q;
                  else if(t==1)
                        q=\sim q;
            end
end
endmodule
```

Flow Status Successful - Fri Sep 20 08:32:24 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name Tflipflop Tflipflop Top-level Entity Name Family Stratix II Yes Met timing requirements Logic utilization < 1% Combinational ALUTs 1 / 12,480 ( < 1 %) Dedicated logic registers 1 / 12,480 ( < 1 %) Total registers Total pins 4/343(1%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



# SRflipflop:

```
module SRflipflop (s, r, clk, clr, q);
input s, r, clk, clr;
output q;
reg q;
always@(posedge clk)
begin
      if(clr==1)
            q=0;
      else
            begin
                  case({s, r})
                        2'b00:
                                         q=q;
                        2'b01:
                                         q=0;
                        2'b10:
                                         q=1;
                  endcase
            end
end
endmodule
```

```
Flow Status
                           Successful - Fri Sep 20 08:42:13 2019
Quartus II Version
                           9.0 Build 132 02/25/2009 SJ Web Edition
                           SRflipflop
Revision Name
Top-level Entity Name
                           SRflipflop
Family
                           Stratix II
                           Yes
Met timing requirements
Logic utilization
                           < 1%
  Combinational ALUTs
                           1 / 12,480 (< 1 %)
  Dedicated logic registers 1 / 12,480 ( < 1 %)
Total registers
                           1
Total pins
                           5/343(1%)
Total virtual pins
Total block memory bits
                           0 / 419,328 (0%)
DSP block 9-bit elements
                           0/96(0%)
Total PLLs
                           0/6(0%)
Total DLLs
                           0/2(0%)
Device
                           EP2S15F484C3
Timing Models
                           Final
```





# sipo:

```
module Dflipflop (d, clk, clr, q);
input d, clk, clr;
output q;
reg q;
always @(posedge clk)
begin
    if(clr==1)
        q=0;
    else
        q=d;
end
endmodule
```

```
module sipo(q1, q2, q3, q4, clk, d); input d, clk; output q1, q2, q3, q4; Dflipflop a1(d, clk, clr, q1); Dflipflop a2(q1, clk, clr, q2); Dflipflop a3(q2, clk, clr, q3); Dflipflop a4(q3, clk, clr, q4); endmodule
```

Flow Status Successful - Fri Sep 20 09:35:18 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition Revision Name sipo Top-level Entity Name sipo Stratix II Family Yes Met timing requirements Logic utilization < 1% Combinational ALUTs 0 / 12,480 (0%) Dedicated logic registers 4 / 12,480 ( < 1 %) Total registers Total pins 6/343(2%) Total virtual pins Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3 Timing Models Final



|            |      | Value a | 20.529 ns | 20.557 ns | 20.585 ns | 20.613 ns | 20.641 ns | 20.669 ns |
|------------|------|---------|-----------|-----------|-----------|-----------|-----------|-----------|
|            | Name | 19.53 r |           |           |           |           |           |           |
| <b></b> 0  | clk  | B 1     |           |           |           |           |           |           |
| <u>⊪</u> 1 | d    | B 1     |           |           |           |           |           |           |
| <b>₽</b> 2 | q1   | B 1     |           |           |           |           |           |           |
| <b>⊚</b> 3 | q2   | B 0     |           |           |           |           |           |           |
| <b>⊕</b> 4 | q3   | B 0     |           |           |           |           |           |           |
| <b>1</b>   | q4   | B 0     |           |           |           |           |           |           |
|            |      |         |           |           |           |           |           |           |
|            | ı    |         | ı         |           |           |           |           |           |

```
Dflipflop:a1
                             Dflipflop:a2
                                                Dflipflop:a3
                                                                  Dflipflop:a4
module JKflipflop (j, k, clk, clr, q, qb);
input j, k, clk, clr;
output q, qb;
reg q, qb;
always@(negedge clk)
begin
      if(clr==1)
            begin
                  q \le 0;
                  qb <= 1;
            end
      else
            begin
                  case({j, k})
                                                       qb<=qb;
                         2'b00:
                                      begin q<=q;
                                                                    end
                                      begin q<=0;
                                                       qb<=1;
                         2'b01:
                                                                    end
                                      begin q<=1;
                                                       qb <= 0;
                         2'b10:
                                                                    end
                         2'b11:
                                      begin q<=~q; qb<=~qb;
                                                                    end
                  endcase
            end
end
endmodule
module sync_UP(clk, rst, vcc, q, qb);
input clk, rst, vcc;
output [3:0]q, qb;
wire q1, q2;
JKflipflop ff1(vcc, vcc, clk, rst, q[0], qb[0]);
JKflipflop ff2(q[0], q[0], clk, rst, q[1], qb[1]);
assign q1=q[0] & q[1];
JKflipflop ff3(q1, q1, clk, rst, q[2], qb[2]);
assign q2=q[0] & q[1] & q[2];
JKflipflop ff4(q2, q2, clk, rst, q[3], qb[3]);
endmodule
```

Flow Status Successful - Fri Sep 20 09:14:15 2019

Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition

Revision Name sync\_UP
Top-level Entity Name sync\_UP
Family Stratix II
Met timing requirements Yes
Logic utilization <1 %

Combinational ALUTs 11 / 12,480 (< 1 %)
Dedicated logic registers 11 / 12,480 (< 1 %)

Total registers 11

Total pins 11 / 343 (3 %)

Total virtual pins 0

 Total block memory bits
 0 / 419,328 (0 %)

 DSP block 9-bit elements
 0 / 96 (0 %)

 Total PLLs
 0 / 6 (0 %)

 Total DLLs
 0 / 2 (0 %)

 Device
 EP2S15F484C3

Timing Models Final







```
module JKflipflop (j, k, clk, clr, q, qb);
input j, k, clk, clr;
output q, qb;
reg q=1, qb=0;
always@(negedge clk)
begin
      if(clr==1)
           begin
                 q=0;
                 qb=1;
            end
      else
           begin
                 case({j, k})
                                    begin q=q;
                                                     qb=qb;
                       2'b00:
                                                                 end
                       2'b01: begin q=0;
                                                     qb=1;
                                                                 end
                       2'b10:
                                    begin q=1;
                                                     qb=0;
                                                                 end
                       2'b11: begin q=\sim q; qb=\sim qb; end
                  endcase
            end
end
endmodule
module sync_DOWN(clk, rst, vcc, q, qb);
input clk, rst, vcc;
output [3:0]q, qb;
wire q1, q2;
JKflipflop ff1(vcc, vcc, clk, rst, q[0], qb[0]);
JKflipflop ff2(qb[0], qb[0], clk, rst, q[1], qb[1]);
assign q1=qb[0] & qb[1];
JKflipflop ff3(q1, q1, clk, rst, q[2], qb[2]);
assign q2=qb[0] & qb[1] & qb[2];
JKflipflop ff4(q2, q2, clk, rst, q[3], qb[3]);
endmodule
```

Flow Status Successful - Sat Sep 21 20:29:37 2019 Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition

Revision Name sync\_DOWN Top-level Entity Name sync\_DOWN Family Stratix II Met timing requirements Yes < 1 %

Combinational ALUTs 10 / 12,480 ( < 1 %) Dedicated logic registers 10 / 12,480 ( < 1 %)

Total registers

Logic utilization

Total pins 11 / 343 (3%)

Total virtual pins

Total block memory bits 0 / 419,328 (0%) DSP block 9-bit elements 0/96(0%) Total PLLs 0/6(0%) Total DLLs 0/2(0%) Device EP2S15F484C3

Timing Models Final







Flow Status Successful - Sun Sep 22 12:38:07 2019
Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition

Revision Name MUX4x1
Top-level Entity Name MUX4x1
Family Stratix II
Met timing requirements Yes
Logic utilization <1 %

Combinational ALUTs 1 / 12,480 (< 1 %)Dedicated logic registers 0 / 12,480 (0 %)

Total registers 0

Total pins 7 / 343 ( 2 % )

Total virtual pins

Total block memory bits 0 / 419,328 (0 %)
DSP block 9-bit elements 0 / 96 (0 %)
Total PLLs 0 / 6 (0 %)
Total DLLs 0 / 2 (0 %)
Device EP2S15F484C3

Timing Models Final