## CIS 501 Computer Architecture

Unit 8: Static and Dynamic Scheduling

Slides originally developed by Drew Hilton, Amir Roth and Milo Martin at University of Pennsylvania

## This Unit: Static & Dynamic Scheduling



- Code scheduling
  - To reduce pipeline stalls
  - To increase ILP (insn level parallelism)
- Static scheduling by the compiler
  - Approach & limitations
- Dynamic scheduling in hardware
  - Register renaming
  - Instruction selection
  - Handling memory operations

#### Readings

- Textbook (MA:FSPTCM)
  - Sections 3.3.1 3.3.4 (but not "Sidebar:")
  - Sections 5.0-5.2, 5.3.3, 5.4, 5.5
- Paper to read for in-class discussion:
  - "The MIPS R10000 Superscalar Microprocessor" by Kenneth Yeager
- Paper for **group** discussion and questions:
  - "Memory Dependence Prediction using Store Sets" by Chrysos & Emer

## **Code Scheduling & Limitations**

#### Code Scheduling

- Scheduling: act of finding independent instructions
  - "Static" done at compile time by the compiler (software)
  - "Dynamic" done at runtime by the processor (hardware)
- Why schedule code?
  - Scalar pipelines: fill in load-to-use delay slots to improve CPI
  - Superscalar: place independent instructions together
    - As above, load-to-use delay slots
    - Allow multiple-issue decode logic to let them execute at the same time

#### Compiler Scheduling

CIS 501 (Martin): Scheduling

- Compiler can schedule (move) instructions to reduce stalls
  - Basic pipeline scheduling: eliminate back-to-back load-use pairs
  - Example code sequence: a = b + c; d = f e;
    - sp stack pointer, sp+0 is "a", sp+4 is "b", etc...

#### Before After 1d r2, 4(sp)ld r2,4(sp)1d r3,8(sp)1d r3,8(sp)add \r3,r2,r1 //stall 1d r5 (sp)st r1,0(sp) add r3, r2, r1 //no stall $1d r_{6}, 20 (sp)$ ld r5,16(sp) st $r1 \gg (sp)$ ld r6, 20 (sp) sub r5, r6, r4 //stall sub r5, r6, r4 //no stall st r4,12(sp) st r4,12(sp)

6

#### Compiler Scheduling Requires

#### Large scheduling scope

- Independent instruction to put between load-use pairs
- + Original example: large scope, two independent computations
- This example: small scope, one computation

| <u>Before</u>               |         | <u>After</u>               |         |
|-----------------------------|---------|----------------------------|---------|
| ld r2,4(sp)                 |         | ld r2,4(sp)                |         |
| ld r3,8(sp)<br>add r3,r2,r1 |         | ld <mark>r3</mark> ,8(sp)  |         |
| add \r3,r2,r1               | //stall | $add \frac{1}{r3}, r2, r1$ | //stall |
| st r1,0(sp)                 |         | st r1,0(sp)                |         |

- One way to create larger scheduling scopes?
  - Loop unrolling

#### Scheduling Scope Limited by Branches

r1 and r2 are inputs loop: jz r1, not\_found ld [r1+0] -> r3 • sub r2, r3 -> r4 jz r4, found Id[r1+4] -> r1Aside: what does this code do? jmp loop Legal to move load up past branch?

#### Compiler Scheduling Requires

#### Enough registers

- To hold additional "live" values
- Example code contains 7 different values (including sp)
- Before: max 3 values live at any time → 3 registers enough
- After: max 4 values live → 3 registers not enough

#### <u>Original</u>

#### Wrong!

```
ld r2, 4(sp)
                             ld r2, 4(sp)
ld r1,8(sp)
                             ld r1, 8 (sp)
add \r1, r2, r1 //stall
                           \rightarrow 1d r2\,16(sp)
st r1,0(sp) -
                             add r1, r2, r1 // wrong r2
ld r2,16(sp)-
                             ld r1,20 (sp)
ld r1,20(sp)
                             st r1,0(sp) // wrong r1
sub r2,r1,r1 //stall
                             sub r2, r1, r1
st r1,12(sp)
                             st r1,12(sp)
```

CIS 501 (Martin): Scheduling

#### Compiler Scheduling Requires

#### Alias analysis

- Ability to tell whether load/store reference same memory locations
  - Effectively, whether load/store can be rearranged
- Example code: easy, all loads/stores use same base register (sp)
- New example: can compiler tell that r8 != sp?
- Must be conservative

```
Wrong(?)
Before
ld r2,4(sp)
                           ld r2,4(sp)
ld r3,8(sp)
                           1d r3,8(sp)
add r3,r2,r1 //stall
                          * ld r5,0(r8) //does r8==sp?
st r1,0(sp) -
                           add r3,r2,r1
                           1d r6,4(r8) //does r8+4==sp?
ld r5,0(r8)
                           st r1,0(sp)
1d r6, 4(r8)
sub r5,r6,r4 //stall
                           sub r5, r6, r4
st r4,8(r8)
                           st r4,8(r8)
```

## **Code Scheduling Example**

#### Code Example: SAXPY

- SAXPY (Single-precision A X Plus Y)
  - Linear algebra routine (used in solving systems of equations)
  - Part of early "Livermore Loops" benchmark suite
  - Uses floating point values in "F" registers
  - Uses floating point version of instructions (ldf, addf, mulf, stf, etc.)

```
for (i=0;i<N;i++)
  Z[i] = (A*X[i]) + Y[i];
0: ldf X(r1) \rightarrow f1 // loop
1: mulf f0, f1\rightarrowf2 // A in f0
2: ldf Y(r1) → f3
                         // X,Y,Z are constant addresses
3: addf f2,f3 \rightarrow f4
4: stf f4 \rightarrow Z(r1)
5: addi r1,4→r1 // i in r1
6: blt r1,r2,0
                       // N*4 in r2
CIS 501 (Martin): Scheduling
                                                            12
```

#### **SAXPY Performance and Utilization**

|                            | 1 | 2 | 3 | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
|----------------------------|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| ldf X(r1)→f1               | F | D | Χ | М  | W  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| mulf f0,f1→f2              |   | F | D | d* | E* | E* | E* | E* | E* | W  |    |    |    |    |    |    |    |    |    |    |
| ldf Y(r1) <b>→</b> f3      |   |   | F | p* | D  | X  | M  | W  | •  | ļ  |    |    |    |    |    |    |    |    |    |    |
| addf f2,f3→f4              |   |   |   |    | F  | D  | d* | d* | d* | E+ | E+ | W  |    |    |    |    |    |    |    |    |
| stf $f4 \rightarrow Z(r1)$ |   |   |   |    |    | F  | p* | p* | p* | D  | X  | M  | W  |    |    |    |    |    |    |    |
| addi r1,4 <b>→</b> r1      |   |   |   |    |    |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |    |    |    |
| blt r1,r2,0                |   |   |   |    |    |    |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |    |    |
| ldf X(r1) →f1              |   |   |   |    |    |    |    |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |    |

#### Scalar pipeline

- Full bypassing, 5-cycle E\*, 2-cycle E+, branches predicted taken
- Single iteration (7 insns) latency: 16–5 = 11 cycles
- Performance: 7 insns / 11 cycles = 0.64 IPC
- **Utilization**: 0.64 actual IPC / 1 peak IPC = 64%

## Static (Compiler) Instruction Scheduling

- Idea: place independent insns between slow ops and uses
  - Otherwise, pipeline stalls while waiting for RAW hazards to resolve
  - Have already seen pipeline scheduling
- To schedule well you need ... independent insns
- Scheduling scope: code region we are scheduling
  - The bigger the better (more independent insns to choose from)
  - Once scope is defined, schedule is pretty obvious
  - Trick is creating a large scope (must schedule across branches)
- Scope enlarging techniques
  - Loop unrolling
  - Others: "superblocks", "hyperblocks", "trace scheduling", etc.

## Loop Unrolling SAXPY

- Goal: separate dependent insns from one another
- SAXPY problem: not enough flexibility within one iteration
  - Longest chain of insns is 9 cycles
    - Load (1)
    - Forward to multiply (5)
    - Forward to add (2)
    - Forward to store (1)
  - Can't hide a 9-cycle chain using only 7 insns
  - But how about two 9-cycle chains using 14 insns?
- Loop unrolling: schedule two or more iterations together
  - Fuse iterations
  - Schedule to reduce stalls
  - Schedule introduces ordering problems, rename registers to fix

#### Unrolling SAXPY I: Fuse Iterations

- Combine two (in general K) iterations of loop
  - Fuse loop control: induction variable (i) increment + branch
  - Adjust (implicit) induction uses: constants → constants + 4

```
ldf X(r1),f1
mulf f0,f1,f2
ldf Y(r1),f3
addf f2,f3,f4
stf f4,Z(r1)
addi r1,4,r1
blt r1,r2,0
ldf X(r1),f1
mulf f0,f1,f2
ldf Y(r1),f3
addf f2,f3,f4
stf f4,Z(r1)
addi r1,4,r1
blt r1,r2,0
```

```
ldf X(r1),f1
mulf f0,f1,f2
ldf Y(r1),f3
addf f2,f3,f4
stf f4,Z(r1)
```

```
ldf X+4(r1),f1
mulf f0,f1,f2
ldf Y+4(r1),f3
addf f2,f3,f4
stf f4,Z+4(r1)
addi r1,8,r1
blt r1,r2,0
```

## Unrolling SAXPY II: Pipeline Schedule

- Pipeline schedule to reduce stalls
  - Have already seen this: pipeline scheduling

```
ldf X(r1),f1
mulf f0,f1,f2
ldf Y(r1),f3
addf f2,f3,f4
stf f4,Z(r1)
ldf X+4(r1),f1
mulf f0,f1,f2
ldf Y+4(r1),f3
addf f2,f3,f4
stf f4,Z+4(r1)
addi r1,8,r1
blt r1,r2,0
```

```
ldf X(r1),f1
ldf X+4(r1),f1
mulf f0,f1,f2
mulf f0,f1,f2
ldf Y(r1),f3
ldf Y+4(r1),f3
addf f2,f3,f4
addf f2,f3,f4
stf f4,Z(r1)
stf f4,Z+4(r1)
addi r1,8,r1
blt r1,r2,0
```

#### Unrolling SAXPY III: "Rename" Registers

- Pipeline scheduling causes reordering violations
  - Use different register names to fix problem

```
ldf X(r1),f1
ldf X+4(r1),f1
mulf f0,f1,f2
mulf f0,f1,f2
ldf Y(r1),f3
ldf Y+4(r1),f3
addf f2,f3,f4
addf f2,f3,f4
stf f4,Z(r1)
stf f4,Z+4(r1)
addi r1,8,r1
blt r1,r2,0
```

```
ldf X(r1),f1
ldf X+4(r1),f5
mulf f0,f1,f2
mulf f0,f5,f6
ldf Y(r1),f3
ldf Y+4(r1),f7
addf f2,f3,f4
addf f6,f7,f8
stf f4,Z(r1)
stf f8,Z+4(r1)
addi r1,8,r1
blt r1,r2,0
```

#### Unrolled SAXPY Performance/Utilization

```
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
                                    5 |
                             X M
1df X(r1) \rightarrow f1
ldf X+4(r1) \rightarrow f5
                            D
                                \mathsf{X} \mathsf{M}
                                       W
                                D F*|F* F* F* F* W
mulf f0, f1\rightarrowf2
                                    D E* E* E* E* W
mulf f0, f5 \rightarrow f6
1df Y(r1) \rightarrow f3
                                            D X M | s* | s*
ldf Y+4(r1) \rightarrow f7
                                               D d*E+E+s*W
addf f2, f3 \rightarrow f4
                                                F p* D E+ p* E+ W
addf f6, f7 \rightarrow f8
stf f4 \rightarrow Z(r1)
                                                              X M W
stf f8 \rightarrow Z+4(r1)
                                                               D X M W
                                                                  D
                                                                      X M W
addi r1→8,r1
                                                                      D X M W
blt r1, r2, 0
ldf X(r1) \rightarrow f1
```

- + Performance: 12 insn / 13 cycles = 0.92 IPC
- + Utilization: 0.92 actual IPC / 1 peak IPC = 92%
- + **Speedup**: (2 \* 11 cycles) / 13 cycles = 1.69

## **Loop Unrolling Shortcomings**

- Static code growth → more instruction cache misses (limits degree of unrolling)
- Needs more registers to hold values (ISA limits this)
- Doesn't handle non-loops

blt r1, r2, 0

CIS 501 (Martin): Scheduling

Doesn't handle inter-iteration dependences

```
for (i=0;i<N;i++)
  X[i]=A*X[i-1];
 1df X-4(r1), f1
                                1df X-4(r1), f1
 mulf f0,f1,f2
                                mulf f0, f1, f2
                                stf f2, X(r1)
 stf f2,X(r1)
 addi r1,4,r1
                                mulf f0, f2, f3
 blt r1, r2, 0
                                stf f3,X+4(r1)
 ldf X-4(r1), f1
                                addi r1,8,r1
 mulf f0,f1,f2
                                blt r1, r2, 0
 stf f2,X(r1)
 addi r1,4,r1
```

- Two mulf's are not parallel
- Other (more advanced) techniques help

## Static Scheduling Limitations (Summary)

- Limited number of registers (set by ISA)
- Scheduling scope
  - Example: can't generally move memory operations past branches
- Inexact memory aliasing information
  - Often prevents reordering of loads above stores
- Caches misses (or any runtime event) confound scheduling
  - How can the compiler know which loads will miss vs hit?
  - Can impact the compiler's scheduling decisions

# **Dynamic (Hardware) Scheduling**

#### The Problem With In-Order Pipelines

```
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16

addf f0,f1→f2

mulf f2,f3→f2

subf f0,f1→f4

T D E+E+E+W

F D d* d* E* E* E* E* E* W

F p* p* D E+E+E+W
```

- What's happening in cycle 4?
  - mulf stalls due to data dependence
    - OK, this is a fundamental problem
  - subf stalls due to pipeline (propagation) hazard
    - Why? subf can't proceed into D because mulf is there
    - That is the only reason, and it isn't a fundamental one
  - Maintaining in-order writes to register file
- Why can't subf go into D in cycle 4 and E+ in cycle 5?

#### Can Hardware Overcome These Limits?

#### Dynamically-scheduled processors

- Also called "out-of-order" processors
- Hardware re-schedules insns...
- ...within a sliding window of VonNeumann insns
- As with pipelining and superscalar, ISA unchanged
  - Same hardware/software interface, appearance of in-order
- Increases scheduling scope
  - Does loop unrolling transparently
  - Uses branch prediction to "unroll" branches
- Examples:
  - Pentium Pro/II/III (3-wide), Core 2 (4-wide),
     Alpha 21264 (4-wide), MIPS R10000 (4-wide), Power5 (5-wide)
- Basic overview of approach

## Example: In-Order Limitations #1

|                   | 0 | 1 | 2  | 3     | 4     | 5          | 6     | 7     | 8              | 9 | 10 | 11 | 12 |
|-------------------|---|---|----|-------|-------|------------|-------|-------|----------------|---|----|----|----|
| Ld [r1] -> r2     | F | D | X  | $M_1$ | $M_2$ | W          |       |       |                |   |    |    |    |
| add r2 + r3 -> r4 | F | D | d* | d*    | d*    | <b>∤</b> X | $M_1$ | $M_2$ | W              |   |    |    |    |
| xor r4 7 r5 -> r6 |   | F | D  | d*    | d*    | d*         | X     | $M_1$ | M <sub>2</sub> | W |    |    |    |
| ld [r7] -> r4     |   | F | D  | p*    | p*    | p*         | Χ     | $M_1$ | M <sub>2</sub> | W |    |    |    |

- In-order pipeline, two-cycle load-use penalty
  - 2-wide
- Why not:

|                            | 0 | 1 | 2  | 3     | 4              | 5              | 6     | 7     | 8     | 9 | 10 | 11 | 12 |
|----------------------------|---|---|----|-------|----------------|----------------|-------|-------|-------|---|----|----|----|
| Ld [r1] -> r2              | F | D | Х  | $M_1$ | M <sub>2</sub> | W              |       |       |       |   |    |    |    |
| add r2 + r3 -> <b>r4</b>   | F | D | d* | d*    | d*             | ¥χ             | $M_1$ | $M_2$ | W     |   |    |    |    |
| xor <b>(r4</b> )^ r5 -> r6 |   | F | D  | d*    | d*             | d*             | ¥χ    | $M_1$ | $M_2$ | W |    |    |    |
| ld [r7] -> <b>r4</b>       |   | F | D  | X     | M <sub>1</sub> | M <sub>2</sub> | W     |       |       |   |    |    |    |

#### Example: In-Order Limitations #2

|                   | 0 | 1 | 2  | 3     | 4              | 5          | 6     | 7     | 8     | 9 | 10 | 11 | 12 |
|-------------------|---|---|----|-------|----------------|------------|-------|-------|-------|---|----|----|----|
| Ld [p1] -> p2     | F | D | Х  | $M_1$ | M <sub>2</sub> | W          |       |       |       |   |    |    |    |
| add p2 + p3 -> p4 | F | D | d* | d*    | d*             | <b>↓</b> X | $M_1$ | $M_2$ | W     |   |    |    |    |
| xor p4 ^ p5 -> p6 |   | F | D  | d*    | d*             | d*         | X     | $M_1$ | $M_2$ | W |    |    |    |
| ld [p7] -> p8     |   | F | D  | p*    | p*             | p*         | Χ     | $M_1$ | $M_2$ | W |    |    |    |

- In-order pipeline, two-cycle load-use penalty
  - 2-wide
- Why not:

|                          | 0 | 1 | 2  | 3     | 4              | 5              | 6          | 7              | 8     | 9 | 10 | 11 | 12 |
|--------------------------|---|---|----|-------|----------------|----------------|------------|----------------|-------|---|----|----|----|
| Ld [p1] -> p2            | F | D | X  | $M_1$ | $M_2$          | W              |            |                |       |   |    |    |    |
| add p2 + p3 -> <b>p4</b> | F | D | d* | d*    | d*             | <b>∤</b> X     | $M_1$      | M <sub>2</sub> | W     |   |    |    |    |
| xor <b>p4</b> ^ p5 -> p6 |   | F | D  | d*    | d*             | d*             | <b>↓</b> X | $M_1$          | $M_2$ | W |    |    |    |
| ld [p7] -> <b>p8</b>     |   | F | D  | X     | M <sub>1</sub> | M <sub>2</sub> | W          |                |       |   |    |    |    |

#### Out-of-Order to the Rescue

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7     | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|-------|------------|---|----|----|----|
| Ld [p1] -> p2     | F | Di | Ι  | RR | Χ  | $M_1$ | $M_2$ | ١W    | С          |   |    |    |    |
| add p2 + p3 -> p4 | F | Di |    |    |    | I     | RR    | ¥X    | ١W         | С |    |    |    |
| xor p4 ^ p5 -> p6 |   | F  | Di |    |    |       | Ι     | RR    | <b>V</b> X | W | С  |    |    |
| ld [p7] -> p8     |   | F  | Di | Ι  | RR | Χ     | $M_1$ | $M_2$ | W          |   | С  |    |    |

- "Dynamic scheduling" done by the hardware
- Still 2-wide superscalar, but now out-of-order, too
  - Allows instructions to issues when dependences are ready
- Longer pipeline
  - In-order front end: Fetch, "Dispatch"
  - Out-of-order execution core:
    - "Issue", "RegisterRead", Execute, Memory, Writeback
  - In-order retirement: "Commit"

## Out-of-order Pipeline



In-order commit

#### Code Example

Code:

| Raw IIISIIS              | Renamed mishs |
|--------------------------|---------------|
| add r2,r3,r1             | add p2,p3,p4  |
| sub r2, r1 r3            | sub p2,p4,p5  |
| mul r2,r3,r3 div r1,4,r1 | mul p2,p5,p6  |
| div r1,4,r1              | div p4,4,p7   |

"Donamod" inche

- Difficult to reorder above code, names get in the way
- Divide insn independent of subtract and multiply insns
  - Should be able to execute in parallel with subtract
- Many registers re-used
  - Just as in static scheduling, the register names get in the way
  - How does the hardware get around this?

Daw inche

Approach: (step #1) rename registers, (step #2) schedule

#### Dependence types

RAW (Read After Write) = "true dependence" mul r0 \* r1 -> r2
 ... add r2 + r3 -> r4

WAW (Write After Write) = "output dependence" mul r0 \* r1->(r2)
 ...
 add r1 + r3 ->(r2)

WAR (Write After Read) = "anti-dependence" mul r0 \* r1 -> r2
 ... add r3 + r4 -> r1

WAW & WAR are "false", Can be totally eliminated by "renaming"

#### Step #1: Register Renaming

- To eliminate register conflicts/hazards
- "Architected" vs "Physical" registers level of indirection
  - Names: r1,r2,r3
  - Locations: p1,p2,p3,p4,p5,p6,p7

FreeList

Original mapping: r1→p1, r2→p2, r3→p3, p4-p7 are "available"

| MapTable   |            |            |  |  |  |  |
|------------|------------|------------|--|--|--|--|
| r1         | r2         | r3         |  |  |  |  |
| p1         | p2         | р3         |  |  |  |  |
| <b>p</b> 4 | <b>p</b> 2 | р3         |  |  |  |  |
| <b>p</b> 4 | <b>p</b> 2 | <b>p</b> 5 |  |  |  |  |
| p4         | p2         | <b>p6</b>  |  |  |  |  |

| p4,p5,p6,p7       |
|-------------------|
| p5,p6,p7          |
| p5,p6,p7<br>p6,p7 |
| p7                |

| add | r2,r3,r1   |
|-----|------------|
| sub | r2,r1/r3   |
| mul | r2, r3, r3 |
| div | r1,4,r1    |

Original insns

add p2,p3,p4 sub p2,p4,p5 mul p2,p5,p6 div p4,4,p7

Renamed insns

- Renaming conceptually write each register once
  - + Removes **false** dependences
  - + Leaves **true** dependences intact!
- When to reuse a physical register? After overwriting insn done

#### Memory dependences

- If value in "r2" and "r3" is the same...
- RAW (Read After Write) True dependency

• WAW (Write After Write)

• WAR (Write After Read)

WAR/WAW are "false dependencies"

- Can't rename memory in same

way as registers

- Why?
- Need to use other tricks

## Out-of-order Pipeline



CIS 501 (Martin): Scheduling

## Step #2: Dynamic Scheduling



- Instructions fetch/decoded/renamed into *Instruction Buffer* 
  - Also called "instruction window" or "instruction scheduler"
- Instructions (conceptually) check ready bits every cycle
  - Execute when ready

## Dynamic Scheduling/Issue Algorithm

- Data structures:
  - Ready table[phys\_reg] → yes/no (part of "issue queue")
- Algorithm at "schedule" stage (prior to read registers):

```
foreach instruction:
    if table[insn.phys_input1] == ready &&
        table[insn.phys_input2] == ready then
        insn is "ready"
select the oldest "ready" instruction
    table[insn.phys_output] = ready
```

## **REGISTER RENAMING**

### Register Renaming Algorithm

- Data structures:
  - maptable[architectural\_reg] → physical\_reg
  - Free list: get/put free register (implemented as a queue)
- Algorithm: at decode for each instruction:

```
insn.phys_input1 = maptable[insn.arch_input1]
insn.phys_input2 = maptable[insn.arch_input2]
insn.phys_to_free = maptable[arch_output]
new_reg = get_free_phys_reg()
maptable[arch_output] = new_reg
insn.phys_output = new_reg
```

- At "commit"
  - Once all older instructions have committed, free register put free phys reg(insn.phys to free)

xor r1 ^ r2 -> r3 add r3 + r4 -> r4 sub r5 - r2 -> r3 addi r3 + 1 -> r1

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | р3 |
| r4 | p4 |
| r5 | p5 |

Map table



Free-list

xor **r1** ^ **r2** -> r3 add r3 + r4 -> r4 sub r5 - r2 -> r3 addi r3 + 1 -> r1



| r1 | <b>p1</b> |
|----|-----------|
| r2 | <b>p2</b> |
| r3 | р3        |
| r4 | p4        |
| r5 | p5        |

| p6  |
|-----|
| p7  |
| p8  |
| p9  |
| p10 |

Free-list

| <b>——</b> | xor | p1 | ^ p2 | -> | p6 |
|-----------|-----|----|------|----|----|
|-----------|-----|----|------|----|----|

| r1 | р1 |
|----|----|
| r2 | p2 |
| r3 | рЗ |
| r4 | р4 |
| r5 | р5 |

| p6  |  |
|-----|--|
| p7  |  |
| p8  |  |
| р9  |  |
| p10 |  |

Free-list

| <b></b> | xor | <b>p1</b> | ^ p2 | -> | p6 |
|---------|-----|-----------|------|----|----|
|---------|-----|-----------|------|----|----|

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | p6 |
| r4 | p4 |
| r5 | p5 |



Free-list

| r1 | р1        |
|----|-----------|
| r2 | p2        |
| r3 | <b>p6</b> |
| r4 | p4        |
| r5 | р5        |



Free-list

| r1 | р1 |
|----|----|
| r2 | p2 |
| r3 | р6 |
| r4 | p4 |
| r5 | р5 |



Free-list

| r1 | p1        |
|----|-----------|
| r2 | p2        |
| r3 | p6        |
| r4 | <b>p7</b> |
| r5 | p5        |



Free-list



| r1 | p1        |
|----|-----------|
| r2 | <b>p2</b> |
| r3 | p6        |
| r4 | р7        |
| r5 | <b>p5</b> |



Free-list

xor p1 
$$^p$$
 p2 -> p6 add p6 + p4 -> p7 sub p5 - p2 -> p8

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | р6 |
| r4 | р7 |
| r5 | р5 |



Free-list



| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | p5 |



Free-list



p9 p10

Map table

Free-list





Free-list

| r1 | <b>p9</b> |
|----|-----------|
| r2 | p2        |
| r3 | p8        |
| r4 | р7        |
| r5 | p5        |



Free-list

# Out-of-order Pipeline



# DYNAMIC SCHEDULING MECHANISMS

#### Dispatch

- Renamed instructions into out-of-order structures
  - Re-order buffer (ROB)
    - All instruction until commit
  - Issue Queue
    - Un-executed instructions
    - Central piece of scheduling logic
    - Content Addressable Memory (CAM)

#### RAM vs CAM

- Random Access Memory
  - Read/write specific index
  - Get/set value there
- Content Addressable Memory
  - Search for a value (send value to all entries)
  - Find matching indices (use comparator at each entry)
  - Output: one bit per entry (multiple match)
- One structure can have ports of both types

#### RAM vs CAM: RAM



RAM: read/write specific index

#### RAM vs CAM: CAM



CAM: search for value

#### Issue Queue

- Holds un-executed instructions
- Tracks ready inputs
  - Physical register names + ready bit
  - "AND" the bits to tell if ready



#### Dispatch Steps

- Allocate IQ slot
  - Full? Stall
- Read ready bits of inputs
  - Table 1-bit per physical reg
- Clear ready bit of output in table
  - Instruction has not produced value yet
- Write data in IQ slot

xor p1 ^ p2 -> p6 add p6 + p4 -> p7 sub p5 - p2 -> p8 addi p8 + 1 -> p9

#### **Issue Queue**

| Insn                 | Inp1 | R | Inp2 | R | Dst | Age |
|----------------------|------|---|------|---|-----|-----|
|                      |      |   |      |   |     |     |
|                      |      |   |      |   |     |     |
|                      |      |   |      |   |     |     |
| Lie Ve Celler dellin |      |   |      |   |     |     |

#### **Ready bits**

| p1 | у |
|----|---|
| p2 | у |
| рЗ | у |
| p4 | у |
| р5 | у |
| р6 | У |
| р7 | У |
| р8 | У |
| р9 | У |
|    |   |

CIS 501 (Martin): Scheduling

xor p1 ^ p2 -> p6 add p6 + p4 -> p7 sub p5 - p2 -> p8 addi p8 + 1 -> p9

#### **Issue Queue**

| Insn             | Inp1 | R | Inp2 | R | Dst       | Age |
|------------------|------|---|------|---|-----------|-----|
| xor              | p1   | у | p2   | y | <b>p6</b> | 0   |
|                  |      |   |      |   |           |     |
|                  |      |   |      |   |           |     |
| Link Cale dellin |      |   |      |   |           |     |

#### Ready bits

| p1        | У      |
|-----------|--------|
| p2        | у      |
| р3        | у      |
| p4        | y      |
| p5        | у      |
|           |        |
| p6        | n      |
| <b>p6</b> | n<br>y |
|           |        |
| p7        | у      |

CIS 501 (Martin): Scheduling

xor p1 ^ p2 -> p6 add p6 + p4 -> p7 sub p5 - p2 -> p8 addi p8 + 1 -> p9

#### **Issue Queue**

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| xor  | p1   | у | p2   | у | р6  | 0   |
| add  | p6   | n | p4   | y | p7  | 1   |
|      |      |   |      |   |     |     |
|      |      |   |      |   |     |     |

#### Ready bits

| p1 | У  |
|----|----|
| p2 | У  |
| р3 | У  |
| p4 | У  |
| p5 | у  |
| p6 | n  |
| р7 | n  |
| p8 | у  |
| р9 | у  |
|    | 61 |

CIS 501 (Martin): Scheduling

xor p1 ^ p2 -> p6 add p6 + p4 -> p7 sub p5 - p2 -> p8 addi p8 + 1 -> p9

#### **Issue Queue**

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| xor  | p1   | у | p2   | у | р6  | 0   |
| add  | р6   | n | p4   | у | р7  | 1   |
| sub  | p5   | y | p2   | у | p8  | 2   |
|      |      |   |      |   |     |     |

#### **Ready bits**

| p1 | у  |
|----|----|
| p2 | y  |
| рЗ | у  |
| p4 | у  |
| р5 | у  |
| р6 | n  |
| р7 | n  |
| р8 | n  |
| р9 | у  |
|    | 67 |

CIS 501 (Martin): Scheduling

xor p1 ^ p2 -> p6 add p6 + p4 -> p7 sub p5 - p2 -> p8 addi p8 + 1 -> p9

#### **Issue Queue**

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| xor  | p1   | у | p2   | у | р6  | 0   |
| add  | р6   | n | p4   | у | p7  | 1   |
| sub  | p5   | у | p2   | у | p8  | 2   |
| addi | p8   | n |      | y | p9  | 3   |

**Ready bits** 

| p1 | y |
|----|---|
| p2 | у |
| р3 | у |
| p4 | у |
| p5 | у |
| p6 | n |
| р7 | n |
| p8 | n |
| р9 | n |

CIS 501 (Martin): Scheduling

### Out-of-order pipeline

- Execution (out-of-order) stages
- **Select** ready instructions
  - Send for execution
- Wakeup dependents



#### Dynamic Scheduling/Issue Algorithm

- Data structures:
  - Ready table[phys\_reg] → yes/no (part of issue queue)
- Algorithm at "schedule" stage (prior to read registers):

```
foreach instruction:
    if table[insn.phys_input1] == ready &&
        table[insn.phys_input2] == ready then
        insn is "ready"
select the oldest "ready" instruction
    table[insn.phys output] = ready
```

#### Issue = Select + Wakeup

- **Select** N oldest, ready instructions
  - > "xor" is the oldest ready instruction below
  - > "xor" and "sub" are the two oldest ready instructions below
  - Note: may have resource constraints: i.e. load/store/fp

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| xor  | p1   | у | p2   | у | р6  | 0   |
| add  | р6   | n | p4   | у | р7  | 1   |
| sub  | р5   | у | p2   | у | p8  | 2   |
| addi | p8   | n |      | у | р9  | 3   |

Ready!

Ready!

#### Issue = Select + Wakeup

- Wakeup dependent instructions
  - CAM search for destination (Dst) in inputs
  - Set "ready" bit
  - Also update ready-bit table for future instructions

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| xor  | p1   | у | p2   | у | p6  | 0   |
| add  | p6   | y | p4   | у | р7  | 1   |
| sub  | p5   | у | p2   | у | p8  | 2   |
| addi | p8   | у |      | у | р9  | 3   |

#### **Ready bits**

| p1        | У     |
|-----------|-------|
| p2        | у     |
| рЗ        | у     |
| p4        | у     |
| р5        | У     |
| <b>p6</b> | y     |
| р7        | n     |
| p8        | y     |
| р9        | n     |
| р9        | n<br> |

CIS 501 (Martin): Scheduling

**b**/

#### **Issue**

- Select/Wakeup one cycle
- Dependents go back to back
  - Next cycle: add/addi are ready:

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
|      |      |   |      |   |     |     |
| add  | р6   | у | p4   | у | p7  | 1   |
|      |      |   |      |   |     |     |
| addi | р8   | у |      | у | р9  | 3   |

### When Does Register Read Occur?

- Current approach: after select, right before execute
  - Not during in-order part of pipeline, in out-of-order part
  - Read **physical** register (renamed)
  - Or get value via bypassing (based on physical register name)
  - This is Pentium 4, MIPS R10k, Alpha 21264, IBM Power4, Intel's "Sandy Bridge" (2011)
  - Physical register file may be large
    - Multi-cycle read
- Older approach:
  - Read as part of "issue" stage, keep values in Issue Queue
  - Pentium Pro, Core 2, Core i7
  - Simpler, but less energy efficient (move more values around)

# Renaming review

Everyone rename this instruction:

mul r4 \* r5 -> r1

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | рЗ |
| r4 | p4 |
| r5 | р5 |

Map table

Free-list

# Dispatch Review

Everyone dispatch this instruction:

div p7 / p6 -> p1

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
|      |      |   |      |   |     |     |

#### **Ready bits**

| p1 | у             |
|----|---------------|
| p2 | у             |
| рЗ | У             |
| p4 | у             |
| p5 | У             |
| p6 | n             |
| р7 | у             |
| p8 | у             |
| р9 | у             |
|    | <del>71</del> |

#### Select Review

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| add  | р3   | У | p1   | у | p2  | 0   |
| mul  | p2   | n | p4   | у | p5  | 1   |
| div  | p1   | У | p5   | n | р6  | 2   |
| xor  | p4   | у | p1   | у | р9  | 3   |

Determine which instructions are ready.

Which will be issued on a 1-wide machine?

Which will be issued on a 2-wide machine?

### Wakeup Review

| Insn | Inp1 | R | Inp2 | R | Dst | Age |
|------|------|---|------|---|-----|-----|
| add  | р3   | у | p1   | у | p2  | 0   |
| mul  | p2   | n | p4   | у | p5  | 1   |
| div  | p1   | у | p5   | n | р6  | 2   |
| xor  | p4   | у | p1   | у | р9  | 3   |

What information will change if we issue the add?















#### Multi-cycle operations

- Multi-cycle ops (load, fp, multiply, etc)
  - Wakeup deferred a few cycles
  - Include checks to avoid structural hazards
- Cache misses?
  - Speculative wake-up (assume hit)
  - Cancel exec of dependents
  - Re-issue later
  - Details: complicated, not important

#### **RENAMING REVISITED**

#### Re-order Buffer (ROB)

- ROB entry holds all info for recover/commit
  - All instructions in order
  - Logical register names, physical register names, instruction types
- Purpose: tracking for in-order commit
  - Maintain appearance of in-order execution
  - Used to support:
    - Misprediction recovery
    - Freeing of physical registers
- Dispatch: insert at tail
  - Full? Stall
- Commit: remove from head
  - Not completed? Stall

#### Renaming revisited

- Track (or "log") the "overwritten register"
  - Freed this register at commit
  - Also used to restore in map table on recovery
    - Branch mis-prediction recovery

xor r1 ^ r2 -> r3 add r3 + r4 -> r4 sub r5 - r2 -> r3 addi r3 + 1 -> r1

| r1 | p1 |  |
|----|----|--|
| r2 | p2 |  |
| r3 | р3 |  |
| r4 | p4 |  |
| r5 | p5 |  |



Free-list



| г | n2 1 |  |
|---|------|--|
| L | po ] |  |

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | р3 |
| r4 | p4 |
| r5 | р5 |

Free-list



| _ | _    | _ |
|---|------|---|
| Г | 2    | 1 |
|   | (),) |   |
|   |      |   |

| r1 | p1 |  |
|----|----|--|
| r2 | p2 |  |
| r3 | p6 |  |
| r4 | p4 |  |
| r5 | р5 |  |



Free-list

| [ | p3 | ] |
|---|----|---|
| [ | p4 | ] |

| r1 p1 |    |
|-------|----|
| r2    | p2 |
| r3    | р6 |
| r4    | p4 |
| r5    | p5 |



Free-list

| [ | р3        | ] |
|---|-----------|---|
| [ | <b>p4</b> | ] |

| r1 | p1        |
|----|-----------|
| r2 | p2        |
| r3 | p6        |
| r4 | <b>p7</b> |
| r5 | p5        |



Free-list

| [ | p3        | ] |
|---|-----------|---|
| [ | <b>p4</b> | ] |
| [ | p6        | ] |

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | p6 |
| r4 | р7 |
| r5 | р5 |



Free-list

| [ | р3        | ] |
|---|-----------|---|
| [ | <b>p4</b> | ] |
| [ | p6        | ] |

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | р5 |



Free-list

xor r1 ^ r2 -> r3 add r3 + r4 -> r4 sub r5 - r2 -> r3 addi r3 + 1 -> r1

| [ | р3        | ] |
|---|-----------|---|
| [ | <b>p4</b> | ] |
| [ | p6        | ] |
| [ | p1        | ] |

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | p5 |



Free-list

| r1 | <b>p9</b> |
|----|-----------|
| r2 | p2        |
| r3 | p8        |
| r4 | р7        |
| r5 | p5        |



Free-list

#### Recovery

- Completely remove wrong path instructions
  - Flush from IQ
  - Remove from ROB
  - Restore map table to before misprediction
  - Free destination registers

| bnz r1 loop       |
|-------------------|
| xor r1 ^ r2 -> r3 |
| add r3 + r4 -> r4 |
| sub r5 - r2 -> r3 |
| addi r3 + 1 -> r1 |

| [ |    |   |
|---|----|---|
| [ | р3 | ] |
| [ | p4 | ] |
| [ | p6 | ] |
| [ | p1 | ] |

| r1 | р9 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | p5 |



bnz r1 loop xor r1 ^ r2 -> r3 add r3 + r4 -> r4 sub r5 - r2 -> r3 addi r3 + 1 -> r1

| bnz p1, loop      |
|-------------------|
| xor p1 ^ p2 -> p6 |
| add p6 + p4 -> p7 |
| sub p5 - p2 -> p8 |
| addi p8 + 1 -> p9 |

| [ | •  |   |
|---|----|---|
| [ | р3 | ] |
| [ | p4 | ] |
| [ | p6 | ] |
| [ | p1 | ] |

| r1 | <b>p1</b> |
|----|-----------|
| r2 | p2        |
| r3 | p8        |
| r4 | р7        |
| r5 | p5        |



bnz r1 loop xor r1 ^ r2 -> r3 add r3 + r4 -> r4 sub r5 - r2 -> r3

| r1 | p1        |
|----|-----------|
| r2 | p2        |
| r3 | <b>p6</b> |
| r4 | р7        |
| r5 | p5        |

bnz r1 loop xor r1 ^ r2 -> r3 add r3 + r4 -> r4

| r1 | p1        |
|----|-----------|
| r2 | p2        |
| r3 | p6        |
| r4 | <b>p4</b> |
| r5 | p5        |

bnz r1 loop xor r1 ^ r2 -> r3

[ p3]

| r1 | p1        |
|----|-----------|
| r2 | p2        |
| r3 | <b>p3</b> |
| r4 | p4        |
| r5 | p5        |

bnz r1 loop bnz p1, loop [ ]

| r1 | p1 |
|----|----|
| r2 | p2 |
| r3 | рЗ |
| r4 | p4 |
| r5 | p5 |
|    |    |

p6 p7 p8 p9 p10

CIS 501 (Martin): Scheduling Map table

Free-list

#### Commit

| L | Γ •       | J |
|---|-----------|---|
| [ | <b>p4</b> | ] |
| [ | p6        | ] |
| [ | p1        | ] |

[ ga ]

- Commit: instruction becomes architected state
  - In-order, only when instructions are finished
  - Free overwritten register (why?)

#### Freeing over-written register

- P3 was r3 before xor
- P6 is r3 after xor
  - Anything older than xor should read p3
  - Anything younger than xor should p6 (until next r3 writing instruction
- At commit of xor, no older instructions exist

| r1 | р9 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | p5 |

CIS 501 (Martin): Scheduling Map table

Free-list

| r1 | р9 |
|----|----|
| r2 | p2 |
| r3 | р8 |
| r4 | р7 |
| r5 | p5 |

| r1 | р9 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | p5 |

| r1 | p9 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | p5 |

| r1 | p9 |
|----|----|
| r2 | p2 |
| r3 | p8 |
| r4 | р7 |
| r5 | р5 |

# OUT-OF-ORDER PIPELINE EXAMPLE

#### Recall: Motivating Example

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7          | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|------------|------------|---|----|----|----|
| ld [p1] -> p2     | F | Di | I  | RR | Χ  | $M_1$ | $M_2$ | ١W         | С          |   |    |    |    |
| add p2 + p3 -> p4 | F | Di |    |    |    | I     | RR    | <b>▼</b> X | <b>,</b> W | С |    |    |    |
| xor p4 ^ p5 -> p6 |   | F  | Di |    |    |       | Ι     | RR         | <b>\</b> X | W | С  |    |    |
| ld [p7] -> p8     |   | F  | Di | I  | RR | Χ     | $M_1$ | $M_2$      | W          |   | С  |    |    |

How would this execution occur cycle-by-cycle?

# Out-of-Order Pipeline – Cycle 0

|                   | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|---|---|---|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | F |   |   |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F |   |   |   |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   |   |   |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   |   |   |   |   |   |   |   |   |   |    |    |    |

| Map          | Table     | Read       | y Table |
|--------------|-----------|------------|---------|
| r1           | p8        | p1         | yes     |
| 11           | ро        | p2         | yes     |
| r2           | p7        | p3         | yes     |
| r3           | p6        | p4         | yes     |
| <b></b> 1    |           | p5         | yes     |
| r4           | p5        | р6         | yes     |
| r5           | p4        | р7         | yes     |
| r6           | р3        | p8         | yes     |
|              | -         | р9         |         |
| r7           | p2        | p10        |         |
| r8           | p1        | p11        |         |
| CIS 501 (Mar | tin): Sch | eduling 12 |         |

| Reorder | Insn | To Free | Done? |
|---------|------|---------|-------|
| Buffer  | ld   |         | no    |
|         | add  |         | no    |
|         |      |         |       |
| ue      |      |         |       |

Issue Queue

| Insn | Src1 | R? | Src2 | R? | Dest | Age |
|------|------|----|------|----|------|-----|
|      |      |    |      |    |      |     |
|      |      |    |      |    |      |     |
|      |      |    |      |    |      |     |
|      |      |    |      |    |      | 110 |

# Out-of-Order Pipeline – Cycle 1a

|                   | 0 | 1  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|---|---|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | H | Di |   |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F |    |   |   |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   |    |   |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   |    |   |   |   |   |   |   |   |   |    |    |    |

| Map          | Table     | Read       | y Table |
|--------------|-----------|------------|---------|
| r1           | p8        | p1         | yes     |
| 11           | ρο        | p2         | yes     |
| r2           | p9        | p3         | yes     |
| r3           | p6        | p4         | yes     |
| <b>-1</b>    | -         | p5         | yes     |
| r4           | p5        | р6         | yes     |
| r5           | p4        | p7         | yes     |
| r6           | р3        | p8         | yes     |
|              | -         | р9         | no      |
| r7           | p2        | p10        |         |
| r8           | p1        | p11        |         |
| CIS 501 (Mar | tin): Sch | eduling 12 |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  |         | no    |
|             |      |         |       |
| Issue Queue |      |         |       |

| Insn | Src1 | R?  | Src2 | R?  | Dest | Age |
|------|------|-----|------|-----|------|-----|
| ld   | p8   | yes |      | yes | p9   | 0   |
|      |      |     |      |     |      |     |
|      |      |     |      |     |      |     |
|      |      |     |      |     |      | 111 |

# Out-of-Order Pipeline – Cycle 1b

|                   | 0 | 1  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|---|---|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | H | Di |   |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |   |   |   |   |   |   |   |   |    |    |    |
| xor r4 7 r5 -> r6 |   |    |   |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   |    |   |   |   |   |   |   |   |   |    |    |    |

| Мар          | Table     | Read       | y lable |
|--------------|-----------|------------|---------|
| r1           | р8        | p1         | yes     |
| 11           | •         | p2         | yes     |
| r2           | p9        | p3         | yes     |
| r3           | p6        | p4         | yes     |
| <b>"</b> 1   |           | p5         | yes     |
| r4           | p10       | р6         | yes     |
| r5           | p4        | р7         | yes     |
| r6           | р3        | p8         | yes     |
|              | -         | р9         | no      |
| r7           | p2        | p10        | no      |
| r8           | p1        | p11        |         |
| CIS 501 (Mar | tin): Sch | edulingp12 |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | · Id | p7      | no    |
|             | add  | p5      | no    |
|             |      |         |       |
| Issue Queue |      |         |       |

| Insn | Src1 | R?  | Src2 | R?  | Dest | Age |
|------|------|-----|------|-----|------|-----|
| ld   | p8   | yes |      | yes | р9   | 0   |
| add  | р9   | no  | р6   | yes | p10  | 1   |
|      |      |     |      |     |      |     |
|      |      |     |      |     |      | 112 |

# Out-of-Order Pipeline – Cycle 1c

|                   | 0 | 1  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|---|---|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | F | Di |   |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |   |   |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  |   |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  |   |   |   |   |   |   |   |   |    |    |    |

| Мар          | Table                            | Read | y lable |  |  |  |  |
|--------------|----------------------------------|------|---------|--|--|--|--|
| r1           | р8                               | p1   | yes     |  |  |  |  |
| 11           | •                                | p2   | yes     |  |  |  |  |
| r2           | p9                               | p3   | yes     |  |  |  |  |
| r3           | p6                               | p4   | yes     |  |  |  |  |
| <b>"</b> 1   | -                                | p5   | yes     |  |  |  |  |
| r4           | p10                              | р6   | yes     |  |  |  |  |
| r5           | p4                               | р7   | yes     |  |  |  |  |
| r6           | рЗ                               | p8   | yes     |  |  |  |  |
|              | -                                | р9   | no      |  |  |  |  |
| r7           | p2                               | p10  | no      |  |  |  |  |
| r8           | p1                               | p11  |         |  |  |  |  |
| CIS 501 (Mar | CIS 501 (Martin): Scheduling D12 |      |         |  |  |  |  |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | p7      | no    |
|             | add  | p5      | no    |
|             | xor  |         | no    |
| Issue Queue | ld   |         | no    |
|             |      |         |       |

| Insn | Src1 | R?  | Src2 | R?  | Dest | Age |
|------|------|-----|------|-----|------|-----|
| ld   | p8   | yes |      | yes | p9   | 0   |
| add  | р9   | no  | р6   | yes | p10  | 1   |
|      |      |     |      |     |      |     |
|      |      |     |      |     |      | 113 |

# Out-of-Order Pipeline – Cycle 2a

|                   | 0 | 1  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|---|---|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | F | Di | Ι |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |   |   |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  |   |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  |   |   |   |   |   |   |   |   |    |    |    |

| Map          | Table | Read | y Table |
|--------------|-------|------|---------|
| r1           | р8    | p1   | yes     |
| 11           | ρο    | p2   | yes     |
| r2           | p9    | p3   | yes     |
| r3           | p6    | p4   | yes     |
| <b>μ</b> Λ   | -     | p5   | yes     |
| r4           | p10   | р6   | yes     |
| r5           | p4    | р7   | yes     |
| r6           | р3    | p8   | yes     |
|              |       | р9   | no      |
| r7           | p2    | p10  | no      |
| r8           | p1    | p11  |         |
| CIS 501 (Mar |       |      |         |

| Insn | To Free   | Done?  |
|------|-----------|--------|
| ld   | p7        | no     |
| add  | p5        | no     |
| xor  |           | no     |
| ld   |           | no     |
|      | ld<br>add | add p5 |

| Insn | Src1 | R?  | Src2 | R?  | Dest | Age |
|------|------|-----|------|-----|------|-----|
| ld   | p8   | yes |      | yes | р9   | 0   |
| add  | р9   | no  | p6   | yes | p10  | 1   |
|      |      |     |      |     |      |     |
|      |      |     |      |     |      | 114 |

# Out-of-Order Pipeline – Cycle 2b

|                   | 0 | 1  | 2  | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|---|---|---|---|---|---|---|----|----|----|
|                   | F | Di | Ι  |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |   |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  |    |   |   |   |   |   |   |   |    |    |    |

| Map          | Table | Read | y Table |
|--------------|-------|------|---------|
| r1           | p8    | p1   | yes     |
| 11           | -     | p2   | yes     |
| r2           | р9    | p3   | yes     |
| r3           | p6    | p4   | yes     |
| <b>"</b> 1   |       | p5   | yes     |
| r4           | p10   | р6   | yes     |
| r5           | p4    | р7   | yes     |
| r6           | p11   | p8   | yes     |
|              | -     | p9   | no      |
| r7           | p2    | p10  | no      |
| r8           | p1    | p11  | no      |
| CIS 501 (Mar |       |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   |         | no    |

| Insn | Src1          | R?  | Src2 | R?  | Dest          | Age |
|------|---------------|-----|------|-----|---------------|-----|
| ld   | <del>p8</del> | yes |      | yes | <del>p9</del> | 0   |
| add  | р9            | no  | p6   | yes | p10           | 1   |
| xor  | p10           | no  | p4   | yes | p11           | 2   |
|      |               |     |      |     |               | 115 |

# Out-of-Order Pipeline – Cycle 2c

|                   | 0 | 1  | 2  | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|---|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | H | Di | I  |   |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |   |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |   |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di |   |   |   |   |   |   |   |    |    |    |

| Map            | Table | Read | y Table |
|----------------|-------|------|---------|
| r1             | p8    | p1   | yes     |
| 11             | •     | p2   | yes     |
| r2             | p9    | p3   | yes     |
| r3             | p6    | p4   | yes     |
| <b>-1</b>      |       | p5   | yes     |
| r <del>4</del> | p12   | р6   | yes     |
| r5             | p4    | p7   | yes     |
| r6             | p11   | p8   | yes     |
|                | •     | p9   | no      |
| r7             | p2    | p10  | no      |
| r8             | p1    | p11  | no      |
| CIS 501 (Mar   | no    |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |

| Insn | Src1          | R?  | Src2 | R?  | Dest          | Age      |
|------|---------------|-----|------|-----|---------------|----------|
| ld   | <del>p8</del> | yes |      | yes | <del>p9</del> | 0        |
| add  | p9            | no  | р6   | yes | p10           | 1        |
| xor  | p10           | no  | p4   | yes | p11           | 2        |
| ld   | p2            | yes |      | yes | p12           | 3<br>116 |

# Out-of-Order Pipeline – Cycle 3

|                   | 0 | 1  | 2  | 3  | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|---|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | H | Di | Ι  | RR |   |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |   |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |   |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  |   |   |   |   |   |   |    |    |    |

| Map          | Table | Read | y Table |
|--------------|-------|------|---------|
| r1           | nQ    | p1   | yes     |
| 11           | p8    | p2   | yes     |
| r2           | p9    | p3   | yes     |
| r3           | p6    | p4   | yes     |
| <b>-1</b>    |       | p5   | yes     |
| r4           | p12   | р6   | yes     |
| r5           | p4    | p7   | yes     |
| r6           | p11   | p8   | yes     |
|              | •     | р9   | no      |
| r7           | p2    | p10  | no      |
| r8           | p1    | p11  | no      |
| CIS 501 (Mar | no    |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |

| Insn | Src1 | R?  | Src2 | R?  | Dest           | Age |
|------|------|-----|------|-----|----------------|-----|
| ld   | p8   | yes |      | yes | <del>p</del> 9 | 0   |
| add  | p9   | no  | р6   | yes | p10            | 1   |
| xor  | p10  | no  | p4   | yes | p11            | 2   |
| ld   | p2   | yes |      | yes | p12            | 113 |

# Out-of-Order Pipeline – Cycle 4

|                   | 0 | 1  | 2  | 3  | 4  | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|---|---|---|---|---|----|----|----|
| ld [r1] -> r2     | H | Di | Ι  | RR | Χ  |   |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    |   |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |   |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR |   |   |   |   |   |    |    |    |

| Map          | Table | Read | y Table |
|--------------|-------|------|---------|
| r1           | nQ    | p1   | yes     |
| 11           | p8    | p2   | yes     |
| r2           | p9    | p3   | yes     |
| r3           | p6    | p4   | yes     |
| <b>-1</b>    | -     | p5   | yes     |
| r4           | p12   | р6   | yes     |
| r5           | p4    | p7   | yes     |
| r6           | p11   | p8   | yes     |
|              | •     | р9   | yes     |
| r7           | p2    | p10  | no      |
| r8           | p1    | p11  | no      |
| CIS 501 (Mar | no    |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |
| Locae Queue |      |         |       |

| Insn | Src1 | R?  | Src2 | R?  | Dest            | Age |
|------|------|-----|------|-----|-----------------|-----|
| ld   | p8   | yes |      | yes | <del>- p9</del> | 0   |
| add  | р9   | yes | p6   | yes | p10             | 1   |
| xor  | p10  | no  | p4   | yes | p11             | 2   |
| Id   | n)   | VOC |      | VOC | n17             | 2   |
| ŭ    | PΣ   | ycs |      | yCS | PIZ             | 118 |

# Out-of-Order Pipeline – Cycle 5a

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|---|---|---|---|----|----|----|
| ld [r1] -> r2     | F | Di | Ι  | RR | Χ  | $M_1$ |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     |   |   |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |       |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | Χ     |   |   |   |   |    |    |    |

| Мар          | Table | Read | y lable |
|--------------|-------|------|---------|
| r1           | р8    | p1   | yes     |
| 11           | ρο    | p2   | yes     |
| r2           | p9    | p3   | yes     |
| r3           | p6    | p4   | yes     |
| <b>"</b> 1   | -     | p5   | yes     |
| r4           | p12   | р6   | yes     |
| r5           | p4    | р7   | yes     |
| r6           | p11   | p8   | yes     |
|              | -     | p9   | yes     |
| r7           | p2    | p10  | yes     |
| r8           | p1    | p11  | no      |
| CIS 501 (Mar | no    |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |

| Insn | Src1          | R?  | Src2 | R?  | Dest        | Age |
|------|---------------|-----|------|-----|-------------|-----|
| ld   | <del>p8</del> | yes |      | yes | <del></del> | 0   |
| add  | р9            | yes | р6   | yes | p10         | 1   |
| xor  | p10           | yes | p4   | yes | p11         | 2   |
| Id   | n2            | VOC |      | VOC | n17         | 2   |
| iu   | PΖ            | yes |      | yes | PIZ         | 119 |

# Out-of-Order Pipeline – Cycle 5b

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|---|---|---|---|----|----|----|
| ld [r1] -> r2     | F | Di | Ι  | RR | Χ  | $M_1$ |   |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     |   |   |   |   |    |    |    |
| xor r4 ^ r5 -> r6 |   | F  | Di |    |    |       |   |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | Χ     |   |   |   |   |    |    |    |

| Map          | Table | Read | y Table |
|--------------|-------|------|---------|
| r1           | p8    | p1   | yes     |
| 11           | μο    | p2   | yes     |
| r2           | p9    | p3   | yes     |
| r3           | p6    | p4   | yes     |
| <b>-1</b>    | -     | p5   | yes     |
| r4           | p12   | р6   | yes     |
| r5           | p4    | p7   | yes     |
| r6           | p11   | p8   | yes     |
|              | •     | p9   | yes     |
| r7           | p2    | p10  | yes     |
| r8           | p1    | p11  | no      |
| CIS 501 (Mar | yes   |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |
|             | ·    |         |       |

| Insn | Src1              | R?  | Src2              | R?  | Dest           | Age |
|------|-------------------|-----|-------------------|-----|----------------|-----|
| ld   | <del>p8</del>     | yes |                   | yes | <del>p9</del>  | 0   |
|      | Ρ -               | 700 |                   | 700 | P 2            |     |
| add  | <del>- p9 -</del> | yes | <del>- p6 -</del> | yes | <del>p10</del> | 1   |
|      |                   | -   |                   | _   |                |     |
| xor  | p10               | yes | p4                | yes | p11            | 2   |
| Id   | n2                | VOC |                   | VOC | n12            | 2   |
| Iu   | PΖ                | yCS |                   | yCS | PIZ            | 120 |

# Out-of-Order Pipeline – Cycle 6

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7 | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|---|---|---|----|----|----|
| ld [r1] -> r2     | F | Di | Ι  | RR | Χ  | $M_1$ | $M_2$ |   |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    |   |   |   |    |    |    |
| xor r4 ^ r5 -> r6 |   | F  | Di |    |    |       | Ι     |   |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | X     | $M_1$ |   |   |   |    |    |    |

| Map            | Table | Read | y Table |
|----------------|-------|------|---------|
| r1             | nQ    | p1   | yes     |
|                | p8    | p2   | yes     |
| r2             | p9    | p3   | yes     |
| r3             | p6    | p4   | yes     |
| <b>-1</b>      |       | p5   | yes     |
| r <del>4</del> | p12   | р6   | yes     |
| r5             | p4    | p7   | yes     |
| r6             | p11   | p8   | yes     |
|                | •     | p9   | yes     |
| r7             | p2    | p10  | yes     |
| r8             | p1    | p11  | yes     |
| CIS 501 (Mar   | yes   |      |         |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | no    |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |
|             |      |         |       |

| Insn | Src1          | R?  | Src2              | R?  | Dest           | Age |
|------|---------------|-----|-------------------|-----|----------------|-----|
| ld   | <del>p8</del> | yes |                   | yes | <del>p</del> 9 | 0   |
|      | •             | 700 |                   | 700 |                |     |
| add  | <del>p9</del> | yes | <del>- p6 -</del> | yes | <del>p10</del> | 1   |
| xor  | p10           | yes | p4                | yes | p11            | 2   |
| ld   | n2            | VOC |                   | VOC | n12            | 2   |
| lu   | PΖ            | ycs |                   | ycs | PIZ            | 121 |

# Out-of-Order Pipeline – Cycle 7

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7     | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|-------|---|---|----|----|----|
| ld [r1] -> r2     | H | Di | Ι  | RR | Χ  | $M_1$ | $M_2$ | ١W    |   |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | ¥X    |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR    |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | X     | $M_1$ | $M_2$ |   |   |    |    |    |

| Map          | Table                           | Read | y Table |  |  |  |  |  |
|--------------|---------------------------------|------|---------|--|--|--|--|--|
| r1           | р8                              | p1   | yes     |  |  |  |  |  |
| 11           | μο                              | p2   | yes     |  |  |  |  |  |
| r2           | p9                              | p3   | yes     |  |  |  |  |  |
| r3           | p6                              | p4   | yes     |  |  |  |  |  |
| <b>-1</b>    | •                               | p5   | yes     |  |  |  |  |  |
| r4           | p12                             | р6   | yes     |  |  |  |  |  |
| r5           | p4                              | р7   | yes     |  |  |  |  |  |
| r6           | p11                             | p8   | yes     |  |  |  |  |  |
|              | •                               | р9   | yes     |  |  |  |  |  |
| r7           | p2                              | p10  | yes     |  |  |  |  |  |
| r8           | p1                              | p11  | yes     |  |  |  |  |  |
| CIS 501 (Mar | CIS 501 (Martin): Scheduling 12 |      |         |  |  |  |  |  |

| Reorder     | Insn | To Free | Done? |
|-------------|------|---------|-------|
| Buffer      | ld   | р7      | yes   |
|             | add  | p5      | no    |
|             | xor  | р3      | no    |
| Issue Queue | ld   | p10     | no    |
| -5500 40000 |      |         |       |

| Insn | Src1          | R?          | Src2 | R?          | Dest | Age |
|------|---------------|-------------|------|-------------|------|-----|
| Ы    | <del>p8</del> | VOC         |      | VOC         | n0   |     |
| lu   | ро            | ycs         |      | yCS         | РЭ   | U   |
| add  | n0            | VOC         | n6   | VOC         | n10  | 1   |
| auu  | ρy            | <b>y</b> C3 | ро   | yCS         | bro  |     |
| vor  | n10           | VOC         | n/l  | VOC         | n11  | 2   |
| XOI  | PIO           | <b>)</b>    | Ρı   | <b>y</b> C3 | PII  |     |
| Id   | n)            | VOC         |      | VOC         | n12  | 2   |
| lu   | PΖ            | yCS         |      | yCS         | PIZ  | 122 |

# Out-of-Order Pipeline – Cycle 8a

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7     | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|-------|---|---|----|----|----|
| ld [r1] -> r2     | H | Di | I  | RR | Χ  | $M_1$ | $M_2$ | ١W    | С |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | ¥X    |   |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR    |   |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | Χ     | $M_1$ | $M_2$ |   |   |    |    |    |

| Мар          | Table                           | Read | y Table |  |  |  |  |  |
|--------------|---------------------------------|------|---------|--|--|--|--|--|
| r1           | p8                              | p1   | yes     |  |  |  |  |  |
|              | ро                              | p2   | yes     |  |  |  |  |  |
| r2           | p9                              | p3   | yes     |  |  |  |  |  |
| r3           | p6                              | p4   | yes     |  |  |  |  |  |
| <b>"</b> 1   | -                               | p5   | yes     |  |  |  |  |  |
| r4           | p12                             | р6   | yes     |  |  |  |  |  |
| r5           | p4                              | р7   |         |  |  |  |  |  |
| r6           | p11                             | p8   | yes     |  |  |  |  |  |
|              | •                               | p9   | yes     |  |  |  |  |  |
| r7           | p2                              | p10  | yes     |  |  |  |  |  |
| r8           | p1                              | p11  | yes     |  |  |  |  |  |
| CIS 501 (Mar | CIS 501 (Martin): Scheduling 12 |      |         |  |  |  |  |  |

| Reorder             | Insn | To Free       | Done? |
|---------------------|------|---------------|-------|
| Buffer <sup>.</sup> | ld   | <del>p7</del> | yes   |
|                     | add  | p5            | no    |
|                     | xor  | р3            | no    |
| Issue Queue         | ld   | p10           | no    |

| Insn | Src1 | R?  | Src2          | R?  | Dest | Age |
|------|------|-----|---------------|-----|------|-----|
| Ы    | n0   | VOC |               | VOC | n0   | 0   |
| lu   | ро   | ycs |               | ycs | РЭ   | 0   |
| add  | _n0  | VOC | <del>p6</del> | VOC | n10  | 1   |
| auu  | P9   | yCS | ρυ            | yes | bro  |     |
| vor  | n10  | VOC | n/l           | VOC | n11  | 7   |
| XOI  | PIO  | yCS | Рі            | yCS | PII  | _   |
| 14   | n2   | VOC |               | VOC | n17  | 2   |
| lu   | PΖ   | yCS |               | yCS | PIZ  | 123 |

# Out-of-Order Pipeline – Cycle 8b

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7          | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|------------|------------|---|----|----|----|
| ld [r1] -> r2     | H | Di | I  | RR | Χ  | $M_1$ | $M_2$ | ١W         | С          |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | <b>V</b> X | <b>,</b> W |   |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR         | <b>V</b> X |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | X     | $M_1$ | $M_2$      | W          |   |    |    |    |

| Map          | Table                           | Read | y Table |  |  |  |  |
|--------------|---------------------------------|------|---------|--|--|--|--|
| r1           | р8                              | p1   | yes     |  |  |  |  |
| 11           | ρο                              | p2   | yes     |  |  |  |  |
| r2           | p9                              | p3   | yes     |  |  |  |  |
| r3           | p6                              | p4   | yes     |  |  |  |  |
| <b>"</b> 1   | _                               | p5   | yes     |  |  |  |  |
| r4           | p12                             | р6   | yes     |  |  |  |  |
| r5           | p4                              | р7   |         |  |  |  |  |
| r6           | p11                             | p8   | yes     |  |  |  |  |
|              | -                               | p9   | yes     |  |  |  |  |
| r7           | p2                              | p10  | yes     |  |  |  |  |
| r8           | p1                              | p11  | yes     |  |  |  |  |
| CIS 501 (Mar | CIS 501 (Martin): Scheduling 12 |      |         |  |  |  |  |

| Reorder | Insn | To Free       | Done? |
|---------|------|---------------|-------|
| Buffer  | ld   | <del>p7</del> | yes   |
|         | add  | p5            | yes   |
|         | xor  | р3            | no    |
| Jeue    | ld   | p10           | yes   |

|   | Issue | Queue |     | <u>ld</u> | p1  | LO             | yes |  |
|---|-------|-------|-----|-----------|-----|----------------|-----|--|
|   | Insn  | Src1  | R?  | Src2      | R?  | Dest           | Age |  |
| ⅃ | Id    | p8    | VOC |           | yes | <del>p9</del>  | 0   |  |
|   | Iu    | ро    | ycs |           | ycs | РЭ             |     |  |
| _ | add_  | _n0   | Ves | _n6       | Ves | n10            | 1   |  |
|   | auu   | pb    | ycs | ро        | yCS | bro            |     |  |
|   | xor   | n10   | VOC | n/l       | yes | <del>p11</del> | )   |  |
|   | XOI   | Pio   | yes | Pi        | yes | РТТ            |     |  |
| _ | Id    | n2    | VOC |           | VOC | n12            | 2   |  |
|   | Iu    | PΖ    | yes |           | ycs | PIZ            | 124 |  |

# Out-of-Order Pipeline – Cycle 9a

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7          | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|------------|------------|---|----|----|----|
| ld [r1] -> r2     | F | Di | Ι  | RR | X  | $M_1$ | $M_2$ | ١W         | С          |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | <b>▼</b> X | <b>,</b> W | С |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR         | <b>V</b> X |   |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | X     | $M_1$ | $M_2$      | W          |   |    |    |    |

| Map          | Table     | Read       | y Table |
|--------------|-----------|------------|---------|
| r1           | p8        | p1         | yes     |
| 11           | ро        | p2         | yes     |
| r2           | р9        | p3         | yes     |
| r3           | p6        | p4         | yes     |
| <b></b> 1    |           | p5         |         |
| r4           | p12       | p6         | yes     |
| r5           | p4        | р7         |         |
| r6           | p11       | p8         | yes     |
|              | -         | р9         | yes     |
| r7           | p2        | p10        | yes     |
| r8           | p1        | p11        | yes     |
| CIS 501 (Mar | tin): Sch | eduling 12 | yes     |

| Reorder             | Insn | To Free       | Done? |
|---------------------|------|---------------|-------|
| Buffer <sup>,</sup> | ld   | <del>p7</del> | yes   |
|                     | add  | <del>p5</del> | yes   |
|                     | xor  | p3            | no    |
| Issue Queue         | ld   | p10           | yes   |

| Insn | Src1             | R?  | Src2              | R?  | Dest             | Age |
|------|------------------|-----|-------------------|-----|------------------|-----|
| ld   | <del>p8</del>    | yes |                   | yes | <del>p9</del>    | 0   |
|      | ,<br>D           | ,   | C                 | ,   | n10              | 4   |
| add  | <del>- 6</del> 9 | yes | <del>- p6</del> - | yes | <del>- p10</del> | 1   |
| xor  | n10              | yes | n4                | VOS | p11              | 2   |
| ΛΟΙ  | PIO              | ,   | Рі                | ycs | P                |     |
| Id   | n)               | VOC |                   | VOC | n12              | 2   |
| lu   | PΖ               | ycs |                   | ycs | PIZ              | 125 |

# Out-of-Order Pipeline – Cycle 9b

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7     | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|-------|------------|---|----|----|----|
| ld [r1] -> r2     | F | Di | I  | RR | Χ  | $M_1$ | $M_2$ | ١W    | С          |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | ¥X    | <b>,</b> W | С |    |    |    |
| xor r4 ^ r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR    | <b>\</b> X | W |    |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | Χ     | $M_1$ | $M_2$ | W          |   |    |    |    |

| Map          | Table     | Read       | y Table |
|--------------|-----------|------------|---------|
| r1           | p8        | p1         | yes     |
| 11           | ро        | p2         | yes     |
| r2           | р9        | p3         | yes     |
| r3           | p6        | p4         | yes     |
| <b></b> 1    |           | p5         |         |
| r4           | p12       | р6         | yes     |
| r5           | p4        | р7         |         |
| r6           | p11       | p8         | yes     |
|              | -         | р9         | yes     |
| r7           | p2        | p10        | yes     |
| r8           | p1        | p11        | yes     |
| CIS 501 (Mai | tin): Sch | eduling 12 | yes     |

| Insn | To Free       | Done?            |
|------|---------------|------------------|
| ld   | <del>p7</del> | yes              |
| 244  | n5            | VOC              |
| aaa  | PS            | ycs              |
| xor  | p3            | yes              |
| ld   | p10           | yes              |
|      | ld<br>add     | add p5<br>xor p3 |

| Insn | Src1          | R?          | Src2          | R?   | Dest | Age |
|------|---------------|-------------|---------------|------|------|-----|
| Hd   | <del>p8</del> | ves         |               | yes  | n9   | 2   |
| 10   | РО            | , 00        |               | , 00 | Ρ σ  |     |
| add  | _p0_          | Ves         | <del>p6</del> | Ves  | n10  | 1   |
| auu  | РЭ            | ycs         | ро            | ycs  | bro  |     |
| vor  | n10           | VOC         | n/l           | VOC  | n11  | ว   |
| XOI  | PIO           | <b>y</b> C3 | ΡΊ            | ycs  | PII  |     |
| Id   | n)            | VOC         |               | VOC  | n12  | 2   |
| u    | PΖ            | yCS         |               | yCS  | PIZ  | 126 |

# Out-of-Order Pipeline – Cycle 10

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7     | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|-------|------------|---|----|----|----|
| ld [r1] -> r2     | F | Di | I  | RR | Χ  | $M_1$ | $M_2$ | ١W    | С          |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | ¥X    | ٧W         | С |    |    |    |
| xor r4 × r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR    | <b>V</b> X | W | С  |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | Χ     | $M_1$ | $M_2$ | W          |   | С  |    |    |

| Мар          | Table     | Read       | y Table |
|--------------|-----------|------------|---------|
| r1           | p8        | p1         | yes     |
|              | ρο        | p2         | yes     |
| r2           | p9        | p3         |         |
| r3           | p6        | p4         | yes     |
| <b>"</b> 1   | •         | p5         |         |
| r4           | p12       | р6         | yes     |
| r5           | p4        | р7         |         |
| r6           | p11       | p8         | yes     |
|              | •         | p9         | yes     |
| r7           | p2        | p10        |         |
| r8           | p1        | p11        | yes     |
| CIS 501 (Mar | tin): Sch | eduling 12 | yes     |

| Reorder       | Insn | To Free        | Done? |
|---------------|------|----------------|-------|
| Buffer buffer | ld   | <del>p7</del>  | yes   |
|               | add  | <del>p5</del>  | yes   |
|               | xor  | <del>p3</del>  | yes   |
| Issue Queue   | -Id  | <del>p10</del> | yes   |

| Insn | Src1               | R?  | Src2            | R?  | Dest           | Age              |
|------|--------------------|-----|-----------------|-----|----------------|------------------|
| ld   | <del>p8</del>      | yes |                 | yes | <del>p9</del>  | 0                |
| add  |                    | Ves | <del>p6</del>   | Ves | n10            | 1                |
|      | рэ                 | ycs | •               | yes | b10            | _                |
| xor  | <del>- p10 -</del> | yes | <del>- p1</del> | yes | <del>p11</del> | 2                |
| ld   | <del>p2</del>      | yes |                 | yes | <del>p12</del> | 2<br>12 <b>7</b> |
|      | •                  | •   |                 |     | •              | IZ/              |

# Out-of-Order Pipeline – Done!

|                   | 0 | 1  | 2  | 3  | 4  | 5     | 6     | 7          | 8          | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|----|-------|-------|------------|------------|---|----|----|----|
| ld [r1] -> r2     | F | Di | Ι  | RR | X  | $M_1$ | $M_2$ | ١W         | С          |   |    |    |    |
| add r2 + r3 -> r4 | F | Di |    |    |    | Ι     | RR    | <b>▼</b> X | <b>,</b> W | С |    |    |    |
| xor r4 ^ r5 -> r6 |   | F  | Di |    |    |       | Ι     | RR         | <b>V</b> X | W | С  |    |    |
| ld [r7] -> r4     |   | F  | Di | I  | RR | X     | $M_1$ | $M_2$      | W          |   | С  |    |    |

| Map          | Table     | Read       | y Table |
|--------------|-----------|------------|---------|
| r1           | p8        | p1         | yes     |
| 11           |           | p2         | yes     |
| r2           | р9        | p3         |         |
| r3           | p6        | p4         | yes     |
| <b>1</b>     | -         | p5         |         |
| r4           | p12       | p6         | yes     |
| r5           | p4        | р7         |         |
| r6           | p11       | p8         | yes     |
|              | -         | р9         | yes     |
| r7           | p2        | p10        |         |
| r8           | p1        | p11        | yes     |
| CIS 501 (Mar | tin): Sch | eduling 12 | yes     |

| Reorder       | Insn | To Free        | Done? |
|---------------|------|----------------|-------|
| Buffer buffer | - Id | <del>p7</del>  | yes   |
|               | add  | <del>p5</del>  | yes   |
|               | xor  | <del>p3</del>  | yes   |
| Issue Queue   | ld   | <del>p10</del> | yes   |
| 155de Quede   |      |                |       |

| Insn | Src1          | R?  | Src2 | R?  | Dest | Age |
|------|---------------|-----|------|-----|------|-----|
| Id   | <del>p8</del> | VOC |      | yes | n0   | 0   |
| lu   | ро            | ycs |      | ycs | РЭ   | 0   |
| 244  | 20            | VOC | n6   | VOC | n10  | 1   |
| auu  | рэ            | yes | bo   | yes | bro  | 1   |
| vor  | ი10           | VOC | n/l  | VOC | n11  | 2   |
| XOI  | bro           | yes | Ρı   | yes | bii  |     |
| Id   | ກິ            | VOC |      | VOC | n12  | 2   |
| u    | PΣ            | ycs |      | ycs | PIZ  | 128 |

# HANDLING MEMORY OPERATIONS

#### Recall: Types of Dependencies

RAW (Read After Write) = "true dependence" mul r0 \* r1 -> r2
 ... add (r2)+ r3 -> r4

WAW (Write After Write) = "output dependence" mul r0 \* r1->(r2)
 ...
 add r1 + r3 ->(r2)

WAR (Write After Read) = "anti-dependence" mul r0 \* r1 -> r2
 ...
 add r3 + r4 -> r1

WAW & WAR are "false", Can be totally eliminated by "renaming"

#### Also Have Dependencies via Memory

- If value in "r2" and "r3" is the same...
- RAW (Read After Write) True dependency

WAW (Write After Write)

WAR (Write After Read)

WAR/WAW are "false dependencies"

- Can't rename memory in same
- way as registers
  - Why?
- Need to use other tricks

#### Let's Start with Just Stores

- Stores: Write data cache, not registers
  - Can we rename memory?
  - Recover in the cache?
- No (at least not easily)
  - Cache writes unrecoverable
- Solution: write stores into cache only when certain

#### **Handling Stores**

|                   | 0 | 1  | 2  | 3  | 4     | 5              | 6              | 7              | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|-------|----------------|----------------|----------------|---|---|----|----|----|
| mul p1 * p2 -> p3 | F | Di | I  | RR | $X_1$ | X <sub>2</sub> | X <sub>3</sub> | X <sub>4</sub> | W | С |    |    |    |
| jump-not-zero p3  | F | Di |    |    |       |                | I              | RR             | X | W | С  |    |    |
| st p5 -> [p3+4]   |   | F  | Di |    |       |                | Ι              | RR             | X | W | С  |    |    |
| st p4 -> [p6+8]   |   | F  | Di | I? |       |                |                |                |   |   |    |    |    |

- Can "st p4 -> [p6+8]" issue and begin execution?
  - Its registers inputs are ready...
  - Why or why not?

#### Problem #1: Out-of-Order Stores

|                   | 0 | 1  | 2  | 3  | 4     | 5              | 6              | 7              | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|-------|----------------|----------------|----------------|---|---|----|----|----|
| mul p1 * p2 -> p3 | F | Di | I  | RR | $X_1$ | X <sub>2</sub> | X <sub>3</sub> | X <sub>4</sub> | W | С |    |    |    |
| jump-not-zero p3  | F | Di |    |    |       |                | I              | RR             | X | W | С  |    |    |
| st p5 -> [p3+4]   |   | F  | Di |    |       |                | I              | RR             | Χ | M | W  | С  |    |
| st p4 -> [p6+8]   |   | F  | Di | I? | RR    | X              | M              | W              |   |   |    | С  |    |

- Can "st p4 -> [p6+8]" write the cache in cycle 6?
  - "st p5 -> [p3+4]" has not yet executed
- What if "p3+4 == p6+8"
  - The two stores write the same address! WAW dependency!
  - Not known until their "X" stages (cycle 5 & 8)
- Unappealing solution: all stores execute in-order
- We can do better...

#### Problem #2: Speculative Stores

|                   | 0 | 1  | 2  | 3  | 4     | 5              | 6     | 7              | 8 | 9 | 10 | 11 | 12 |
|-------------------|---|----|----|----|-------|----------------|-------|----------------|---|---|----|----|----|
| mul p1 * p2 -> p3 | F | Di | I  | RR | $X_1$ | X <sub>2</sub> | $X_3$ | X <sub>4</sub> | W | С |    |    |    |
| jump-not-zero p3  | F | Di |    |    |       |                | Ι     | RR             | X | W | С  |    |    |
| st p5 -> [p3+4]   |   | F  | Di |    |       |                | I     | RR             | Χ | М | W  | С  |    |
| st p4 -> [p6+8]   |   | F  | Di | I? | RR    | X              | M     | W              |   |   |    | C  |    |

- Can "st p4 -> [p6+8]" write the cache in cycle 6?
  - Store is still "speculative" at this point
- What if "jump-not-zero" is mis-predicted?
  - Not known until its "X" stage (cycle 8)
- How does it "undo" the store once it hits the cache?
  - Answer: it can't; stores write the cache only at commit
  - Guaranteed to be non-speculative at that point

#### Store Queue (SQ)

- Two problems
  - Speculative stores
  - Out-of-order stores
- Solution: Store Queue (SQ)
  - At dispatch, each store is given a slot in the Store Queue
  - First-in-first-out (FIFO) queue
  - Each entry contains: "address", "value", and "age"
- Operation:
  - Dispatch (in-order): allocate entry in SQ (stall if full)
  - Execute (out-of-order): write store value into store queue
  - Commit (in-order): read value from SQ and write into data cache
  - Branch recovery: remove entries from the store queue
- Address the above two problems, plus more...

#### **Loads and Stores**

|                    | 0 | 1  | 2  | 3  | 4     | 5     | 6              | 7              | 8     | 9              | 10 | 11 | 12 |
|--------------------|---|----|----|----|-------|-------|----------------|----------------|-------|----------------|----|----|----|
| fdiv p1 / p2 -> p9 | F | Di | Ι  | RR | $X_1$ | $X_2$ | X <sub>3</sub> | X <sub>4</sub> | $X_5$ | X <sub>6</sub> | W  | С  |    |
| st p4 -> [p5+4]    | F | Di | Ι  | RR | Χ     | W     |                |                |       |                |    | С  |    |
| st p3 -> [p6+8]    |   | F  | Di | I  | RR    | Χ     | W              |                |       |                |    |    | O  |
| ld [p7] -> p8      |   | F  | Di | I? | RR    | X     | $M_1$          | M <sub>2</sub> | W     |                |    |    | С  |

- Can "ld [p7] -> p8" issue and begin execution?
  - Why or why not?

#### **Loads and Stores**

|                    | 0 | 1  | 2  | 3  | 4     | 5              | 6              | 7              | 8     | 9              | 10 | 11 | 12 |
|--------------------|---|----|----|----|-------|----------------|----------------|----------------|-------|----------------|----|----|----|
| fdiv p1 / p2 -> p9 | F | Di | I  | RR | $X_1$ | X <sub>2</sub> | X <sub>3</sub> | X <sub>4</sub> | $X_5$ | X <sub>6</sub> | W  | С  |    |
| st p4 -> [p5+4]    | F | Di | Ι  | RR | Χ     | SQ             |                |                |       |                |    | С  |    |
| st p3 -> [p6+8]    |   | F  | Di | I  | RR    | Χ              | SQ             |                |       |                |    |    | С  |
| ld [p7] -> p8      |   | F  | Di | I? | RR    | X              | $M_1$          | $M_2$          | W     |                |    |    | С  |

- Can "ld [p7] -> p8" issue and begin execution?
  - Why or why not?
- If the load reads from either of the store's addresses...
  - The load must get the value, but it isn't written to the cache until commit...

#### **Loads and Stores**

|                    | 0 | 1  | 2  | 3  | 4     | 5              | 6              | 7              | 8     | 9              | 10 | 11 | 12 |
|--------------------|---|----|----|----|-------|----------------|----------------|----------------|-------|----------------|----|----|----|
| fdiv p1 / p2 -> p9 | F | Di | I  | RR | $X_1$ | X <sub>2</sub> | X <sub>3</sub> | X <sub>4</sub> | $X_5$ | X <sub>6</sub> | W  | С  |    |
| st p4 -> [p5+4]    | F | Di | Ι  | RR | Χ     | SQ             |                |                |       |                |    | C  |    |
| st p3 -> [p6+8]    |   | F  | Di | I  | RR    | Χ              | SQ             |                |       |                |    |    | С  |
| ld [p7] -> p8      |   | F  | Di | I? | RR    | Χ              | $M_1$          | $M_2$          | W     |                |    |    | С  |

- Can "ld [p7] -> p8" issue and begin execution?
  - Why or why not?
- If the load reads from either of the store's addresses...
  - The load must get the value, but it isn't written to the cache until commit...
- Solution: "memory forwarding"
  - Loads also read from the Store Queue (in parallel with the cache)

#### **Memory Forwarding**

- Stores write cache at commit
  - Why? Allows stores to be "undone" on branch mis-predictions, etc.
  - Commit is in-order, delayed until all prior instructions are done
- Loads read cache
  - Early execution of loads is critical
- Forwarding
  - Allow store to load communication before store commit
  - Conceptually like register bypassing, but different implementation
    - Why? Addresses unknown until execute

#### Problem #3: WAR Hazards

|                   | 0 | 1  | 2  | 3  | 4     | 5              | 6              | 7              | 8 | 9     | 10    | 11 | 12 |
|-------------------|---|----|----|----|-------|----------------|----------------|----------------|---|-------|-------|----|----|
| mul p1 * p2 -> p3 | F | Di | I  | RR | $X_1$ | X <sub>2</sub> | X <sub>3</sub> | X <sub>4</sub> | W | С     |       |    |    |
| jump-not-zero p3  | F | Di |    |    |       |                | Ι              | RR             | X | W     | С     |    |    |
| ld [p3+4] -> p5   |   | F  | Di |    |       |                | I              | RR             | Χ | $M_1$ | $M_2$ | W  | С  |
| st p4 -> [p6+8]   |   | F  | Di | I  | RR    | Χ              | SQ             |                |   |       |       |    | С  |

- What if "p3+4 == p6 + 8"?
  - Then load and store access same memory location
- Need to make sure that load doesn't read store's result
  - Need to get values based on "program order" not "execution order"
- Bad solution: require all stores/loads to execute in-order
- Good solution: add "age" fields to store queue (SQ)
  - Loads read matching address that is "earlier" (or "older") than it
  - Another reason the SQ is a FIFO queue

#### Memory Forwarding via Store Queue

- Store Queue (SQ)
  - Holds all in-flight stores
  - CAM: searchable by address
  - Age logic: determine youngest matching store older than load
- Store rename/dispatch
  - Allocate entry in SQ
- Store execution
  - Update SQ
    - Address + Data
- Load execution
  - Search SQ identify youngest older matching store
    - Match? Read SQ
    - No Match? Read cache



#### Store Queue (SQ)

- On load execution, select the store that is:
  - To same address as load
  - Older than the load (before the load in program order)
- Of these, select the youngest store
  - The store to the same address that immediately precedes the load

#### When Can Loads Execute?

|                   | 0 | 1  | 2  | 3  | 4     | 5              | 6              | 7              | 8 | 9  | 10 | 11 | 12 |
|-------------------|---|----|----|----|-------|----------------|----------------|----------------|---|----|----|----|----|
| mul p1 * p2 -> p3 | H | Di | I  | RR | $X_1$ | X <sub>2</sub> | X <sub>3</sub> | X <sub>4</sub> | W | С  |    |    |    |
| jump-not-zero p3  | F | Di |    |    |       |                | I              | RR             |   | W  | С  |    |    |
| st p5 -> [p3+4]   |   | F  | Di |    |       |                | I              | RR             | X | SQ | С  |    |    |
| ld [p6+8] -> p7   |   | F  | Di | I? | RR    | X              | M <sub>1</sub> | M <sub>2</sub> | W |    |    | С  |    |

- Can "ld [p6+8] -> p7" issue in cycle 3
  - Why or why not?

### When Can Loads Execute?

|                   | 0 | 1  | 2  | 3  | 4     | 5     | 6              | 7              | 8 | 9  | 10 | 11 | 12 |
|-------------------|---|----|----|----|-------|-------|----------------|----------------|---|----|----|----|----|
| mul p1 * p2 -> p3 | H | Di | I  | RR | $X_1$ | $X_2$ | X <sub>3</sub> | X <sub>4</sub> | W | С  |    |    |    |
| jump-not-zero p3  | F | Di |    |    |       |       | I              | RR             |   | W  | С  |    |    |
| st p5 -> [p3+4]   |   | F  | Di |    |       |       | I              | RR             | Χ | SQ | С  |    |    |
| ld [p6+8] -> p7   |   | F  | Di | I? | RR    | X     | M <sub>1</sub> | M <sub>2</sub> | W |    |    | С  |    |

- Aliasing! Does p3+4 == p6+8?
  - If no, load should get value from memory
    - Can it start to execute?
  - If yes, load should get value from store
    - By reading the store queue?
    - But the value isn't put into the store queue until cycle 9
- Key challenge: don't know addresses until execution!
  - One solution: require all loads to wait for all earlier (prior) stores

## Dynamically Scheduling Memory Ops

- Compilers must schedule memory ops conservatively
- Options for hardware:
  - Don't execute any load until all prior stores execute (conservative)
  - Execute loads as soon as possible, detect violations (optimistic)
    - When a store executes, it checks if any later loads executed too early (to same address). If so, flush pipeline

```
    Learn violations over time, selectively reorder (predictive)

Before
                              Wrong(?)
1d r2, 4(sp)
                              1d r2, 4(sp)
ld r3,8(sp)
                              1d r3,8(sp)
add r3,r2,r1 //stall
                            \rightarrow 1d r5,0(r8) //does r8==sp?
                              add r3,r2,r1
st r1, 0 (sp)
ld r5,0(r8)
                              1d r6, 4(r8) //does r8+4==sp?

st r1,0(sp)
1d r6, 4(r8)
sub r5, r6, r4
                //stall
                              sub r5, r6, r4
st r4,8(r8)
                              st r4,8(r8)
```

## Conservative Load Scheduling

- Conservative load scheduling:
  - All older stores have executed
    - Some architectures: split store address / store data
      - Only requires knowing addresses (not the store values)
  - Advantage: always safe
  - Disadvantage: performance (limits out-of-orderness)

## Conservative Load Scheduling

|                  | 0 | 1  | 2  | 3  | 4  | 5     | 6              | 7  | 8        | 9  | 10    | 11             | 12 | 13 | 14 | 15 |
|------------------|---|----|----|----|----|-------|----------------|----|----------|----|-------|----------------|----|----|----|----|
| ld [p1] -> p4    | F | Di | Ι  | Rr | Х  | $M_1$ | M <sub>2</sub> | W  | С        |    |       |                |    |    |    |    |
| ld [p2] -> p5    | F | Di | Ι  | Rr | X  | $M_1$ | $M_2$          | W  | С        |    |       |                |    |    |    |    |
| add p4, p5 -> p6 |   | F  | Di |    |    | Ι     | Rr             | Χ  | <b>W</b> | С  |       |                |    |    |    |    |
| st p6 -> [p3]    |   | F  | Di |    |    |       | Ι              | Rr | ₹X       | SQ | С     |                |    |    |    |    |
| ld [p1+4] -> p7  |   |    | F  | Di |    |       |                | I  | Rr       | Χ  | $M_1$ | M <sub>2</sub> | W  | С  |    |    |
| ld [p2+4] -> p8  |   |    | F  | Di |    |       |                | I  | Rr       | Χ  | $M_1$ | M <sub>2</sub> | ıW | С  |    |    |
| add p7, p8 -> p9 |   |    |    | F  | Di |       |                |    |          |    | Ι     | Rr             | ▼X | ,W | С  |    |
| st p9 -> [p3+4]  |   |    |    | F  | Di |       |                |    |          |    |       | Ι              | Rr | ¥χ | SQ | С  |

Conservative load scheduling: can't issue ld [p1+4] until cycle 7!

Might as well be an in-order machine on this example Can we do better? How?

## Optimistic Load Scheduling

|                  | 0 | 1  | 2  | 3  | 4  | 5     | 6              | 7     | 8              | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
|------------------|---|----|----|----|----|-------|----------------|-------|----------------|----|----|----|----|----|----|----|
| ld [p1] -> p4    | F | Di | I  | Rr | Х  | $M_1$ | M <sub>2</sub> | W     | С              |    |    |    |    |    |    |    |
| ld [p2] -> p5    | F | Di | Ι  | Rr | Х  | $M_1$ | M <sub>2</sub> | W     | С              |    |    |    |    |    |    |    |
| add p4, p5 -> p6 |   | F  | Di |    |    | Ι     | Rr             | X,    | W              | С  |    |    |    |    |    |    |
| st p6 -> [p3]    |   | F  | Di |    |    |       | Ι              | Rr    | X              | SQ | С  |    |    |    |    |    |
| ld [p1+4] -> p7  |   |    | F  | Di | I  | Rr    | Χ              | $M_1$ | M <sub>2</sub> | W  | С  |    |    |    |    |    |
| ld [p2+4] -> p8  |   |    | F  | Di | I  | Rr    | Χ              | $M_1$ | M <sub>2</sub> | W  |    | С  |    |    |    |    |
| add p7, p8 -> p9 |   |    |    | F  | Di |       |                | Ι     | Rr             | X  | W  | С  |    |    |    |    |
| st p9 -> [p3+4]  |   |    |    | F  | Di |       |                |       | I              | Rr | X  | SQ | С  |    |    |    |

Optimistic load scheduling: can actually benefit from out-of-order!

But how do we know when out speculation (optimism) fails?

# **Load Speculation**

- Speculation requires two things.....
  - 1. Detection of mis-speculations
    - How can we do this?
  - 2. Recovery from mis-speculations
    - Squash from offending load
    - Saw how to squash from branches: same method

## Load Queue

- Detects load ordering violations
- Load execution: Write address into LQ
  - Also note any store forwarded from
- Store execution: Search LQ
  - Younger load with same addr?
  - Didn't forward from younger store? (optimization for full renaming)



## Store Queue + Load Queue

- Store Queue: handles forwarding
  - Entry per store (allocated @ dispatch, deallocated @ commit)
  - Written by stores (@ execute)
  - Searched by loads (@ execute)
  - Read from to write data cache (@ commit)
- Load Queue: detects ordering violations
  - Entry per load (allocated @ dispatch, deallocated @ commit)
  - Written by loads (@ execute)
  - Searched by stores (@ execute)
- Both together
  - Allows aggressive load scheduling
  - Stores don't constrain load execution

## Optimistic Load Scheduling Problem

- Allows loads to issue before older stores
  - Increases out-of-orderness
  - + Good: When no conflict, increases performance
  - Bad: Conflict => squash => worse performance than waiting
- Can we have our cake AND eat it too?

## Predictive Load Scheduling

- Predict which loads must wait for stores
- Fool me once, shame on you-- fool me twice?
  - Loads default to aggressive
  - Keep table of load PCs that have been caused squashes
    - Schedule these conservatively
  - + Simple predictor
  - Makes "bad" loads wait for all older stores is not so great
- More complex predictors used in practice
  - Predict which stores loads should wait for
  - "Store Sets" paper for next time

# LOAD/STORE QUEUE EXAMPLES

## **Initial State**

(Stores to different addresses)

1. St p1 ->([p2]

2. St p3 -> [p4]

Load Queue

| Reg | JFile | • | Load  | ueue |      |     |
|-----|-------|---|-------|------|------|-----|
| p1  | 5     |   | Age   | 4    | Addr |     |
| p2  | 100   |   |       |      |      |     |
| р3  | 9     |   |       |      |      |     |
| p4  | 200   |   |       |      |      |     |
| p5  | 100   |   | Store |      |      |     |
| p6  |       |   | Age   | 4    | Addr | Val |
| p7  |       |   |       |      |      |     |
| 8q  |       |   |       |      |      |     |
| ן ס |       |   |       |      |      |     |

| al |
|----|
|    |
|    |
|    |
|    |
|    |
|    |

| Rec | JFile |   | Load     | ueue |       |     |
|-----|-------|---|----------|------|-------|-----|
| p1  | 5     |   | Age      | 4    | Addr  |     |
| p2  | 100   |   |          |      |       | 1   |
| рЗ  | 9     |   |          |      |       |     |
| p4  | 200   |   | <u> </u> | L    |       | J   |
| p5  | 100   |   | Store    | (    | )ueue |     |
| p6  |       |   | Age      | 4    | Addr  | Val |
| р7  |       |   |          |      |       |     |
| p8  |       |   |          |      |       |     |
|     | Cache | 2 | Addı     | 4    | Val   |     |

100

200

13

17

|   | p1 | 5     | Ī | Age   | 1 | Addr |     |
|---|----|-------|---|-------|---|------|-----|
|   | p2 | 100   | - |       |   |      |     |
|   | рЗ | 9     | - |       |   |      |     |
|   | p4 | 200   | L | Chaus | _ |      |     |
| 1 | р5 | 100   | ſ | Store |   |      |     |
|   | p6 |       |   | Age   | 4 | Addr | Val |
|   | р7 |       |   |       |   |      |     |
|   | p8 |       |   |       |   |      |     |
|   |    | Cache | е | Addı  | • | Val  |     |
|   |    |       |   | 100   |   | 13   |     |
|   |    |       |   | 200   |   | 17   |     |

RegFile

# Good Interleaving

(Shows importance of address check)

**p5** 

**p6** 

**p**7

p8

- 1. St p1 ->
- 2. St p3 ->/

| Rec | JFile | Load  |       |     |
|-----|-------|-------|-------|-----|
| p1  | 5     | Age   | Addr  |     |
| p2  | 100   |       |       |     |
| рЗ  | 9     |       |       |     |
| p4  | 200   | Chaus | 0     |     |
| p5  | 100   | Store | Queue |     |
| p6  |       | Age   | Addr  | Val |
| p7  |       | 1     | 100   | 5   |
| p8  |       |       |       |     |

| Cache     | Addr | Val |       |
|-----------|------|-----|-------|
|           | 100  | 13  |       |
| CIS 501 ( | 200  | 17  | ıling |

1. St p1 -> [p2] 2. St p3 -> [p4]

| Reg | JFile |   | Load Queue |       |  |
|-----|-------|---|------------|-------|--|
| p1  | 5     |   | Age        | Addr  |  |
| p2  | 100   |   |            |       |  |
| р3  | 9     |   |            |       |  |
| p4  | 200   | П | CI         |       |  |
|     |       |   | Store      | Oueue |  |

| Age | Addr | Val |
|-----|------|-----|
| 1   | 100  | 5   |
| 2   | 200  | 9   |

| Cache | Addr | Val |  |  |
|-------|------|-----|--|--|
|       | 100  | 13  |  |  |
|       | 200  | 17  |  |  |

3. Ld [p5] -> p6

| RegFile |     | • | Load Queue |       |  |
|---------|-----|---|------------|-------|--|
| p1      | 5   |   | Age        | Addr  |  |
| p2      | 100 |   | 3          | 100   |  |
| рЗ      | 9   |   |            |       |  |
| p4      | 200 |   | Charre     | 0     |  |
| _       | 100 |   | Store      | Queue |  |

100

p6

**p**7

p8

| Age | Addr | Val |
|-----|------|-----|
| 1   | 100  | 5   |
| 2   | 200  | 9   |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

## **Different Initial State**

(All to same address)

Load Queue

Age Addr

| Ρ- |         |     | 7.90  |   |         |       |
|----|---------|-----|-------|---|---------|-------|
| p2 | 100     |     |       |   |         | 1     |
| p3 | 9       |     |       |   |         | 1     |
| p4 | 100     |     | Choro | L | <u></u> |       |
| p5 | 100     |     | Store | _ | Queue   | :<br> |
| p6 |         |     | Age   |   | Addr    | Val   |
| p7 |         |     |       |   |         |       |
| p8 |         |     |       |   |         |       |
| (  | Cache   | 2   | Addr  | 1 | Val     |       |
|    |         |     | 100   |   | 13      |       |
| C  | CIS 501 | . ( | 200   |   | 17      | ıling |

RegFile

| Reg      | gFile         |   | Load        | Q | ueue          |     |
|----------|---------------|---|-------------|---|---------------|-----|
| p1       | 5             |   | Age         | 1 | Addr          |     |
| p2       | 100           |   |             |   |               |     |
| рЗ       | 9             |   |             |   |               |     |
| p4       | 100           |   | Chaus       | _ | <u> </u>      |     |
| р5       | 100           | ı | Store       |   |               |     |
| р6       |               |   | Age         | 1 | Addr          | Val |
|          |               |   |             |   |               |     |
| р7       |               |   |             |   |               |     |
| p7<br>p8 |               |   |             |   |               |     |
| p8       | <br><br>Cache |   | Addr        | • | Val           |     |
| p8       | <br><br>Cache |   | Addr<br>100 |   | <b>Val</b> 13 |     |
| p8       | <br>Cache     |   |             |   |               |     |

| Rec      | ıFile         |   | Load            | $\cap$ | HEHE          |     |
|----------|---------------|---|-----------------|--------|---------------|-----|
| p1       | 5             |   | Age             |        | Addr          |     |
| p2       | 100           | ŀ |                 |        |               |     |
| p3       | 9             |   |                 |        |               |     |
| p4       | 100           | l | Charrie         |        |               |     |
| р5       | 100           | ſ | Store           |        |               |     |
| p6       |               |   | Age             |        | Addr          | Val |
|          |               |   |                 |        |               |     |
| p7       |               |   |                 |        |               |     |
| p7<br>p8 |               |   |                 |        |               |     |
|          | <br><br>Cache | e | Addı            |        | Val           |     |
|          | <br><br>Cache | e | <b>Addı</b> 100 | •      | <b>Val</b> 13 |     |

## Good Interleaving #1

(Program Order)

- 1. St p1 -> [p2]
- 2. St p3 -> [p4]
- 3. Ld([p5]) -> p6

1. St p1 -> [p2]

| Reg       | JFile | Load Queue  |
|-----------|-------|-------------|
| շ1        | 5     | Age Addr    |
| ວ2        | 100   |             |
| o3        | 9     |             |
| <b>54</b> | 100   |             |
|           | 100   | Store Queue |

Age

р6

**p7** 

p8

|           | -    |     |       |
|-----------|------|-----|-------|
| Cache     | Addr | Val |       |
|           | 100  | 13  |       |
| CIS 501 ( | 200  | 17  | ıling |

Addr

100

Val

2. St p3 -> [p4]

|     |      |   | -     |       | _   |
|-----|------|---|-------|-------|-----|
| Reg | File | • | Load  | Queue |     |
| p1  | 5    |   | Age   | Addr  |     |
| p2  | 100  |   |       |       |     |
| рЗ  | 9    |   |       |       |     |
| p4  | 100  | l | Chaus | 0     |     |
| р5  | 100  |   | Store | Queue | ī   |
| p6  |      |   | Age   | Addr  | Val |
| р7  |      |   | 1     | 100   | 5   |
| р8  |      |   | 2     | 100   | 9   |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

3. Ld [p5] -> p6

| Reg | File | 1 . | Load Queue |       |  |
|-----|------|-----|------------|-------|--|
| p1  | 5    |     | Age        | Addr  |  |
| p2  | 100  |     | 3          | 100   |  |
| р3  | 9    |     |            |       |  |
| p4  | 100  |     | Charre     | 0     |  |
| p5  | 100  | ١   | Store      | Queue |  |

p6

**p7** 

p8

|   | Age | Addr | Val |
|---|-----|------|-----|
|   | 1   | 100  | 5   |
| ľ | 2   | 100  | 9   |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

# Good Interleaving #2

(Stores reordered)

- 1. St p1 -> [p2]
- 2. St p3 -> [p4]
- 3. Ld<mark>(</mark>[p5]) -> p6

| 7          | C+ | <b>n</b> 3 | _ \ | [p4] |
|------------|----|------------|-----|------|
| <b>∠</b> . | JL | PO         | _/  | LPT  |

| Reg | JFile | • | Load  | Queue |     |
|-----|-------|---|-------|-------|-----|
| p1  | 5     |   | Age   | Addr  |     |
| p2  | 100   |   |       |       |     |
| рЗ  | 9     |   |       |       |     |
| p4  | 100   | l | CI    |       |     |
| р5  | 100   |   | Store | Queue |     |
| р6  |       |   | Age   | Addr  | Val |
| р7  |       |   |       |       |     |
| p8  |       |   | 2     | 100   | 9   |
|     |       |   |       |       |     |

| Cache     | Addr | Val |       |
|-----------|------|-----|-------|
|           | 100  | 13  |       |
| CIS 501 ( | 200  | 17  | ıling |

#### 1. St p1 -> [p2]

|     | <b>-</b> .         |  | Ρ –         | LP.  |     |
|-----|--------------------|--|-------------|------|-----|
| Reg | RegFile Load Queue |  |             |      |     |
| p1  | 5                  |  | Age         | Addr |     |
| p2  | 100                |  |             |      |     |
| р3  | 9                  |  |             |      |     |
| p4  | 100                |  | <u> </u>    |      |     |
| р5  | 100                |  | Store Queue |      |     |
| р6  |                    |  | Age         | Addr | Val |
| p7  |                    |  | 1           | 100  | 5   |
| p8  |                    |  | 2           | 100  | 9   |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

#### 3. Ld [p5] -> p6

| RegFile |     | • | Load   | Queue |
|---------|-----|---|--------|-------|
| p1      | 5   |   | Age    | Addr  |
| p2      | 100 |   | 3      | 100   |
| рЗ      | 9   |   |        |       |
| p4      | 100 |   | Charre | 0     |
| _       | 100 |   | Store  | Queue |

100

p6

p7

p8

| A | ge | Addr | Val |
|---|----|------|-----|
|   | 1  | 100  | 5   |
| 7 | 2  | 100  | 9   |

| Cache | che <b>Addr</b> |    |
|-------|-----------------|----|
|       | 100             | 13 |
|       | 200             | 17 |

# Bad Interleaving #1

(Load reads the cache)

2. St p3 -> [p4]

| 3. Ld [p5] -> p6 |       |     |       |       |     |
|------------------|-------|-----|-------|-------|-----|
| Reg              | JFile |     | Load  | Queue | _   |
| p1               | 5     |     | Age   | Addr  |     |
| p2               | 100   |     | 3     | 100   |     |
| рЗ               | 9     |     |       |       |     |
| p4               | 100   |     | Chaus | 0     |     |
| р5               | 100   |     |       | Queue | 1   |
| p6               | 13    |     | Age   | Addr  | Val |
| р7               |       |     |       |       |     |
| p8               |       |     |       |       |     |
|                  | Cache | ر و | Addr  | Val   |     |

|           | •    |     |       |
|-----------|------|-----|-------|
| Cache     | Addr | Val |       |
|           | 100  | 13  |       |
| CIS 501 ( | 200  | 17  | ıling |

| File | 1 -                         | Load                        | Queue                              | _                                                                                                                                                      |
|------|-----------------------------|-----------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5    |                             | Age                         | Addr                               |                                                                                                                                                        |
| 100  |                             | 3                           | 100                                |                                                                                                                                                        |
| 9    |                             |                             |                                    |                                                                                                                                                        |
| 100  |                             | Choro                       | 0                                  |                                                                                                                                                        |
| 100  |                             | Store                       | Queue                              |                                                                                                                                                        |
| 13   |                             | Age                         | Addr                               | Val                                                                                                                                                    |
|      |                             |                             |                                    |                                                                                                                                                        |
|      |                             | 2                           | 100                                | 9                                                                                                                                                      |
|      | 5<br>100<br>9<br>100<br>100 | 5<br>100<br>9<br>100<br>100 | 5 Age 100 3 9 000 100 Store 13 Age | 5       Age       Addr         100       3       100         9       0       0         100       Store Queue         Age       Addr          0       0 |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

- 1. St p1 -> [p2]
- 2. St p3 -> [p4]
  3. Ld[p5] -> p6

## Bad Interleaving #2

(Load gets value from wrong store)

p8

- 1. St p1 -> [p2]
- 2. St p3 -> (p4)
- 3. Ld([p5]

1. St p1 -> [p2] 3. Ld [p5] -> p6

| Reg | JFile |   | Load Queue |       |     |
|-----|-------|---|------------|-------|-----|
| p1  | 5     |   | Age        | Addr  |     |
| p2  | 100   |   |            |       |     |
| рЗ  | 9     |   |            |       |     |
| p4  | 100   |   | Chaus      | 0     |     |
| р5  | 100   | l |            | Queue |     |
| p6  |       |   | Age        | Addr  | Val |
| р7  |       |   | 1          | 100   | 5   |
| p8  |       |   |            |       |     |
|     | ·     |   |            |       |     |

| Cache     | Addr | Val |       |
|-----------|------|-----|-------|
|           | 100  | 13  |       |
| CIS 501 ( | 200  | 17  | ıling |

| Reg | JFile |    | Load  |       |   |
|-----|-------|----|-------|-------|---|
| p1  | 5     |    | Age   | Addr  |   |
| p2  | 100   |    | 3     | 100   |   |
| рЗ  | 9     |    |       |       |   |
| p4  | 100   |    | Chaus | 0     |   |
| р5  | 100   | ١, | Store | Queue |   |
| р6  | 5     |    | Age   | Addr  | V |
| n7  |       |    | 1     | 100   | [ |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

2. St p3 -> [p4]

| Reg | gFile |   | Load  |        |  |
|-----|-------|---|-------|--------|--|
| p1  | 5     |   | Age   | Addr   |  |
| p2  | 100   |   | 3     | 100    |  |
| рЗ  | 9     |   |       |        |  |
| p4  | 100   |   | Ctoro | 0      |  |
|     |       | Ī | SIORE | CHELLE |  |

**p5** 

p6

**p7** 

p8

100

| Ag | е | Addr | Val |
|----|---|------|-----|
| 1  |   | 100  | 5   |
| 2  |   | 100  | 9   |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

## **Bad/Good Interleaving**

1. St p1 -> [p2]

2. St p3 -> (p4)

3. Ld([p5)

(Load gets value from correct store, but does it work?)

#### 2. St p3 -> [p4]

| Reg | JFile |          | Load  |       |     |
|-----|-------|----------|-------|-------|-----|
| p1  | 5     |          | Age   | Addr  |     |
| p2  | 100   |          |       |       |     |
| рЗ  | 9     |          |       |       |     |
| p4  | 100   |          | Chaus | 0     |     |
| р5  | 100   |          |       | Queue |     |
| р6  |       |          | Age   | Addr  | Val |
| р7  |       |          |       |       |     |
| p8  |       |          | 2     | 100   | 9   |
|     | Cache | <b>1</b> | Addr  | Val   |     |

100

200

CIS 501

13

| Reg | gFile | • | Load Queue |       |   |
|-----|-------|---|------------|-------|---|
| p1  | 5     |   | Age        | Addr  |   |
| p2  | 100   |   | 3          | 100   |   |
| р3  | 9     |   |            |       |   |
| p4  | 100   |   | CI         |       |   |
| р5  | 100   | ١ | Store      | Queue | Г |
| p6  | 9     |   | Age        | Addr  |   |

| 100   |  | Ctoro Ougue |   |      |     |  |  |
|-------|--|-------------|---|------|-----|--|--|
| 100   |  | Store Queue |   |      |     |  |  |
| 9     |  | Age         | 1 | Addr | Val |  |  |
|       |  |             |   |      |     |  |  |
|       |  | 2           |   | 100  | 9   |  |  |
| Cache |  | Addr        | 4 | Val  |     |  |  |
|       |  | 100         |   | 13   |     |  |  |
|       |  | 200         |   | 17   |     |  |  |

|          |         |          |            | LI    | _   |
|----------|---------|----------|------------|-------|-----|
| Reg      | RegFile |          | Load Queue |       |     |
| p1       | 5       | Ag       | е          | Addr  |     |
| p2       | 100     | 3        |            | 100   | ?   |
| рЗ       | 9       |          |            |       |     |
| p4       | 100     | <u> </u> |            |       |     |
| p5       | 100     | Sto      | re         | Queue | r   |
| р6       | 9       | Ag       | е          | Addr  | Val |
| р7<br>р7 |         | 1        |            | 100   | 5   |
| р8       |         | 2        |            | 100   | 9   |
|          |         |          |            |       |     |

| Cache | Addr | Val |
|-------|------|-----|
|       | 100  | 13  |
|       | 200  | 17  |

# **OUT-OF-ORDER: BENEFITS & CHALLENGES**

## Out of Order: Benefits

- Allows speculative re-ordering
  - Loads / stores
  - Branch prediction to look past branches
- Done by hardware
  - Compiler may want different schedule for different hw configs
  - Hardware has only its own configuration to deal with
- Schedule can change due to cache misses
  - Different schedule optimal from on cache hit

#### Memory-level parallelism

- Executes "around" cache misses to find independent instructions
- Finds and initiates independent misses, reducing memory latency
  - Especially good at hiding L2 hits (~12 cycles in Core i7)

## Challenges for Out-of-Order Cores

- Design complexity
  - More complicated than in-order? Certainly!
  - But, we have managed to overcome the design complexity
- Clock frequency
  - Can we build a "high ILP" machine at high clock frequency?
  - Yep, with some additional pipe stages, clever design
- Limits to (efficiently) scaling the window and ILP
  - Large physical register file
  - Fast register renaming/wakeup/select
  - Branch & memory depend. prediction (limits effective window size)
  - Plus all the issues of build "wide" in-order superscalar
- Power efficiency
  - Today, mobile phone chips are still in-order cores

### Out of Order: Window Size

- Scheduling scope = out-of-order window size
  - Larger = better
  - Constrained by physical registers (#preg)
    - Window limited by #preg = ROB size + #logical registers
    - Big register file = hard/slow
  - Constrained by issue queue
    - Limits number of un-executed instructions
    - CAM = can't make big (power + area)
  - Constrained by load + store queues
    - Limit number of loads/stores
    - CAMs
- Active area of research: scaling window sizes
- Usefulness of large window: limited by branch prediction
- 95% branch mis-prediction rate: 1 in 20 branches, or 1 in 100 insn.
  CIS 501 (Martin): Scheduling

## Reprise: Static vs Dynamic Scheduling

- If we can do this in software...
- ...why build complex (slow-clock, high-power) hardware?
  - + Performance portability
    - Don't want to recompile for new machines
  - + More information available
    - Memory addresses, branch directions, cache misses
  - + More registers available
    - Compiler may not have enough to schedule well
  - + Speculative memory operation re-ordering
    - Compiler must be conservative, hardware can speculate
  - But compiler has a larger scope
    - Compiler does as much as it can (not much)
    - Hardware does the rest

# Recap: Dynamic Scheduling

- Dynamic scheduling
  - Totally in the hardware
  - Also called "out-of-order execution" (OoO)
- Fetch many instructions into instruction window
  - Use branch prediction to speculate past (multiple) branches
  - Flush pipeline on branch misprediction
- Rename to avoid false dependencies
- Execute instructions as soon as possible
  - Register dependencies are known
  - Handling memory dependencies more tricky
- "Commit" instructions in order
  - Anything strange happens before commit, just flush the pipeline
- Current machines: 100+ instruction scheduling window

# Out of Order: Top 5 Things to Know

- Register renaming
  - How to perform is and how to recover it
- Commit
  - Precise state (ROB)
  - How/when registers are freed
- Issue/Select
  - Wakeup
  - Choose N oldest ready instructions
- Stores
  - Write at commit
  - Forward to loads via Load Queue
- Loads
  - Conservative/optimistic/predictive scheduling
  - Violation detection

# Summary: Scheduling



- Pipelining and superscalar review
- Code scheduling
  - To reduce pipeline stalls
  - To increase ILP (insn level parallelism)
- Two approaches
  - Static scheduling by the compiler
  - Dynamic scheduling by the hardware
- Up next: multicore