

## Analysis of flicker noise in two-dimensional multilayer MoS2 transistors

Hyuk-Jun Kwon, Hongki Kang, Jaewon Jang, Sunkook Kim, and Costas P. Grigoropoulos

Citation: Applied Physics Letters **104**, 083110 (2014); doi: 10.1063/1.4866785

View online: http://dx.doi.org/10.1063/1.4866785

View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/104/8?ver=pdfcov

Published by the AIP Publishing

## Articles you may be interested in

Low-frequency 1/f noise in MoS2 transistors: Relative contributions of the channel and contacts Appl. Phys. Lett. **104**, 153104 (2014); 10.1063/1.4871374

On the mobility and contact resistance evaluation for transistors based on MoS2 or two-dimensional semiconducting atomic crystals

Appl. Phys. Lett. 104, 113504 (2014); 10.1063/1.4868536

Remote phonon and impurity screening effect of substrate and gate dielectric on electron dynamics in single layer MoS2

Appl. Phys. Lett. 103, 113505 (2013); 10.1063/1.4821344

Small-signal amplifier based on single-layer MoS2

Appl. Phys. Lett. 101, 043103 (2012); 10.1063/1.4738986

Low-frequency electronic noise in the double-gate single-layer graphene transistors

Appl. Phys. Lett. 95, 033103 (2009); 10.1063/1.3180707





## Analysis of flicker noise in two-dimensional multilayer MoS<sub>2</sub> transistors

Hyuk-Jun Kwon,<sup>1,a)</sup> Hongki Kang,<sup>2,a)</sup> Jaewon Jang,<sup>2</sup> Sunkook Kim,<sup>3,b)</sup> and Costas P. Grigoropoulos<sup>1,b)</sup>

Department of Mechanical Engineering, University of California, Berkeley, California 94720, USA

(Received 27 November 2013; accepted 6 February 2014; published online 25 February 2014)

Using low-frequency noise (LFN) analysis, we examined the quality of the semiconductor, oxide, and oxide–semiconductor interface of back-gated multilayer MoS<sub>2</sub> transistors. We also investigated the mechanism of the LFN and extracted  $\gamma$  exponents from the LFN behavior,  $I/f^{\gamma}$ ; the value of  $\gamma$  was >1 at negative gate bias because of active slow traps. As  $V_G$  increased, the slow traps were filled and thus  $\gamma$  decreased, stabilizing at  $\approx$ 0.95. Various other parameters extracted from the LFN indicated that the carrier number fluctuation ( $\Delta n$ ) model was the dominant origin of the LFN. The multilayer MoS<sub>2</sub> structure had better noise immunity than a single-layer case in air. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4866785]

Much progress has been made in flexible, stretchable electronics, including human-inspired electronics, and wearable electronics. These advances are arguably most useful in displays, including televisions—the anticipated shift to flexible, stretchable displays can be considered an extension of the current trend toward miniaturization in which cathode ray tubes have been supplanted by flat-panel displays—but it continues to expand into other applications. To meet future demands, the driving electronic circuitry of displays must have high performance, low power consumption, ultra-high resolution, and high frame rate. Developing transistors with high field-effect mobility will be a key to satisfying these requirements, as increasing brightness and decreasing busline load power consumption.

Recently, the application of  $MX_2$  (M = Mo, W; X = S, Se, Te) transition metal dichalcogenides (TMDs) as electronic materials has offered an exciting pathway to practical nanoscale electronics. Among the TMDs, MoS<sub>2</sub> is especially promising. Its properties include high carrier mobility (up to 500 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>), very thin atomic thickness (6.5 Å), and a relatively large bandgap (1.3–1.85 eV), leading to good switching behavior and mechanical flexibility. 1,2 It can be fabricated into transistors using standard top-down nano/micro-fabrication processes, and its excellent transport properties and two-dimensional (2D) nature enable strong control of its carrier density by gate bias. Therefore, 2D semiconducting MoS<sub>2</sub> may open a class of thin-film transistors (TFTs), integrated circuits,<sup>3</sup> and sensors<sup>4,5</sup> with performance far superior to devices made from current flexible semiconductors (e.g., organic semiconductors and solution-processed inorganic semiconductors) and even silicon. In TFTs, multilayer MoS2 may be superior to single-layer MoS<sub>2</sub> because of its higher density of states and the presence of multiple conducting channels.<sup>6</sup>

Low-frequency noise (LFN) analysis can help analyze the quality of semiconductors, oxides, and

oxide–semiconductor interfaces. This technique measures conductivity fluctuations in the transistor channel; these fluctuations can be caused by mobility fluctuations from phonon scattering or/and Coulombic scattering or by carrier trapping and de-trapping. Electrical noise limits the signal-to-noise ratio (SNR) of a device, particularly for the sensor applications. In such small size regimes, as the surface-to-volume ratio of 2D layered semiconductor devices increases, surface adsorbates and atomic-scale structural fluctuations greatly influence their electronic noise. Many researchers have explored nanostructured devices (0D to 2D) and investigated their low-frequency electrical noise, where 1/f noise (also known as flicker noise) dominates. 9–12

While 1/f noise has been studied in monolayer MoS<sub>2</sub> transistors, <sup>13</sup> electronic noise in devices fabricated from multilayer semiconducting MoS<sub>2</sub> has not yet been explored. To further optimize multilayer MoS<sub>2</sub>-based devices, we must better understand their transport mechanisms and semiconductor/dielectric interfacial properties. In this Letter, we report on the fabrication and performance of multilayer MoS<sub>2</sub> field-effect transistors (FETs) and examine the quality of their interface as well as the energy distribution of carrier trapping/scattering sites by measuring LFN. Based on these observations, we discuss the origin of the 1/f noise in these

Fig. 1(a) shows a cross-sectional schematic of a multilayer  $MoS_2$  FET. To fabricate these FETs, a 300-nm-thick  $SiO_2$  dielectric layer was first deposited by thermal chemical vapor deposition on a heavily doped p-type Si wafer (resistivity  $< 5 \times 10^{-3} \, \Omega \cdot cm$ ). Bulk  $MoS_2$  crystals (SPI Supplies, USA) were mechanically exfoliated to obtain the multilayer  $MoS_2$  flakes. These flakes were transferred onto the  $SiO_2$ layer to form a semiconducting channel. The source and drain were Ti/Au electrodes (10/300 nm) deposited by electron-beam evaporation at room temperature. To pattern the source and drain, conventional ultraviolet (UV) photolithography and lift-off were used. A confocal laser microscope (LEXT OLS4000, Olympus) was used to image the structure, as shown in Fig. 1(b). The thickness of the

<sup>&</sup>lt;sup>2</sup>Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, California 94720, USA

<sup>&</sup>lt;sup>3</sup>Department of Electronics and Radio Engineering, Kyung Hee University, Yongin, Gyeonggi 446-701, South Korea

<sup>&</sup>lt;sup>a)</sup>H.-J. Kwon and H. Kang contributed equally to this work.

b) Authors to whom correspondence should be addressed. Electronic addresses: cgrigoro@me.berkeley.edu and seonkuk@khu.ac.kr



FIG. 1. Structure of the multilayer  $MoS_2$  FET and representative characteristics: (a) cross-sectional schematic of a multilayer  $MoS_2$  FET with a 300-nm-thick  $SiO_2$  gate dielectric. (b) Top-view 3D confocal laser micrograph of a fabricated multilayer  $MoS_2$  transistor ( $L_{ch} = 5 \, \mu \text{m}$ ,  $W = 6.9 \, \mu \text{m}$ ). (c) Atomic force microscopy height profile of a mechanically exfoliated multilayer  $MoS_2$  flake (shown in (b) as the A'-A region, marked by an arrow).

exfoliated  $MoS_2$  channel was 40–50 nm, measured by atomic force microscopy, as shown in Fig. 1(c).

We measured the 1/f noise in the power spectral density (PSD) of the drain current in the multilayer MoS<sub>2</sub> FETs in



FIG. 2. Representative characteristics of the multilayer MoS<sub>2</sub> FETs for various drain and gate voltages: (a) transfer characteristics and (b) output characteristics; the inset shows the output characteristics in the linear region.

the following way. The current fluctuation across the device was amplified with a low-noise transimpedance amplifier (BTA9812B), and the 1/f noise was characterized by a spectrum analyzer (HP 35670A). DC bias for the TFTs during the 1/f noise measurement is provided by a semiconductor parameter analyzer (HP 4156) through low pass filters  $(f_{3dB} = 1 \text{ Hz})$ . Fig. 2 shows the transfer and output characteristics of the MoS<sub>2</sub> FETs. The transistors exhibited good switching behavior  $(I_{\rm on}/I_{\rm off} > 10^5)$ , and the linear relationship between the drain current and voltage (Fig. 2(b), inset) demonstrates that the effect of the source/drain (S/D) Schottky barrier was minimal. The PSD was measured in linear mode operation to more uniformly distribute the carriers along the channel. The measured linear mobility was  $20.27 \text{ cm}^2 \text{ V}^{-1}$ s<sup>-1</sup>. All electrical measurements were performed in air at room temperature.

Fig. 3(a) shows the measured normalized drain-current PSD of the FETs after background chamber noise is subtracted. The gate bias ranged from  $-15 \,\mathrm{V}$  to  $25 \,\mathrm{V}$  over  $5 \,\mathrm{V}$  increments, a wide enough range to cover various operation regions, from the subthreshold region to the fully ON region. It is important to cover these operation regions because carrier transport and noise characteristics are affected by changes in the active trap distribution, which is modulated



FIG. 3. (a) Normalized drain-current PSD of multilayer MoS<sub>2</sub> TFTs at various gate biases and a constant drain bias of 2 V, measured from 10 to 1610 Hz in 1 Hz increments. (b) Values of the  $\gamma$  exponent from 1/ $f^{\gamma}$ , extracted from the PSD results in (a).

by Fermi level shifts. In these FETs the noise decreased monotonically with frequency, matching typical LFN behavior  $(1/f^{\gamma})$ . By carefully analyzing the measured noise, though, we found that  $\gamma$  depended on the gate bias, as shown in Fig. 3(b). At negative gate bias (i.e., lower than  $V_{th}$  in this device),  $\gamma$  was >1, but as  $V_{\rm GS}$  increased and became greater than  $V_{th}$ ,  $\gamma$  decreased and eventually stabilized to  $\approx$ 0.9. To improve the accuracy of the extracted value, we extracted  $\gamma$ from the normalized PSD over full and partial ranges of the measured frequencies, but all measured data had the same trend. The  $\gamma$  exponent is an important parameter, that is, closely related to the trap distribution, an origin of flicker noise. 14-16 D'yakonova et al. showed how 1/f noise is connected to the structural quality of the semiconductor used; they found that, as more structural defects were introduced to GaAs by uniaxial stress, the noise level of the FET increased and the slope of the 1/f noise became steeper. Dimitriadis et al. showed in their LFN measurements of polyerystalline silicon TFTs that  $\gamma$  changes with gate bias. In McWhorter's carrier number fluctuation model  $(\Delta n)$  in single-crystalline silicon MOSFETs, the 1/f noise was computed by the summation of Lorentzian distributions at different roll-off frequencies; this noise originated from spatially uniformly distributed traps within the gate oxide with different tunneling depths during the trapping/de-trapping process, which was later observed in nanoscale silicon MOSFETs as random telegraph noise. 17-20 These results revealed that if the distribution of relaxation times is nonuniform, the overall noise deviates from the ideal 1/f PSD relationship. For example, if slow traps dominate, then lower frequency noise will be amplified, increasing the slope; if fast traps dominate, the reverse occurs. McWhorter's carrier number fluctuation model, modified based on the origin of traps, agrees well with the data measured in the current Letter from the multilayer MoS<sub>2</sub> FETs. Our device contained active slow traps at low gate bias, increasing  $\gamma$ , although the exact origin of these

traps is unknown. As  $V_G$  increased the Fermi level shifted, filling the slow traps, and decreasing  $\gamma$ , which eventually saturated at  $\approx$ 0.95.

This result can be supported in other ways. For example, the Hooge parameter  $(\alpha_H)$  shown in Eq. (1) is closely related to the degree of the 1/f noise being studied

$$\frac{S_{ID}}{I_D^2} = \frac{\alpha_H}{N_{total}} \frac{1}{f^{\gamma}},\tag{1}$$

where  $S_{ID}$  is the drain-current noise PSD,  $I_D$  is drain current, and  $N_{total}$  is the total number of free carriers in the sample. Based on  $N_{total}$ , defined as  $C_{ox}(V_{GS}-V_{th})/q$ , where  $C_{ox}$  is the total gate capacitance considering area,  $V_{GS}$  is the gate-source voltage, and q is the elemental charge, we extracted  $\alpha_H$ , as shown in Fig. 4(a). Even when defining threshold voltage  $(V_{th})$  in various ways, the trends remained the same.  $\alpha_H$  was extremely large in the subthreshold region and drastically decreased as the gate bias increased until it matched  $V_{th}$ . This result supports that the amount of active traps which cause the carrier number fluctuation decreases more significantly below  $V_{th}$  since the increased gate bias fills traps; it agrees with the change of the exponent value aforementioned. Note also that  $\alpha_H$  gradually decreased as the gate bias increased, even after the  $\gamma$  exponent stabilized beyond a zero bias. Studies have shown that the Hooge parameter can depend differently on gate bias. 11,21 As suggested by the carrier number fluctuation model, we observed that  $\alpha_H$  monotonically decreased as  $V_G$  increased, rather than remaining constant, as suggested by the mobility-fluctuation model.

Note, in Fig. 3(a) and more clearly in Fig. 4(b), the change in normalized drain-current noise PSD with gate bias (and thus with drain current). This behavior shows that the normalized PSD, an indicator of the relative strength of the drain current noise to the DC drain current signal, was fairly



FIG. 4. (a) The Hooge parameter  $(\alpha_{\rm H})$  as a function of gate bias. (b)  $(g_{\rm m}/I_{\rm D})^2$  and normalized drain-current PSD  $(S_{\rm ID}/I_{\rm D}^2)$  as functions of drain current  $(I_{\rm D})$  at various frequencies. (c) The 1/A parameter as a function of gate bias. <sup>11,24</sup>

constant at low drain current and gate bias (the subthreshold region) and began decreasing monotonically as the gate bias increased, increasing the SNR. Based on detailed analyses by Ghibaudo<sup>22</sup> and Ghibaudo *et al.*,<sup>23</sup> the drain current spectral density can be described in terms of contributions from carrier fluctuation ( $\Delta n$ ) and mobility fluctuation ( $\Delta \mu$ ) noise

$$S_{ID} = g_m^2 S_{Vg} + g_d^2 S_{Vd}$$
, or  $\frac{S_{ID}}{I_D^2} = \frac{g_m^2}{I_D^2} S_{Vg} + \frac{g_d^2}{I_D^2} S_{Vd}$ . (2)

The form of this equation illustrates how the carrier fluctuation is linked to the gate voltage spectral density  $(S_{VG})$  by carrier trapping/de-trapping in the transconductance  $(g_m)$  as well as how the drain-current PSD is correlated through the output conductance  $(g_d)$ . Therefore, if the  $\Delta n$  mechanism dominated, it would affect the first term of Eq. (2). <sup>24</sup> Fig. 4(b) shows similar trends for both normalized noise and  $g_m^2/I_D^2$ , supporting the dominance of the  $\Delta n$  model in these devices.

However, it has recently been reported that the main noise mechanism in single-layer  $MoS_2$  transistors is the mobility fluctuation based on the analysis of extracted 1/A parameter, which also explains how the Hooge parameter is affected by gate bias. <sup>11,13</sup> Note that *A* parameter is defined from the equation  $S_{ID} = A \cdot (I^n)/(f^r)$ , where *n* is the empirically obtained value from Sangwan *et al.* <sup>13</sup> For our multilayer  $MoS_2$  FETs, our analysis of the 1/*A* parameter (Fig. 4(c)) over a broad operation region exhibited a superlinear or near-quadratic relationship with gate bias, an expected behavior if the 1/*f* noise is dominated by carrier number fluctuation ( $\Delta n$ ).

In our multilayer MoS<sub>2</sub> FETs, the Hooge parameter in ambient conditions in the fully ON regime was on the order of 10<sup>-2</sup>; this value is comparable to that measured from single-layer MoS<sub>2</sub> FETs under vacuum and far better than that measured from single-layer MoS<sub>2</sub> FETs in air. <sup>13</sup> The additional layers of MoS<sub>2</sub> on top of the first layer at the gate–dielectric interface may have prevented surface adsorbates from significantly affecting the transistor channel.

In this Letter, we studied the LFN of mechanically exfoliated multilayer MoS<sub>2</sub> transistors. We found that the 1/f noise was dominated by carrier number fluctuation. However, we were not able to determine the origin of the active traps, particularly the slow traps left unfilled at low gate biases. These traps must be further studied to optimize the fabrication of these devices in order to improve their carrier transport and SNR. The LFN characteristics of the current multilayer MoS<sub>2</sub> FETs in air were far better than those reported for single-layer MoS<sub>2</sub> FETs in air based on the much smaller Hooge parameter of our multilayer MoS<sub>2</sub>

FETs, which provides an additional benefit of using multi-layer structures.

H.-J. Kwon and C. P. Grigoropoulos thank the U.S. Air Force Office of Scientific Research AFOSR/AOARD for Grant No. FA2386-13-4123. This research was supported by the International Research & Development Program of the National Research Foundation of Korea (NRF), funded by the Ministry of Science (Grant No. 2013K1A3A1A32035549) and the Industrial Strategic Technology Development Program (10045145).

<sup>1</sup>B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, and A. Kis, Nat. Nanotechnol. **6**, 147 (2011).

<sup>2</sup>K. F. Mak, C. Lee, J. Hone, J. Shan, and T. F. Heinz, Phys. Rev. Lett. **105**, 136805 (2010).

Radisavljevic, M. B. Whitwick, and A. Kis, Acs Nano 5, 9934 (2011).
H. Li, Z. Y. Yin, Q. Y. He, H. Li, X. Huang, G. Lu, D. W. H. Fam, A. I. Y. Tok, Q. Zhang, and H. Zhang, Small 8, 63 (2012).

<sup>5</sup>W. Choi, M. Y. Cho, A. Konar, J. H. Lee, G. B. Cha, S. C. Hong, S. Kim, J. Kim, D. Jena, J. Joo, and S. Kim, Adv. Mater. **24**, 5832 (2012).

<sup>6</sup>S. Kim, A. Konar, W. S. Hwang, J. H. Lee, J. Lee, J. Yang, C. Jung, H. Kim, J. B. Yoo, J. Y. Choi, Y. W. Jin, S. Y. Lee, D. Jena, W. Choi, and K. Kim, Nat. Commun. 3, 1011 (2012).

<sup>7</sup>C. Kayis, J. H. Leach, C. Y. Zhu, M. Wu, X. Li, U. Ozgur, H. Morkoc, X. Yang, V. Misra, and P. H. Handel, IEEE Electron Device Lett. 31, 1041 (2010)

A. Bid, A. Bora, and A. K. Raychaudhuri, Phys. Rev. B 72, 113415 (2005).
C. Kurdak, J. Kim, A. Kuo, J. J. Lucido, L. A. Farina, X. Bai, M. P. Rowe, and A. J. Matzger, Appl. Phys. Lett. 86, 073506 (2005).

<sup>10</sup>S. Y. Ju, P. C. Chen, C. W. Zhou, Y. G. Ha, A. Facchetti, T. J. Marks, S. K. Kim, S. Mohammadi, and D. B. Janes, Appl. Phys. Lett. **92**, 243120 (2008)

<sup>11</sup>M. Ishigami, J. H. Chen, E. D. Williams, D. Tobias, Y. F. Chen, and M. S. Fuhrer, Appl. Phys. Lett. 88, 203116 (2006).

<sup>12</sup>G. X. Liu, S. Rumyantsev, M. S. Shur, and A. A. Balandin, Appl. Phys. Lett. **102**, 093111 (2013).

<sup>13</sup>V. K. Sangwan, H. N. Arnold, D. Jariwala, T. J. Marks, L. J. Lauhon, and M. C. Hersam, Nano Lett 13, 4351 (2013).

<sup>14</sup>H. K. Kang, L. Jagannathan, and V. Subramanian, Appl. Phys. Lett. 99, 062106 (2011).

<sup>15</sup>N. V. D'yakonova, M. E. Levinshtein, and S. L. Rumyantsev, AIP Conf. Proc. 285, 593 (1993).

<sup>16</sup>C. A. Dimitriadis, J. Brini, G. Kamarinos, and G. Ghibaudo, Jpn. J. Appl. Phys., Part 1 37, 72 (1998).

<sup>17</sup>M. J. Uren, D. J. Day, and M. J. Kirton, Appl. Phys. Lett. **47**, 1195 (1985).

<sup>18</sup>A. P. van der Wel, E. A. M. Klumperink, L. K. J. Vandamme, and B. Nauta, IEEE Trans. Electron Devices 50, 1378 (2003).

<sup>19</sup>K. K. Hung, P. K. Ko, C. M. Hu, and Y. C. Cheng, IEEE Electron Device Lett. 11, 90 (1990).

<sup>20</sup>Z. M. Shi, J. P. Mieville, and M. Dutoit, IEEE Trans. Electron Devices 41, 1161 (1994).

<sup>21</sup>L. K. J. Vandamme, X. S. Li, and D. Rigaud, IEEE Trans. Electron Devices 41, 1936 (1994).

<sup>22</sup>G. Ghibaudo, Phys. Status Solidi A 113, 223 (1989).

<sup>23</sup>G. Ghibaudo, O. Roux, C. Nguyenduc, F. Balestra, and J. Brini, Phys. Status Solidi A 124, 571 (1991).

<sup>24</sup>K. K. Hung, P. K. Ko, C. M. Hu, and Y. C. Cheng, IEEE Trans. Electron Devices. 37, 654 (1990).