From: [ Jim Hogan of Vista Ventures LLC ]
Subject: Hogan compares Palladium, Veloce, EVE ZeBu, Aldec, Bluespec, Dini
Hi, John,

Below I have mapped top-level information for each vendor, according to the <a href="mulation metrics">emulation metrics</a> I mentioned earlier. I derived the information for the snapshot below from each vendor's website plus my general accumulated knowledge to date.

- Category 1. Emulators are based on application-specific processors. Cadence Palladium's processor is implemented in an ASIC-structured custom fabric. Mentor Veloce's processor is implemented in a custom FPGA fabric.
- Category 2. Emulation with a standard FPGA product at its core. Synopsys-EVE is currently the player in this sector.
- Category 3. Other emulators with HW based on a standard FPGA product. The primary differentiator between category 2 and 3 is capacity; however, there are other differences as shown below. Aldec, Bluespec, Cadence RPP, Dini Group, S2C, and HyperSilicon are primary vendors in this segment.

The emulator best suited to the designer problem is defined by what problem they are trying to solve.



Source: EVE, Embedded Computing, 2010

The optimal choice lies in the intersection of a number of factors, with one

example outlined above.

| Emulation Vendors          | Cadence Palladium,<br>Mentor Veloce                                                                                             | Synopsys EVE Zebu                                                                                                                            | Other: Aldec, Bluespec, Cadence RPP, HyperSilicon                                                                                                             |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Emulator<br>Architecture   | custom silicon, custom<br>board, custom box (32 M<br>to 2 B)                                                                    | off-the-shelf FPGA,<br>custom board, custom<br>box (25 M - 200 M)                                                                            | off-the-shelf FPGA,<br>off-the-shelf board, off<br>the shelf box (2 M - 50<br>M)                                                                              |
| Price/gate                 | 2-5 cents                                                                                                                       | 0.5 - 2 cents                                                                                                                                | 0.25 -1 cent                                                                                                                                                  |
| Dedicated Support          | yes                                                                                                                             | mixed                                                                                                                                        | no                                                                                                                                                            |
| Design Capacity            | Claims up to 2 billion.<br>Typical usage 100 M to 1<br>B gates.                                                                 | Claims up to 1 billion. Typical usage 25 M to 200 M gates.                                                                                   | Claims up to 50+ million. Typical usage 2 M to 25 M gates.                                                                                                    |
| Primary Target<br>Designs  | SoCs 100 M to 1 B gates.<br>Large CPUs, GPUs,<br>multi-chip systems,<br>application processors.                                 | SoCs from 25 M to 200<br>M gates                                                                                                             | IP blocks, sub-system,<br>and SoCs from 2 M to<br>25 M                                                                                                        |
| Speed range (cycles/sec)   | 100 K to 2 M                                                                                                                    | 500 K to 5 M                                                                                                                                 | 500 K to 20 M                                                                                                                                                 |
| Compile time               | 10-30 M gates/hour. Single workstation (Palladium). PC farm (Veloce). Includes automated partitioning time. Parallelizable: Yes | 25 M - 100 M gates/hr<br>for PC farm.<br>Proprietary software<br>for fast FPGA<br>partitioning, synthesis<br>and P&R.<br>Parallelizable: Yes | 1 M - 15 M gates/hr for<br>PC farm. Constrained<br>by FPGA vendor<br>synthesis and P&R<br>times. Doesn't include<br>partitioning time.<br>Parallelizable: Yes |
| Partitioning               | automated                                                                                                                       | automated                                                                                                                                    | semi-automated. Partitioning depends on # of FPGAs. Time range 30 min to 4 hours.                                                                             |
| Visibility                 | full visibility. at-speed probe capture.                                                                                        | static, dynamic probes. at-speed probe capture.                                                                                              | static, dynamic probes<br>(vendor dependent). at-<br>speed probe capture<br>(vendor dependent).                                                               |
| Debug                      | Breakpoints, assertions, simulation hot-swap, SW debug.                                                                         | Breakpoints, assertions, simulation hot-swap, SW debug.                                                                                      | Breakpoints, assertions, simulation hot-swap, SW debug.                                                                                                       |
| Virtual platform<br>API    | Yes                                                                                                                             | Yes                                                                                                                                          | varies by vendor                                                                                                                                              |
| Transactor<br>Availability | Standard/off-the-shelf: Good. Custom: developed ad hoc                                                                          | Standard/off-the-shelf: Good. Custom: developed ad hoc                                                                                       | Standard/off-the-shelf:<br>Mixed. Custom:<br>developed ad hoc                                                                                                 |

| Verification Language - Native | C++, SystemC, Specman<br>e, SystemVerilog, OVM,<br>SVA. PSL. OVL | Synthesizable Verilog, VHDL, System Verilog | Synthesizable Verilog,<br>VHDL, System Verilog |
|--------------------------------|------------------------------------------------------------------|---------------------------------------------|------------------------------------------------|
| support                        | SVA, PSL, OVL                                                    | , ,                                         |                                                |
| Memory                         | up to 1 TB                                                       | up to 200 GB                                | up to 32 GB                                    |
| Users                          | 1 to 512 users                                                   | 1 to 49                                     | 1 user                                         |

Here is my quick summary of the different emulation vendors for 2013.

## Category 1:

- Cadence Palladium. Hats off to Cadence for being pioneers in emulation and sustaining innovation to maintain a very competitive product year-over-year.
- Mentor Veloce. Their revenue numbers show emulation is a growing segment for them. (See ESNUG 510 #7.) Clearly Wally and Greg have been investing heavily in emulation.

## Category 2:

- Synopsys EVE Zebu. This has been the choice for companies and design groups doing mid-size SoCs or blocks for emulation. It is no secret that Intel was an EVE customer. (See ESNUG 508 #6.) My expectation is that with the Synopsys acquisition, EVE will now move upstream to challenge Cadence and Mentor at the high end.

## Category 3:

- Aldec HES-DVM. The company initially grew out of providing system emulation/simulation using FPGAs for eventual implementation in FPGAs. FPGAs will continue to be a choice for system designers with low volumes, including the mil-aero world. Will they try to move into the SoC market?
- Bluespec Semu. Bluespec expanded their emulation footprint in March with a new FPGA-based desktop form factor verification and hybrid emulator. They emphasize low cost, ease of use, fast deployment using third-party FPGA boards, dynamic hardware debug (no re-instrument and re-synthesis) and a C API to integrate SystemC/C/C++ models and test benches. Bluespec claims to need only 1 day set up.
- Cadence RPP. The Cadence FPGA-based Rapid Prototyping Platform is an FPGA-based prototyper for early software development and high-performance system validation. While not positioned as an emulator (See ESNUG 517 #6) it uses the core technology of FPGA-based emulators and confirms the need for boxes with higher performance and lower cost than processor-based emulators for pre-silicon software development.
- The Dini Group. An established leader in FPGA boards for prototyping and emulation. The Dini Group consistently delivers high quality, high capacity boards with the shortest time-to-market for leading edge FPGAs.
- **S2C**. Offers FPGA boards and software and IP for system-level design verification and acceleration. Their new boards based on 14 M gate Xilinx FPGAs.
- HyperSilicon. Company to watch from mainland China, focusing on

FPGA prototyping boards. Offers boards similar to S2C.

My conclusion is that emulation has indeed gone mainstream. Its growth extends from the rise of the SoC as the cornerstone of system hardware, with its associated multiple SW functions. What's also helped emulation grow is its better debug, increased FPGA sizes, and its newer ability to handle complex designs.

---- ---- ---- ----

The reason for my report was to analyze the segment and try to put some order to the market place. I'm not the only source of info on this. I'd like to invite the DeepChip readers to feel free to add their perspective and to update the charts and data I have gathered.

- Jim Hogan
Vista Ventures, LLC
Los Gatos, CA

## Related Articles

Jim Hogan explains the 2013 market drivers for HW emulation growth The science of SW simulators, acceleration, protyping, emulation The 14 metrics - plus their gotchas - used to select an emulator