# Lab 4: Master IP Design



National Chiao Tung University Chun-Jen Tsai 4/27/2016

# Lab Description

- □ In this lab, you will learn how to design a master IP to read and write the DRAM contents in burst mode
  - A sample logic will be given to you that demonstrates how to design a "memcpy" logic that copy a sequence of 32-bit word per bus transaction
  - You must design a logic that copy an 8×8 matrix of *n*-byte data from the DDR memory to an on-chip BRAM, and vice-versa
- Make an demo to your TA on 5/10

### **Master IP Creation**

□ An IP that can perform burst memory copy must be a master IP, you should select the AXI4 bus:



# **Enable Master IP Signals**

Master IP requires extra signals to acquire bus



## Select Register Interface

- □ 8×8 block-copy logic requires four parameters:
  - hw\_active, block address, image stride, and bytes per pixel



## Configure Master Interface

□ Use the default values here:



# Pick the Master Signals

☐ Use the default signals here:



## **Dual-Bus System**

□ Note that we have two buses in our system now:



# About the Lab 4 Package

- □ An ISE Design Suite project, zynq\_memcpy.zip, is provided for your reference
  - The HW IP is similar to the memcpy () function
  - The source and destination addresses are 32-bit word-aligned and the length is the number of bytes to be transferred
  - To simplify the design, length must be a multiple of 4!
- Definitions of the interface registers
  - reg0 the register used to trigger HW and signal the completion
  - reg1 the destination address; the two LSBs are always zeros
  - reg2 the source address; the two LSBs are always zeros
  - reg3 the length of the transfer in bytes (must be a multiple of 4)

# AXI Master Burst Block Diagram



# IPIF Single-Beat Read Operation



# IPIF Burst Data Read Operation



# IPIF Single-Beat Write Operation



# IPIF Burst Data Write Operation



#### Cache Issues

- ☐ The memory accessed directly by the hardware cannot be cached by the CPU, or data inconsistency happens
- ☐ There are some functions in Xilinx BSP (in xil\_cache.c) that allow you to control the cache behavior of the CPU, such as:
  - void Xil\_DCacheFlushRange(unsigned addr, unsigned size);
  - void Xil\_DCacheDisable(void);
- Cache flushes degrade the CPU performance, and should be used as few as possible

### The Software Interface

□ The hw\_memcpy() function that invokes the HW IP to perform data transfer is as follows:

```
volatile int *hw_active = (int *) (XPAR_MEMCPY_0_BASEADDR + 0x0);
volatile int *dst_reg = (int *) (XPAR_MEMCPY_0_BASEADDR + 0x4);
volatile int *src_reg = (int *) (XPAR_MEMCPY_0_BASEADDR + 0x8);
volatile int *len_reg = (int *) (XPAR_MEMCPY_0_BASEADDR + 0xc);

void hw_memcpy(void *dst, void *src, int len)
{
    /* flush the memory area from the CPU cache */
    Xil_DCacheFlushRange((unsigned int) src, len);
    Xil_DCacheFlushRange((unsigned int) dst, len);

    *dst_reg = (int) dst; // destination word address
    *src_reg = (int) src; // source word address
    *src_reg = len; // transfer size in bytes
    *hw_active = 1; // trigger the HW IP
    while (*hw_active); // wait for the transfer to finish
}
```

### The Controller of the memcpy IP

#### ☐ The FSM of the IP has six states:



#### Performance

□ DDR-to-DDR memory copy performance :

■ HW copy, single-beat copy : 6.03 MBPS

■ HW copy, 8-beat burst copy : 39.18 MBPS

■ HW copy, 16-beat burst copy : 47.68 MBPS

■ HW copy, 32-beat burst copy : 62.32 MBPS

■ HW copy, 64-beat burst copy : 125.67 MBPS

■ C code memcpy(), cache disable: 31.20 MBPS

■ Memory copy within cache: ~ 730 MBPS

### Goal of Lab 4

- □ Your HW IP must have two 8×8 block-copy functions:
  - Image2Logic: copy an 8×8 image block to the on-chip BRAM
  - Logic2Image: copy an 8×8 BRAM block into the image



# HW-SW Codesign Interface

- ☐ The interface registers are defined as:
  - hw\_active writing '1' to it executes Image2Logic, writing '2' to it executes Logic2Image, reading 0 from it means HW is done (idle)
  - block\_ptr the upper-left pixel address of the image block
  - stride the width of the image that contains the block
  - bpp
     the number of bytes per pixel to copy, the value can be 1 or 4. A char 8×8 matrix has bpp = 1,
    - an integer  $8\times8$  matrix has bpp = 4.

# Behavior of Your Logic

- Once triggered, your logic must copy a rectangular area from/to the DDR memory
- □ Burst copy only works for consecutive addresses
  - A block copy must be divided into several bursts, for example:
    - If stride = 8, bpp = 4, a single burst of 64 words can be used
    - If stride > 8, bpp = 1, eight bursts of 2 words can be used



### Reference

□ Xilinx LogiCORE AXI Master Burst IP data sheet:

http://www.xilinx.com/support/documentation/ip\_documentation/axi\_master\_burst/v1\_00\_a/ds844\_axi\_master\_burst.pdf