



710 PCB Design Guide

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind. This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or other-wise. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply. For updates or additional information about Samsung products, contact your nearest Samsung office. All brand names, trademarks and registered trademarks belong to their respective owners.



# TABLE OF CONTENTS

| Table of Contents                                 | 3  |
|---------------------------------------------------|----|
| List of Figures                                   | 5  |
| List of Tables                                    | 5  |
| Version History                                   |    |
| ARTIK 710 Overview                                |    |
| ARTIK 710 Features                                |    |
| Block Diagram                                     |    |
| Mechanical Dimensions & IO Function Description   |    |
| Mechanical Dimension                              |    |
| Ball Map (Top View)                               |    |
| I/O Function Description                          |    |
| •                                                 |    |
| Ball List Table                                   |    |
| Ball List table: Sorted by Function               |    |
| HDMI                                              |    |
| LVDS                                              |    |
| MIPI CSI                                          |    |
| MIPI DSI                                          |    |
| Ethernet MAC                                      |    |
| UART                                              |    |
| <sup>2</sup> C                                    |    |
| SPI                                               |    |
| PWM                                               |    |
| PCM (BT)<br>SD/MMC                                |    |
|                                                   |    |
| USB 2.0 Host                                      |    |
| USB 2.0 HSIC Host                                 |    |
| USB 2.0 OTG                                       |    |
| l <sup>2</sup> S                                  |    |
| ADC                                               |    |
| ALIVE GPIO                                        |    |
| JTAG (AP)                                         |    |
| JTAG (Zigbee)                                     |    |
| Not Connected (NC)                                |    |
| Power: VDD<br>Power: GND                          |    |
|                                                   |    |
| Power Design Guide                                |    |
| Electrical Characteristic                         |    |
| Input Power Management*                           |    |
| Output Power Management                           |    |
| General PCB design guidelines                     |    |
| general Spacing on differential pairs             |    |
| Symmetrically routing of passive components       |    |
| routing a differential pair from module to device |    |
| Choosing a PCB architecture                       |    |
| SD PCB Design Guidelines                          |    |
| Reference Schematic                               |    |
| PCB Design Guidelines                             | 33 |
| USB PCB Design Guidelines                         | 34 |
| Reference Schematic                               | 34 |
| PCB Design Guidelines                             | 34 |



| HDMI PCB Design Guidelines                                          | 35 |
|---------------------------------------------------------------------|----|
| Reference Schematic                                                 | 35 |
| PCB Design Guidelines                                               |    |
| LVDS PCB Design Guidelines                                          |    |
| Reference Schematic                                                 | 36 |
| PCB Design Guidelines                                               |    |
| MIPI PCB Design Guidelines                                          | 37 |
| Reference Schematic                                                 |    |
| PCB Design Guidelines                                               |    |
| GMAC PCB Design Guidelines                                          | 38 |
| Reference Schematic                                                 |    |
| PCB Design Guidelines                                               |    |
| Inter Chip Communications PCB Design Guidelines                     | 39 |
| Reference Schematic (l <sup>2</sup> S, UART, SPI, l <sup>2</sup> C) | 39 |
| PCB Design Guidelines                                               |    |
| General Purpose IO                                                  |    |
| Suspend Mode Guide                                                  |    |
| Internal Pull-up/down Resistors                                     |    |
| Handling of Unused Pins                                             | 41 |
| Reflow Profile                                                      |    |
| Temperature Profile                                                 |    |
| Recommended Solder Paste                                            |    |
| Legal Information                                                   |    |
|                                                                     |    |



# LIST OF FIGURES

| Figure 1. Module Block Diagram                                                                    | 9  |
|---------------------------------------------------------------------------------------------------|----|
| Figure 2. ARTIK 710 Development Kit Block Diagram                                                 | 10 |
| Figure 3. Mechanical Dimensions                                                                   | 11 |
| Figure 4. Ball MAP Top View                                                                       | 12 |
| Figure 5. VBAT_MAIN Pin Locations on the ARTIK 710 Module                                         | 26 |
| Figure 6. Direct Power Connection from Power Supply VBAT_MAIN                                     | 27 |
| Figure 7. Power Connection through Charger IC                                                     | 27 |
| Figure 8. VCC3P3_SYS Pin Locations on the ARTIK 710 Module                                        | 28 |
| Figure 9. VBAT_MAIN Power Layout                                                                  | 30 |
| Figure 10. Physical separation between differential pairs should be adequate                      | 31 |
| Figure 11. Spacing of Differential Pairs                                                          | 31 |
| Figure 12. Symmetric Location of Passive Components                                               | 31 |
| Figure 13. Symmetric Location of Passive Components                                               | 31 |
| Figure 14. Differential Routing Suggestions                                                       | 32 |
| Figure 15. 6-Layer versus 8-Layer PCB                                                             | 32 |
| Figure 16. SD Reference Schematic                                                                 | 33 |
| Figure 17. USB Reference Schematic                                                                | 34 |
| Figure 18. A differential signal pair should be adequately isolated from other differential pairs | 34 |
| Figure 19. HDMI Reference Schematic                                                               | 35 |
| Figure 20. A differential signal pair should be adequately isolated from other differential pairs | 35 |
| Figure 21. LVDS Reference Schematic                                                               | 36 |
| Figure 22. A differential signal pair should be adequately isolated from other differential pairs | 36 |
| Figure 23. MIPI Reference Schematic                                                               | 37 |
| Figure 24. A differential signal pair should be adequately isolated from other differential pairs |    |
| Figure 25. GMAC Reference Schematic                                                               | 38 |
| Figure 26. Inter Chip Communication Reference Schematic                                           | 39 |
| Figure 27. Reflow Temperature Profile                                                             | 42 |
| Figure 28. Recommended Solder Paste                                                               | 43 |
|                                                                                                   |    |
| LIST OF TABLES                                                                                    |    |
| Table 1. ARTIK 710 Module Features                                                                | 8  |
| Table 2. ARTIK 710 Module Ball List                                                               | 13 |
| Table 3. Absolute Maximum Ratings                                                                 |    |
| Table 4. Recommended Operating Conditions                                                         | 25 |
| Table 5. DCDC Converter Output                                                                    | 28 |
| Table 6. PCB Design Guideline for SD                                                              | 33 |
| Table 7. PCB Design Guideline for USB                                                             | 34 |
| Table 8. PCB Design Guideline for HDMI                                                            | 35 |



| Table 9. PCB Design Guideline for LVDS Differential Pairs    | 36 |
|--------------------------------------------------------------|----|
| Table 10. PCB Design Guidelines for MIPI Differential Pairs  | 37 |
| Table 11. PCB Design Guidelines for GMAC                     | 38 |
| Table 12. PCB Design Guidelines for Inter Chip Communication |    |
| Table 13. Guidelines for Suspend Mode                        | 40 |
| Table 14 Reflow Conditions                                   |    |



### **V**ERSION HISTORY

| Revision | Date             | Description                | Maturity |
|----------|------------------|----------------------------|----------|
| 1.0      | October 19, 2016 | ARTIK 710 PCB Design Guide | Release  |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |
|          |                  |                            |          |



## **ARTIK 710 OVERVIEW**

### **ARTIK 710 FEATURES**

<u>Table 1</u> shows an overview of the most important features of the Samsung ARTIK™ 710 Module.

Table 1. ARTIK 710 Module Features

| Processor a                             | nd Boot Mode                                                  |  |  |  |  |
|-----------------------------------------|---------------------------------------------------------------|--|--|--|--|
| SOC                                     | Nexell S5P6818                                                |  |  |  |  |
| Cooks                                   | L1 : 32KB I-Cache, 32KB D-Cache                               |  |  |  |  |
| Cache                                   | L2 : 1MB Shared Cache                                         |  |  |  |  |
| Co-Processor                            | VFP(Vector Floating Point Processor), Neon Processor          |  |  |  |  |
| Chipset                                 | ARM <sup>®</sup> Cortex <sup>®</sup> -A53 OCTA(1.4GHz)        |  |  |  |  |
| Boot Mode Support :                     | NAND, SPI Flash/EEPROM, NOR, SD(eMMC), USB, UART              |  |  |  |  |
| ARTIK 710 scenario :                    | eMMC → SD0 → USB Device                                       |  |  |  |  |
| Me                                      | mory                                                          |  |  |  |  |
| Memory/Max. Memory                      | On Board 1GB                                                  |  |  |  |  |
| Memory Type                             | DDR3(up to 800MHz)                                            |  |  |  |  |
| Memory Modules                          | 2 x 512MB                                                     |  |  |  |  |
| Netwo                                   | ork Tools                                                     |  |  |  |  |
| W                                       | LAN                                                           |  |  |  |  |
| Supports                                | 802.11 a/b/g/n/ac                                             |  |  |  |  |
| Antenna                                 | 1 X 1                                                         |  |  |  |  |
| Interface                               | SDIO                                                          |  |  |  |  |
|                                         | etooth                                                        |  |  |  |  |
| Supports                                | Bluetooth® 4.1                                                |  |  |  |  |
| Interface                               | UART                                                          |  |  |  |  |
|                                         | BEE®                                                          |  |  |  |  |
| Supports                                | 2.4GHz Only                                                   |  |  |  |  |
| Interface                               | UART                                                          |  |  |  |  |
| menue                                   | +3dBm normal mode output power, up to 8dBm                    |  |  |  |  |
| Sto                                     | prage                                                         |  |  |  |  |
| eMMC                                    | 1.00                                                          |  |  |  |  |
| Vendor                                  | Samsung                                                       |  |  |  |  |
|                                         | eMMC Specification Ver 4.5                                    |  |  |  |  |
| Supports                                | (Support 4-bit SDR mode up to 50MHz only)                     |  |  |  |  |
| Capacity                                | 4GB                                                           |  |  |  |  |
|                                         | y Solution                                                    |  |  |  |  |
| Interface                               | Serial(UART)                                                  |  |  |  |  |
| Chip                                    | S3FT9MF                                                       |  |  |  |  |
|                                         | kternal Graphics                                              |  |  |  |  |
| LVDS                                    | terrial diapriles                                             |  |  |  |  |
| 2.00                                    | 1920x1080 @60fps                                              |  |  |  |  |
| Available max resolution                | 6 LVDS output channels (5 data channels, 1 clock channel)     |  |  |  |  |
| , , , , , , , , , , , , , , , , , , , , |                                                               |  |  |  |  |
| MIPI                                    |                                                               |  |  |  |  |
|                                         | WUXGA (1920x1200)                                             |  |  |  |  |
| Available max resolution                | ·                                                             |  |  |  |  |
| HDMI                                    | 1.4a                                                          |  |  |  |  |
|                                         | 480p/480i @59.94Hz/60Hz, 576p/576i@50Hz                       |  |  |  |  |
| Support video format                    | 720p/720i @50Hz/59.94Hz/60Hz                                  |  |  |  |  |
|                                         | 1080p/1080i @50Hz/59.94Hz/60Hz                                |  |  |  |  |
| I/O Ir                                  | terface                                                       |  |  |  |  |
|                                         |                                                               |  |  |  |  |
|                                         | 3 x SD/MMC Controller (SD 3.0, SDIO 3.0(WLAN), MMC 4.41, eMMC |  |  |  |  |
| SD/MMC Controller                       | 4.5(Storage))                                                 |  |  |  |  |
|                                         | SD_0 available                                                |  |  |  |  |



| Ethernet                   | IEEE 802.3az-2010, for Energy Efficient Ethernet(EEE)            |  |  |  |  |
|----------------------------|------------------------------------------------------------------|--|--|--|--|
| Ethernet                   | 1000M-bit Ethernet MAC                                           |  |  |  |  |
| USB                        | 1 x USB 2.0 port, 1 x USB 2.0 OTG port,                          |  |  |  |  |
| ОЗВ                        | 1 x USB HSIC Host                                                |  |  |  |  |
|                            | 3 x I2C Bus Controller (100kbit/s Standard-mode, 400kbit/s Fast- |  |  |  |  |
| I <sup>2</sup> C           | mode)                                                            |  |  |  |  |
|                            | I2C_0, I2C_1, I2C_2 available                                    |  |  |  |  |
|                            | 3 x SPI Controller                                               |  |  |  |  |
| SPI                        | Master Mode : 50MHz(Receive Data 20MHz)                          |  |  |  |  |
| 311                        | Slave Mode : 8MHz                                                |  |  |  |  |
|                            | SPI_0, SPI_2 available                                           |  |  |  |  |
|                            | 6 x UART Controller                                              |  |  |  |  |
| UART                       | Using UART_0: ZigBee <sup>®</sup>                                |  |  |  |  |
| Oraci                      | UART_1 : Bluetooth, UART_2 : eSE                                 |  |  |  |  |
|                            | UART_3, UART_4, UART5 available                                  |  |  |  |  |
|                            | 3 x PWM                                                          |  |  |  |  |
| PWM                        | Using PWM_1 : eSE                                                |  |  |  |  |
|                            | PWM_0, PWM2 available                                            |  |  |  |  |
| ADC                        | 8 x ADC                                                          |  |  |  |  |
| ADC                        | ADC 0-5 available                                                |  |  |  |  |
| JTAG                       | 1 x JTAG(ARM 20pin)                                              |  |  |  |  |
| GPIO                       | 42 x Normal GPIO                                                 |  |  |  |  |
| di io                      | 2 x Alive GPIO                                                   |  |  |  |  |
| ZigBee JTAG                | For F/W download 1ea(10pin)                                      |  |  |  |  |
| Audio ai                   | nd Camera                                                        |  |  |  |  |
| Sci                        | ound                                                             |  |  |  |  |
| Data Interfaces            | I2S_0, I2S_1, PCM                                                |  |  |  |  |
| Ca                         | mera                                                             |  |  |  |  |
| Interface                  | MIPI CSI(Support 4 channel virtual channel or data interleave)   |  |  |  |  |
| Max. Resolution(Still cut) | 5M                                                               |  |  |  |  |
| Video Capture Resolution   | 1080P                                                            |  |  |  |  |

#### **BLOCK DIAGRAM**

*Figure 1* and *Figure 2* show the ARTIK 710 Module and the ARTIK 710 Development Kit block schematics respectively.



Figure 1. Module Block Diagram





Figure 2. ARTIK 710 Development Kit Block Diagram



## **MECHANICAL DIMENSIONS & IO FUNCTION DESCRIPTION**

### **M**ECHANICAL **D**IMENSION



Figure 3. Mechanical Dimensions



## BALL MAP (TOP VIEW)



Figure 4. Ball MAP Top View



# I/O FUNCTION DESCRIPTION

### BALL LIST TABLE

Table 2. ARTIK 710 Module Ball List

| Ball  | Name             | Type | 1/0 | PU/PD | Alternate        | Alternate   | Alternate  | Alternate  |
|-------|------------------|------|-----|-------|------------------|-------------|------------|------------|
| Dali  | Name             | Туре | 1/0 | PO/PD | Function 0       | Function 1  | Function 2 | Function 3 |
| PA01  | GMAC_TXEN        | S    | 10  | N     | GPIOE11          | GMAC_TXEN   |            |            |
| PA02  | GMAC_TXD1        | S    | 10  | N     | GPIOE8           | GMAC_TXD1   |            |            |
| PA03  | GMAC_TXD3        | S    | Ю   | N     | GPIOE10          | GMAC_TXD3   |            |            |
| PA04  | GND              | G    | -   | N     |                  |             |            |            |
| PA05  | GMAC_GTXCLK      | S    | 10  | N     | GPIOE24          | GMAC_GTXCLK |            |            |
| PA06  | GMAC_RXDV        | S    | 10  | N     | GPIOE19          | GMAC_RXDV   | SPITXD1    |            |
| PA07  | GMAC_RXD2        | S    | 10  | N     | GPIOE16          | GMAC_RXD2   |            |            |
| PA08  | GMAC_RXD0        | S    | 10  | N     | GPIOE14          | GMAC_RXD0   | SPICLK1    |            |
| PA09  | GND              | G    | -   | N     |                  |             |            |            |
| PA10  | AP_MIPICSI_DNCLK | S    | 10  | N     | AP_MIPICSI_DNCLK |             |            |            |
| PA11  | AP_MIPICSI_DN0   | S    | 10  | N     | AP_MIPICSI_DN0   |             |            |            |
| PA12  | AP_MIPICSI_DN1   | S    | 10  | N     | AP_MIPICSI_DN1   |             |            |            |
| PA13  | AP_MIPICSI_DN2   | S    | 10  | N     | AP_MIPICSI_DN2   |             |            |            |
| PA14  | AP_MIPICSI_DN3   | S    | 10  | N     | AP_MIPICSI_DN3   |             |            |            |
| PA15  | NC               | -    | -   | -     |                  |             |            |            |
| PA16  | AP_MIPIDSI_DNCLK | S    | 10  | N     | AP_MIPIDSI_DNCLK |             |            |            |
| PA17  | AP_MIPIDSI_DN0   | S    | 10  | N     | AP_MIPIDSI_DN0   |             |            |            |
| PA18  | AP_MIPIDSI_DN1   | S    | 10  | N     | AP_MIPIDSI_DN1   |             |            |            |
| PA19  | AP_MIPIDSI_DN2   | S    | 10  | N     | AP_MIPIDSI_DN2   |             |            |            |
| PA20  | AP_MIPIDSI_DN3   | S    | 10  | N     | AP_MIPIDSI_DN3   |             |            |            |
| PA21  | GND              | G    | -   | N     |                  |             |            |            |
| PA22  | AP_LVDS_TN0      | S    | 10  | N     | AP_LVDS_TN0      |             |            |            |
| PA23  | AP_LVDS_TN1      | S    | 10  | N     | AP_LVDS_TN1      |             |            |            |
| PA24  | AP_LVDS_TN2      | S    | 10  | N     | AP_LVDS_TN2      |             |            |            |
| PA25  | AP_LVDS_TNCLK    | S    | 10  | N     | AP_LVDS_TNCLK    |             |            |            |
| PA26  | AP_LVDS_TN3      | S    | Ю   | N     | AP_LVDS_TN3      |             |            |            |
| PA27  | AP_LVDS_TN4      | S    | 10  | N     | AP_LVDS_TN4      |             |            |            |
| PA28  | GND              | G    | -   | N     |                  |             |            |            |
| PA29  | AP_HDMI_CEC      | S    |     |       | AP_HDMI_CEC      |             |            |            |
| PA30  | AP_HDMI_TX2N     | S    | 0   | N     | AP_HDMI_TX2N     |             |            |            |
| PA31  | AP_HDMI_TX1N     | S    | 0   | N     | AP_HDMI_TX1N     |             |            |            |
| PA32  | AP_HDMI_TX0N     | S    | 0   | N     | AP_HDMI_TX0N     |             |            |            |
| PA33  | AP_HDMI_TXCN     | S    | 0   | N     | AP_HDMI_TXCN     |             |            |            |
| PA34  | GND              | G    | -   | N     |                  |             |            |            |
| PA35  | AP_OTG_DM        | S    | 10  | N     | AP_OTG_DM        |             |            |            |
| PA36  | AP_USBH_DM       | S    | 10  | N     | AP_USBH_DM       |             |            |            |
| PA37  | AP_GPA13         | S    |     |       |                  |             |            |            |
| PA38  | AP_HSIC_STROBE   | S    | Ю   | N     | AP_HSIC_STROBE   |             |            |            |
| PA39  | AP_GPA14         | S    | 10  | N     | GPIOA14          | DISD13      |            |            |
| PA40  | AP_GPA9          | S    | 10  | N     | GPIOA9           | DISD8       |            |            |
| PA41  | AP_GPA15         | S    | 10  | N     | GPIOA15          | DISD14      |            |            |
| PA42  | AP_GPA12         | S    | 10  | N     | GPIOA12          | DISD11      |            |            |
| PA43  | GND              | G    | -   | N     |                  |             |            |            |
| PAA1  | AP_ADC2          | S    | 10  | N     | AP_ADC2          |             |            |            |
| PAA2  | AP_ADC3          | S    | Ю   | N     | AP_ADC3          |             |            |            |
| PAA42 | VBAT_MAIN        | P    |     | N     |                  |             |            |            |
| PAA43 | VBAT_MAIN        | P    |     | N     |                  |             |            |            |
| PAB1  | GND              | G    | -   | N     |                  |             |            |            |
| PAB2  | GND              | G    | -   | N     |                  |             |            |            |



|       |                       | 1    | 1   | 1       |             | T          | T          | I                     |
|-------|-----------------------|------|-----|---------|-------------|------------|------------|-----------------------|
| Ball  | Name                  | Туре | 1/0 | PU/PD   | Alternate   | Alternate  | Alternate  | Alternate             |
|       |                       |      | 1/0 | 1 0/1 0 | Function 0  | Function 1 | Function 2 | Function 3            |
| PAB42 | VBAT_MAIN             | Р    |     | N       |             |            |            |                       |
| PAB43 | VBAT_MAIN             | Р    |     | N       |             |            |            |                       |
| PAC1  | AP_TCK                | S    | 10  | PD      | TCLK        | GPIOE28    |            |                       |
| PAC2  | AP_TMS                | S    | 10  | PU      | TMS         | GPIOE26    |            |                       |
| PAC42 | GND                   | G    |     | N       |             |            |            |                       |
| PAC43 | GND                   | G    | -   | N       |             |            |            |                       |
| PAD1  | AP_TDO                | S    | 10  | N       | TDO         | GPIOE29    |            |                       |
| PAD2  | AP_TDI                | S    |     |         | TDI         | GPIOE27    |            |                       |
| PAD42 | VCC3P3_LDO8           | P    |     | N       |             |            |            |                       |
| PAD43 | VCC3P3_LDO8           | Р    |     | N       |             |            |            |                       |
| PAE1  | AP_NTRST              | S    | 10  | PU      | NTRST       | GPIOE25    |            |                       |
| PAE2  | AP_AGP2_RTC_INT_N     | S    | 10  | N       | ALIVEGPIO2  |            |            |                       |
| PAE42 | GND                   | G    | -   | N       |             |            |            |                       |
| PAE43 | VCC3P3_LDO8           | Р    |     | N       |             |            |            |                       |
| PAF1  | AP_PWRKEY             | S    | 10  | N       | ALIVEGPIO0  |            |            |                       |
| PAF2  | AP_AGP1_HOMEKEY       | S    | 10  | N       | ALIVEGPIO1  |            |            |                       |
| PAF42 | GND                   | G    | -   | N       |             |            |            |                       |
| PAF43 | GND                   | G    |     | N       |             |            |            |                       |
| PAG1  | AP_NRESET             | S    | ı   | N       | NRESET      |            |            |                       |
| PAG2  | AP_GPA25_BACKKEY      | S    | 10  | N       | GPIOA25     | DISVSYNC   |            |                       |
| PAG42 | AP_GPB11              | S    | 10  | N       | CLE0        | CLE1       | GPIOB11    |                       |
| PAG43 | AP_GPB18              | S    | 10  | N       | NNFWE0      | NNFWE1     | GPIOB18    |                       |
| PAH1  | AP_GPA26_VOLUP        | S    | 10  | N       | GPIOA26     | DISHSYNC   |            |                       |
| PAH2  | AP_GPA0_MENUKEY       | S    | 10  | N       | GPIOA0      | DISCLK     |            |                       |
| PAH42 | AP_GPC25              | S    | 10  | PU      | NSWAIT      | GPIOC25    | SPDIFTX    |                       |
| PAH43 | AP_GPE31              | S    | 10  | PU      | NSWE        | GPIOE31    |            |                       |
| PAJ1  | AP_I2S0_LRCLK         | S    | 10  | N       | GPIOD12     | I2SLRCLK0  | AC97_SYNC  |                       |
| PAJ2  | AP_GPA27_VOLDOWN      | S    | 10  | N       | GPIOA27     | DISDE      |            |                       |
| PAJ42 | BT_PCM_D_OUT          | S    | 0   | N       | BT_PCM_OUT  |            |            |                       |
| PAJ43 | BT_PCM_LRCK           | S    | 10  | N       | BT_PCM_LRCK |            |            |                       |
| PAK01 | AP_I2S0_DOUT          | S    | 10  | N       | GPIOD9      | I2SDOUT0   | AC97_DOUT  |                       |
| PAK02 | AP_I2S0_BCLK          | S    | 10  | N       | GPIOD10     | I2SBCLK0   | AC97_BCLK  |                       |
| PAK03 | AP_GPC11_SPI2_MISO    | S    | Ю   | N       | SA11        | GPIOC11    | SPIRXD2    | USB2.0OTG_<br>DRVVBUS |
| PAK04 | AP_GPC9_SPI2_CLK      | S    | 10  | N       | SA9         | GPIOC9     | SPICLK2    |                       |
| PAK05 | AP_SPI0_MISO          | S    | 10  | N       | GPIOD0      | SPIRXD0    | PWM3       |                       |
| PAK06 | AP_SPI0_CLK           | S    | 10  | N       | GPIOC29     | SPICLK0    |            |                       |
| PAK07 | AP_GPC14_PWM2         | S    | 10  | N       | SA14        | GPIOC14    | PWM2       | VICLK2                |
| PAK08 | AP_GPD6_SCL           | S    | 10  | N       | GPIOD6      | SCL2       |            |                       |
| PAK09 | AP_GPD4_SCL1          | S    | 10  | N       | GPIOD4      | SCL1       |            |                       |
| PAK10 | AP_GPD2_SCL0          | S    | 10  | N       | GPIOD2      | SCL0       | ISO7816    |                       |
| PAK11 | AP_GPA23_HDMI_I2C_SCL | S    | 10  | N       | GPIOA23     | DISD22     |            |                       |
| PAK12 | ZB_JTMS               | S    | 10  | N       | ZB_JTMS     |            |            |                       |
| PAK13 | ZB_JTCK               | S    | 10  | N       | ZB_JTCK     |            |            |                       |
| PAK14 | ZB_PC0                | S    | 10  | N       | DIGITAL IO  |            |            |                       |
| PAK15 | ZB_PA4                | S    | 10  | N       | DIGITAL IO  |            |            |                       |
| PAK16 | GND                   | G    | -   | N       |             |            |            |                       |
| PAK17 | VCC3P3_SYS            | Р    |     | N       |             |            |            |                       |
| PAK18 | VCC3P3_SYS            | Р    |     | N       |             |            |            |                       |
| PAK19 | AP_NBATTF             | S    | I   | N       | NBATF       |            |            |                       |
| PAK20 | AP_GPE2               | S    | 10  | N       | GPIOE2      | VID0_6     | TSIDATA1_6 |                       |
| PAK21 | AP_GPE1               | S    | 10  | N       | GPIOE1      | VID0_5     | TSIDATA1_5 |                       |
| PAK22 | AP_UARTTX3            | S    | 10  | N       | GPIOD21     | UARTTXD3   |            | SDNCD1                |
| PAK23 | AP_UARTTX4            | S    | 10  | N       | SD13        | GPIOB29    | TSIDATA0_5 | UARTTXD4              |
| PAK24 | AP_UARTTX5            | S    | 10  | N       | SD15        | GPIOB31    | TSIDATA0_7 | UARRTTXD5             |



|       |                          |      |      | 1     |            | T          |            |            |
|-------|--------------------------|------|------|-------|------------|------------|------------|------------|
| Ball  | Name                     | Туре | 1/0  | PU/PD | Alternate  | Alternate  | Alternate  | Alternate  |
|       | Ttanic .                 |      | ., 0 |       | Function 0 | Function 1 | Function 2 | Function 3 |
| PAK25 | AP_GPB0_VID1_1_I2SLRCK1  | S    | Ю    | N     | GPIOB0     | VID1_1     | SDEX1      | I2SLRCLK1  |
| PAK26 | AP_GPA28_I2SMCLK1        | S    | 10   | N     | GPIOA28    | VICLK1     | I2SMCLK2   | I2SMCLK1   |
| PAK27 | AP_GPA30_VID1_0_I2SBCLK1 | S    | 10   | N     | GPIOA30    | VID1_0     | SDEX0      | I2SBCLK1   |
| PAK28 | AP_SD0_CMD               | S    | 10   | N     | GPIOA31    | SDCMD0     |            |            |
| PAK29 | AP_SD0_D1                | S    | 10   | N     | GPIOB3     | SDDAT0_1   |            |            |
| PAK30 | AP_SD0_CLK               | S    | 10   | N     | GPIOA29    | SDCLK0     |            |            |
| PAK31 | NC                       | -    | -    | -     |            |            |            |            |
| PAK32 | AP_GPB13_SD0_BOOT        | S    | 10   | N     | SD0        | GPIOB13    |            |            |
| PAK33 | AP_GPC17                 | S    | 10   | N     | SA17       | GPIOC17    | TSIDP0     | VID2_0     |
| PAK34 | AP_GPC0                  | S    | 10   | N     | SA0        | GPIOC0     | TSERR0     |            |
| PAK35 | AP_GPC26                 | S    | 10   | PU    | RDNWR      | GPIOC26    |            |            |
| PAK36 | AP_GPB8                  | S    | 10   | N     | GPIOB8     | VID1_5     | SDEX5      | I2SDOUT2   |
| PAK37 | AP_GPB14                 | S    | 10   | N     | RNB0       | RNB1       | GPIOB14    |            |
| PAK38 | AP_GPA20                 | S    | 10   | N     | GPIOA20    | DISD19     |            |            |
| PAK39 | AP_GPA18                 | S    | 10   | N     | GPIOA18    | DISD17     |            |            |
| PAK40 | AP_GPA21                 | S    | 10   | N     | GPIOA21    | DISD20     |            |            |
| PAK41 | AP_GPA10                 | S    | 10   | N     | GPIOA10    | DISD9      |            |            |
| PAK42 | AP_GPA6                  | S    | 10   | N     | GPIOA6     | DISD5      |            |            |
| PAK43 | BT_PCM_D_IN              | S    | - 1  | N     | BT_PCM_IN  |            |            |            |
| PAL01 | AP_I2S0_DIN              | S    | 10   | N     | GPIOD11    | I2SDIN0    | AC97_DIN   |            |
| PAL02 | AP_I2S0_MCLK             | S    | 10   | N     | GPIOD13    | I2SMCLK0   | AC97_NRST  |            |
| PAL03 | AP_GPC12_SPI2_MOSI       | S    | 10   | N     | SA12       | GPIOC12    | SPITXD2    | SDNRST2    |
| PAL04 | AP_GPC10_SPI2_CS         | S    | 10   | PU    | SA10       | GPIOC10    | SPIFRM2    |            |
| PAL05 | AP_SPI0_MOSI             | S    | 10   | N     | GPIOC31    | SPITXD0    |            |            |
| PAL06 | AP_SPI0_CS               | S    | 10   | N     | GPIOC30    | SPIFRM0    |            |            |
| PAL07 | AP_GPD1_PWM0             | S    | 10   | N     | GPIOD1     | PWM0       | SA25       |            |
| PAL08 | AP_GPD7_SDA              | S    | 10   | N     | GPIOD7     | SDA2       |            |            |
| PAL09 | AP_GPD5_SDA1             | S    | 10   | N     | GPIOD5     | SDA1       |            |            |
| PAL10 | AP_GPD3_SDA0             | S    | 10   | N     | GPIOD3     | SDA0       | ISO7816    |            |
| PAL11 | AP_GPA24_HDMI_I2C_SDA    | S    | 10   | N     | GPIOA24    | DISD23     |            |            |
| PAL12 | ZB_JTDI                  | S    | ı    | N     | JTDI       |            |            |            |
| PAL13 | ZB_JTDO                  | S    | 0    | N     | JTDO       |            |            |            |
| PAL14 | ZB_RSTN                  | S    | I    | PU    | NRESET     |            |            |            |
| PAL15 | ZB_PA5                   | S    | 10   | N     | DIGITAL IO |            |            |            |
| PAL16 | GND                      | G    | -    | N     |            |            |            |            |
| PAL17 | VCC3P3_SYS               | Р    |      | N     |            |            |            |            |
| PAL18 | VCC3P3_SYS               | Р    |      | N     |            |            |            |            |
| PAL19 | AP_VDDPWRON              | S    | 0    | N     | VDDPWRON   |            |            |            |
| PAL20 | AP_GPE3                  | S    | 10   | N     | GPIOE3     | VID0_7     | TSIDATA1_7 |            |
| PAL21 | AP_GPE0                  | S    | Ю    | N     | GPIOE0     | VID0_4     | TSIDATA1_4 |            |
| PAL22 | AP_UARTRX3               | S    | Ю    | N     | GPIOD17    | UARTRXD3   |            |            |
| PAL23 | AP_UARTRX4               | S    | Ю    | N     | SD12       | GPIOB28    | TSIDATA0_4 | UARTRXD4   |
| PAL24 | AP_UARTRX5               | S    | Ю    | N     | SD14       | GPIOB30    | TSIDATA0_6 | UARTRXD5   |
| PAL25 | AP_GPD31                 | S    | Ю    | N     | GPIOD31    | VID0_3     | TSIDATA1_3 |            |
| PAL26 | AP_GPB9_I2SDIN1          | S    | Ю    | N     | GPIOB9     | VID1_6     | SDEX6      | I2SDIN1    |
| PAL27 | AP_GPB6_VID1_4_I2SDOUT1  | S    | Ю    | N     | GPIOB6     | VID1_4     | SDEX4      | I2SDOUT1   |
| PAL28 | AP_SD0_D3                | S    | Ю    | N     | GPIOB7     | SDDATA0_3  |            |            |
| PAL29 | AP_SD0_D2                | S    | Ю    | N     | GPIOB5     | SDDATA0_2  |            |            |
| PAL30 | AP_SD0_D0                | S    | Ю    | N     | GPIOB1     | SDDATA0_0  |            |            |
| PAL31 | AP_GPB4_VID1_3_BOOT      | S    | Ю    | N     | GPIOB4     | VID1_3     | SDEX3      | I2SLRCLK2  |
| PAL32 | AP_GPB15_SD1_BOOT        | S    | Ю    | N     | SD1        | GPIOB15    |            |            |
| PAL33 | AP_GPD8                  | S    | Ю    | N     | GPIOD8     | PPM        |            |            |
| PAL34 | AP_GPE30                 | S    | Ю    | PU    | NSOE       | GPIOE30    |            |            |
| PAL35 | AP_GPC27                 | S    | 10   | PU    | NSDQM      | GPIOC27    |            |            |
| PAL36 | AP_GPB22                 | S    | Ю    | N     | SD6        | GPIOB22    |            |            |
|       | -                        |      | •    |       |            | •          | 0          |            |



|       |                  | 1    | 1   | ı     | T                |            | 1          |            |
|-------|------------------|------|-----|-------|------------------|------------|------------|------------|
| Ball  | Name             | Туре | 1/0 | PU/PD | Alternate        | Alternate  | Alternate  | Alternate  |
|       |                  |      |     |       | Function 0       | Function 1 | Function 2 | Function 3 |
| PAL37 | AP_GPB16         | S    | 10  | N     | NNFOE0           | NNFOE1     | GPIOB16    |            |
| PAL38 | AP_GPB23         | S    | Ю   | N     | SD7              | GPIOB23    |            |            |
| PAL39 | AP_GPA22         | S    | 10  | N     | GPIOA22          | DISD21     |            |            |
| PAL40 | AP_GPA19         | S    | 10  | N     | GPIOA19          | DISD18     |            |            |
| PAL41 | AP_GPA17         | S    | 10  | N     | GPIOA17          | DISD16     |            |            |
| PAL42 | AP_GPA3          | S    | 10  | N     | GPIOA3           | DISD2      |            |            |
| PAL43 | BT_PCM_CLK       | S    | 10  | N     | BT_PCM_CLK       |            |            |            |
| PB01  | GND              | G    | -   | N     |                  |            |            |            |
| PB02  | GMAC_TXD0        | S    | 10  | N     | GPIOE7           | GMAC_TXD0  | VIVSYNC1   |            |
| PB03  | GMAC_TXD2        | S    | 10  | N     | GPIOE9           | GMAC_TXD2  |            |            |
| PB04  | GMAC_MDC         | S    | 10  | N     | GPIOE20          | GMAC_MDC   |            |            |
| PB05  | GMAC_RXCLK       | S    | 10  | N     | GPIOE18          | GMAC_RXCLK | SPIRXD1    |            |
| PB06  | GMAC_RXD3        | S    | 10  | N     | GPIOE17          | GMAC_RXD3  |            |            |
| PB07  | GMAC_RXD1        | S    | 10  | N     | GPIOE15          | GMAC_RXD1  | SPIFRM1    |            |
| PB08  | GMAC_MDIO        | S    | 10  | N     | GPIOE21          | GMAC_MDIO  |            |            |
| PB09  | GND              | G    | -   | N     |                  |            |            |            |
| PB10  | AP_MIPICSI_DPCLK | S    | 10  | N     | AP_MIPICSI_DPCLK |            |            |            |
| PB11  | AP_MIPICSI_DP0   | S    | 10  | N     | AP_MIPICSI_DP0   |            |            |            |
| PB12  | AP_MIPICSI_DP1   | S    | 10  | N     | AP_MIPICSI_DP1   |            |            |            |
| PB13  | AP_MIPICSI_DP2   | S    | 10  | N     | AP_MIPICSI_DP2   |            |            |            |
| PB14  | AP_MIPICSI_DP3   | S    | 10  | N     | AP_MIPICSI_DP3   |            |            |            |
| PB15  | GND              | G    | ĭ   | N     |                  |            |            |            |
| PB16  | AP_MIPIDSI_DPCLK | S    | 10  | N     | AP_MIPIDSI_DPCLK |            |            |            |
| PB17  | AP_MIPIDSI_DP0   | S    | 10  | N     | AP_MIPIDSI_DP0   |            |            |            |
| PB18  | AP_MIPIDSI_DP1   | S    | 10  | N     | AP_MIPIDSI_DP1   |            |            |            |
| PB19  | AP_MIPIDSI_DP2   | S    | 10  | N     | AP_MIPIDSI_DP2   |            |            |            |
| PB20  | AP_MIPIDSI_DP3   | S    | 10  | N     | AP_MIPIDSI_DP3   |            |            |            |
| PB21  | GND              | G    | -   | N     |                  |            |            |            |
| PB22  | AP_LVDS_TP0      | S    | 10  | N     | AP_LVDS_TP0      |            |            |            |
| PB23  | AP_LVDS_TP1      | S    | 10  | N     | AP_LVDS_TP1      |            |            |            |
| PB24  | AP_LVDS_TP2      | S    | 10  | N     | AP_LVDS_TP2      |            |            |            |
| PB25  | AP_LVDS_TPCLK    | S    | 10  | N     | AP_LVDS_TPCLK    |            |            |            |
| PB26  | AP_LVDS_TP3      | S    | 10  | N     | AP_LVDS_TP3      |            |            |            |
| PB27  | AP_LVDS_TP4      | S    | 10  | N     | AP_LVDS_TP4      |            |            |            |
| PB28  | GND              | G    | -   | N     |                  |            |            |            |
| PB29  | AP_HDMI_HPD      | S    | I   | N     | AP_HDMI_HPD      |            |            |            |
| PB30  | AP_HDMI_TX2P     | S    | 0   | N     | AP_HDMI_TX2P     |            |            |            |
| PB31  | AP_HDMI_TX1P     | S    | 0   | N     | AP_HDMI_TX1P     |            |            |            |
| PB32  | AP_HDMI_TX0P     | S    | 0   | N     | AP_HDMI_TX0P     |            |            |            |
| PB33  | AP_HDMI_TXCP     | S    | 0   | N     | AP_HDMI_TXCP     |            |            |            |
| PB34  | GND              | G    | _   | N     |                  |            |            |            |
| PB35  | AP_OTG_DP        | S    | 10  | N     | AP_OTG_DP        |            |            |            |
| PB36  | AP_USBH_DP       | S    | 10  | N     | AP_USBH_DP       |            |            |            |
| PB37  | AP_OTG_ID        | S    | 10  | N     | AP_OTG_ID        |            |            |            |
| PB38  | AP_HSIC_DATA     | S    | 10  | N     | AP_HSIC_DATA     |            |            |            |
| PB39  | AP_GPA4          | S    | 10  | N     | GPIOA4           | DISD3      |            |            |
| PB40  | AP_GPA5          | S    | 10  | N     | GPIOA5           | DISD4      |            |            |
| PB41  | AP_GPA16         | S    | 10  | N     | GPIOA16          | DISD15     |            |            |
| PB42  | AP_GPA11         | S    | 10  | N     | GPIOA11          | DISD10     |            |            |
| PB43  | GND              | G    | -   | N     |                  |            |            |            |
| PC1   | GND              | G    | -   | N     |                  |            |            |            |
| PC2   | NC               | -    | -   | -     |                  |            |            |            |
| PC42  | GND              | G    | -   | N     |                  |            |            |            |
| PC43  | GND              | G    | -   | N     |                  |            |            |            |
| PD1   | GND              | G    | -   | N     |                  |            |            |            |
|       |                  |      |     |       | 1                |            | 1          |            |



|              |                | 1    |                                                  | 1      | ati .      |            |            |            |
|--------------|----------------|------|--------------------------------------------------|--------|------------|------------|------------|------------|
| Ball         | Name           | Туре | 1/0                                              | PU/PD  | Alternate  | Alternate  | Alternate  | Alternate  |
|              |                |      |                                                  |        | Function 0 | Function 1 | Function 2 | Function 3 |
| PD2          | NC             | -    | -                                                | -      |            |            |            |            |
| PD42         | VCC5P0_OTGVBUS | P    |                                                  | N      |            |            |            |            |
| PD43         | VCC5P0_OTGVBUS | P    |                                                  | N      |            |            |            |            |
| PE1          | GND            | G    | -                                                | N      |            |            |            |            |
| PE2          | GND            | G    | -                                                | N      |            |            |            |            |
| PE42         | VCC2P8_LDO7    | Р    |                                                  | N      |            |            |            |            |
| PE43         | VCC2P8_LDO7    | Р    |                                                  | N      |            |            |            |            |
| PF1          | GND            | G    | -                                                | N      |            |            |            |            |
| PF2          | GND            | G    | -                                                | N      |            |            |            |            |
| PF42         | VCC2P8_LDO7    | Р    |                                                  | N      |            |            |            |            |
| PF43         | GND            | G    | -                                                | Ν      |            |            |            |            |
| PG1          | GND            | G    | -                                                | N      |            |            |            |            |
| PG2          | NC             | -    | -                                                | -      |            |            |            |            |
| PG42         | GND            | G    | -                                                | N      |            |            |            |            |
| PG43         | GND            | G    | -                                                | N      |            |            |            |            |
| PH1          | GND            | G    | -                                                | N      |            |            |            |            |
| PH2          | NC             | -    | -                                                | -      |            |            |            |            |
| PH42         | VCC_LDO5       | Р    |                                                  | N      |            |            |            |            |
| PH43         | VCC_LDO5       | P    | t                                                | N      |            |            |            |            |
| PJ1          | GND            | G    | -                                                | N      |            |            |            |            |
| PJ2          | GND            | G    | _                                                | N      |            |            |            |            |
| PJ42         | VCC_LDO5       | P    |                                                  | N      |            |            |            |            |
| PJ43         | VCC_LDO2       | P    |                                                  | N      |            |            |            |            |
| PK1          | GND            | G    | _                                                | N      |            |            |            |            |
| PK2          | GND            | G    | -                                                | N      |            |            |            |            |
| PK42         | VCC_LDO2       | P    | -                                                | N      |            |            |            |            |
| PK42<br>PK43 | VCC_LDO2       | P    |                                                  | N      |            | +          |            |            |
| PL1          | GND            | G    |                                                  | N      |            |            |            |            |
|              |                |      | -                                                |        |            |            |            |            |
| PL2          | GND            | G    | -                                                | N      |            |            |            |            |
| PL42         | GND            | G    | -                                                | N      |            |            |            |            |
| PL43         | GND            | G    | -                                                | N      |            |            |            |            |
| PM1          | GND            | G    | -                                                | N      |            |            |            |            |
| PM2          | GND            | G    | -                                                | N      |            |            |            |            |
| PM42         | VCC_LDO1       | Р    |                                                  | N      |            |            |            |            |
| PM43         | VCC_LDO1       | Р    |                                                  | N      |            |            |            |            |
| PN1          | GND            | G    | -                                                | N      |            |            |            |            |
| PN2          | GND            | G    | -                                                | N      |            |            |            |            |
| PN42         | VCC_LDO1       | Р    |                                                  | N      |            |            |            |            |
| PN43         | GND            | G    | -                                                | N      |            |            |            |            |
| PP1          | GND            | G    | -                                                | N      |            |            |            |            |
| PP2          | NC             | -    | -                                                | -      |            |            |            |            |
| PP42         | VCC1P2_LDO10   | Р    |                                                  | N      |            |            |            |            |
| PP43         | GND            | G    | -                                                | N      |            |            |            |            |
| PR1          | GND            | G    | -                                                | N      |            |            |            |            |
| PR2          | GND            | G    | -                                                | N      |            |            |            |            |
| PR42         | VCC1P2_LDO10   | Р    |                                                  | N      |            |            |            |            |
| PR43         | VCC1P2_LDO10   | Р    |                                                  | N      |            |            |            |            |
| PT1          | VCC1P8_LDO4    | P    | t                                                | N      |            |            |            |            |
| PT2          | GND            | G    | -                                                | N      |            |            |            |            |
| PT42         | VCC_LDO9       | P    |                                                  | N      |            |            |            |            |
| PT43         | GND            | G    | _                                                | N      |            |            |            |            |
| PU1          | VCC1P8_LDO4    | P    | <del>                                     </del> | N      |            |            |            |            |
| PU2          | NC             | -    | -                                                | -      |            |            |            |            |
| PU2<br>PU42  | VCC_LDO9       | P    | <del>-</del> -                                   | -<br>N |            | 1          |            |            |
|              | VCC_LDO9       | P    | -                                                |        |            |            |            |            |
| PU43         | VCC_LDO9       | ۲    |                                                  | Ν      |            |            |            |            |



| Ball | Name        | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|-------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PV1  | VCC1P8_LDO4 | Р    |     | N     |                         |                         |                         |                         |
| PV2  | NC          | -    | -   | -     |                         |                         |                         |                         |
| PV42 | VBAT_MAIN   | Р    |     | N     |                         |                         |                         |                         |
| PV43 | VBAT_MAIN   | Р    |     | N     |                         |                         |                         |                         |
| PW1  | AP_ADC4     | S    | 10  | N     | AP_ADC4                 |                         |                         |                         |
| PW2  | AP_ADC5     | S    | 10  | N     | AP_ADC5                 |                         |                         |                         |
| PW42 | VBAT_MAIN   | Р    |     | N     |                         |                         |                         |                         |
| PW43 | VBAT_MAIN   | Р    |     | N     |                         |                         |                         |                         |
| PY1  | AP_ADC0     | S    | 10  | N     | AP_ADC0                 |                         |                         |                         |
| PY2  | AP_ADC1     | S    | 10  | N     | AP_ADC1                 |                         |                         |                         |
| PY42 | VBAT_MAIN   | Р    |     | N     |                         |                         |                         |                         |
| PY43 | VBAT_MAIN   | Р    |     | N     |                         |                         |                         |                         |

#### Note:

- 1. Type definition S:Signal ball, P:Power ball, G:GND ball
- 2. IO pad type definition l:lnput, O:Output. IO: lnput/Output
- 3. Internal Pull Up/Down definition PU:Pull Up, PD:Pull Down, N:No Pull



### BALL LIST TABLE: SORTED BY FUNCTION

### HDMI

| Ball | Name         | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|--------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PA29 | AP_HDMI_CEC  | S    |     |       | AP_HDMI_CEC             |                         |                         |                         |
| PA30 | AP_HDMI_TX2N | S    | 0   | N     | AP_HDMI_TX2N            |                         |                         |                         |
| PA31 | AP_HDMI_TX1N | S    | 0   | N     | AP_HDMI_TX1N            |                         |                         |                         |
| PA32 | AP_HDMI_TX0N | S    | 0   | N     | AP_HDMI_TX0N            |                         |                         |                         |
| PA33 | AP_HDMI_TXCN | S    | 0   | N     | AP_HDMI_TXCN            |                         |                         |                         |
| PB29 | AP_HDMI_HPD  | S    | - 1 | N     | AP_HDMI_HPD             |                         |                         |                         |
| PB30 | AP_HDMI_TX2P | S    | 0   | N     | AP_HDMI_TX2P            |                         |                         |                         |
| PB31 | AP_HDMI_TX1P | S    | 0   | N     | AP_HDMI_TX1P            |                         |                         |                         |
| PB32 | AP_HDMI_TX0P | S    | 0   | N     | AP_HDMI_TX0P            |                         |                         |                         |
| PB33 | AP_HDMI_TXCP | S    | 0   | N     | AP_HDMI_TXCP            |                         |                         |                         |

### LVDS

| Ball | Name          | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|---------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PA22 | AP_LVDS_TN0   | S    | 10  | N     | AP_LVDS_TN0             |                         |                         |                         |
| PA23 | AP_LVDS_TN1   | S    | Ю   | N     | AP_LVDS_TN1             |                         |                         |                         |
| PA24 | AP_LVDS_TN2   | S    | 10  | N     | AP_LVDS_TN2             |                         |                         |                         |
| PA25 | AP_LVDS_TNCLK | S    | 10  | N     | AP_LVDS_TNCLK           |                         |                         |                         |
| PA26 | AP_LVDS_TN3   | S    | 10  | N     | AP_LVDS_TN3             |                         |                         |                         |
| PA27 | AP_LVDS_TN4   | S    | Ю   | N     | AP_LVDS_TN4             |                         |                         |                         |
| PB22 | AP_LVDS_TP0   | S    | Ю   | N     | AP_LVDS_TP0             |                         |                         |                         |
| PB23 | AP_LVDS_TP1   | S    | Ю   | N     | AP_LVDS_TP1             |                         |                         |                         |
| PB24 | AP_LVDS_TP2   | S    | 10  | N     | AP_LVDS_TP2             |                         |                         |                         |
| PB25 | AP_LVDS_TPCLK | S    | Ю   | N     | AP_LVDS_TPCLK           |                         |                         |                         |
| PB26 | AP_LVDS_TP3   | S    | Ю   | N     | AP_LVDS_TP3             |                         |                         |                         |
| PB27 | AP_LVDS_TP4   | S    | Ю   | N     | AP_LVDS_TP4             |                         |                         |                         |



## MIPI CSI

| Ball | Name             | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|------------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PA10 | AP_MIPICSI_DNCLK | S    | Ю   | N     | AP_MIPICSI_DNCLK        |                         |                         |                         |
| PA11 | AP_MIPICSI_DN0   | S    | Ю   | N     | AP_MIPICSI_DN0          |                         |                         |                         |
| PA12 | AP_MIPICSI_DN1   | S    | Ю   | N     | AP_MIPICSI_DN1          |                         |                         |                         |
| PA13 | AP_MIPICSI_DN2   | S    | Ю   | N     | AP_MIPICSI_DN2          |                         |                         |                         |
| PA14 | AP_MIPICSI_DN3   | S    | Ю   | N     | AP_MIPICSI_DN3          |                         |                         |                         |
| PB10 | AP_MIPICSI_DPCLK | S    | Ю   | N     | AP_MIPICSI_DPCLK        |                         |                         |                         |
| PB11 | AP_MIPICSI_DP0   | S    | Ю   | N     | AP_MIPICSI_DP0          |                         |                         |                         |
| PB12 | AP_MIPICSI_DP1   | S    | Ю   | N     | AP_MIPICSI_DP1          |                         |                         |                         |
| PB13 | AP_MIPICSI_DP2   | S    | Ю   | N     | AP_MIPICSI_DP2          |                         |                         |                         |
| PB14 | AP_MIPICSI_DP3   | S    | Ю   | N     | AP_MIPICSI_DP3          |                         |                         |                         |

## MIPI DSI

| Ball | Name             | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|------------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PA16 | AP_MIPIDSI_DNCLK | S    | 10  | N     | AP_MIPIDSI_DNCLK        |                         |                         |                         |
| PA17 | AP_MIPIDSI_DN0   | S    | Ю   | N     | AP_MIPIDSI_DN0          |                         |                         |                         |
| PA18 | AP_MIPIDSI_DN1   | S    | Ю   | N     | AP_MIPIDSI_DN1          |                         |                         |                         |
| PA19 | AP_MIPIDSI_DN2   | S    | Ю   | N     | AP_MIPIDSI_DN2          |                         |                         |                         |
| PA20 | AP_MIPIDSI_DN3   | S    | Ю   | N     | AP_MIPIDSI_DN3          |                         |                         |                         |
| PB16 | AP_MIPIDSI_DPCLK | S    | Ю   | N     | AP_MIPIDSI_DPCLK        |                         |                         |                         |
| PB17 | AP_MIPIDSI_DP0   | S    | Ю   | N     | AP_MIPIDSI_DP0          |                         |                         |                         |
| PB18 | AP_MIPIDSI_DP1   | S    | Ю   | N     | AP_MIPIDSI_DP1          |                         |                         |                         |
| PB19 | AP_MIPIDSI_DP2   | S    | Ю   | N     | AP_MIPIDSI_DP2          |                         |                         |                         |
| PB20 | AP_MIPIDSI_DP3   | S    | Ю   | N     | AP_MIPIDSI_DP3          |                         |                         |                         |



## ETHERNET MAC

| Ball | Name        | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|-------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PA01 | GMAC_TXEN   | S    | Ю   | N     | GPIOE11                 | GMAC_TXEN               |                         |                         |
| PA02 | GMAC_TXD1   | S    | Ю   | N     | GPIOE8                  | GMAC_TXD1               |                         |                         |
| PA03 | GMAC_TXD3   | S    | Ю   | N     | GPIOE10                 | GMAC_TXD3               |                         |                         |
| PA05 | GMAC_GTXCLK | S    | Ю   | N     | GPIOE24                 | GMAC_GTXCLK             |                         |                         |
| PA06 | GMAC_RXDV   | S    | Ю   | N     | GPIOE19                 | GMAC_RXDV               | SPITXD1                 |                         |
| PA07 | GMAC_RXD2   | S    | Ю   | N     | GPIOE16                 | GMAC_RXD2               |                         |                         |
| PA08 | GMAC_RXD0   | S    | Ю   | N     | GPIOE14                 | GMAC_RXD0               | SPICLK1                 |                         |
| PB02 | GMAC_TXD0   | S    | Ю   | N     | GPIOE7                  | GMAC_TXD0               | VIVSYNC1                |                         |
| PB03 | GMAC_TXD2   | S    | Ю   | N     | GPIOE9                  | GMAC_TXD2               |                         |                         |
| PB04 | GMAC_MDC    | S    | Ю   | N     | GPIOE20                 | GMAC_MDC                |                         |                         |
| PB05 | GMAC_RXCLK  | S    | Ю   | N     | GPIOE18                 | GMAC_RXCLK              | SPIRXD1                 |                         |
| PB06 | GMAC_RXD3   | S    | Ю   | N     | GPIOE17                 | GMAC_RXD3               |                         |                         |
| PB07 | GMAC_RXD1   | S    | Ю   | N     | GPIOE15                 | GMAC_RXD1               | SPIFRM1                 |                         |
| PB08 | GMAC_MDIO   | S    | Ю   | N     | GPIOE21                 | GMAC_MDIO               |                         |                         |

## UART

| Ball  | Name       | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAK22 | AP_UARTTX3 | S    | Ю   | Ν     | GPIOD21                 | UARTTXD3                |                         | SDNCD1                  |
| PAK23 | AP_UARTTX4 | S    | Ю   | N     | SD13                    | GPIOB29                 | TSIDATA0_5              | UARTTXD4                |
| PAK24 | AP_UARTTX5 | S    | Ю   | N     | SD15                    | GPIOB31                 | TSIDATA0_7              | UARRTTXD5               |
| PAL22 | AP_UARTRX3 | S    | Ю   | N     | GPIOD17                 | UARTRXD3                |                         |                         |
| PAL23 | AP_UARTRX4 | S    | Ю   | N     | SD12                    | GPIOB28                 | TSIDATA0_4              | UARTRXD4                |
| PAL24 | AP_UARTRX5 | S    | Ю   | N     | SD14                    | GPIOB30                 | TSIDATA0_6              | UARTRXD5                |

## I<sup>2</sup>C

| Ball  | Name         | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|--------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAK08 | AP_GPD6_SCL  | S    | Ю   | N     | GPIOD6                  | SCL2                    |                         |                         |
| PAK09 | AP_GPD4_SCL1 | S    | Ю   | N     | GPIOD4                  | SCL1                    |                         |                         |
| PAK10 | AP_GPD2_SCL0 | S    | Ю   | Ν     | GPIOD2                  | SCL0                    | ISO7816                 |                         |
| PAL08 | AP_GPD7_SDA  | S    | Ю   | Ν     | GPIOD7                  | SDA2                    |                         |                         |
| PAL09 | AP_GPD5_SDA1 | S    | Ю   | Ν     | GPIOD5                  | SDA1                    |                         |                         |
| PAL10 | AP_GPD3_SDA0 | S    | Ю   | N     | GPIOD3                  | SDA0                    | ISO7816                 |                         |

## SPI

| Ball  | Name               | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|--------------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAK03 | AP_GPC11_SPI2_MISO | S    | Ю   | N     | SA11                    | GPIOC11                 | SPIRXD2                 | USB2.0OTG_DRVVBUS       |
| PAK04 | AP_GPC9_SPI2_CLK   | S    | Ю   | N     | SA9                     | GPIOC9                  | SPICLK2                 |                         |
| PAK05 | AP_SPI0_MISO       | S    | Ю   | N     | GPIOD0                  | SPIRXD0                 | PWM3                    |                         |



| PAK06 | AP_SPI0_CLK        | S | Ю | N  | GPIOC29 | SPICLK0 |         |         |
|-------|--------------------|---|---|----|---------|---------|---------|---------|
| PAL03 | AP_GPC12_SPI2_MOSI | S | Ю | N  | SA12    | GPIOC12 | SPITXD2 | SDNRST2 |
| PAL04 | AP_GPC10_SPI2_CS   | S | Ю | PU | SA10    | GPIOC10 | SPIFRM2 |         |
| PAL05 | AP_SPI0_MOSI       | S | Ю | N  | GPIOC31 | SPITXD0 |         |         |
| PAL06 | AP_SPI0_CS         | S | Ю | N  | GPIOC30 | SPIFRM0 |         |         |

### **PWM**

| Ball  | Name          | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|---------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAK07 | AP_GPC14_PWM2 | S    | Ю   | N     | SA14                    | GPIOC14                 | PWM2                    | VICLK2                  |
| PAL07 | AP_GPD1_PWM0  | S    | Ю   | N     | GPIOD1                  | PWM0                    | SA25                    |                         |

### PCM (BT)

| Ball  | Name         | Typ<br>e | I/<br>O | PU/P<br>D | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|--------------|----------|---------|-----------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAJ42 | BT_PCM_D_OUT | S        | 0       | N         | BT_PCM_OUT              |                         |                         |                         |
| PAJ43 | BT_PCM_LRCK  | S        | 10      | N         | BT_PCM_LRCK             |                         |                         |                         |
| PAK43 | BT_PCM_D_IN  | S        | I       | N         | BT_PCM_IN               |                         |                         |                         |
| PAL43 | BT_PCM_CLK   | S        | Ю       | N         | BT_PCM_CLK              |                         |                         |                         |

## SD/MMC

| Ball  | Name       | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAK28 | AP_SD0_CMD | S    | Ю   | Z     | GPIOA31                 | SDCMD0                  |                         |                         |
| PAK29 | AP_SD0_D1  | S    | Ю   | N     | GPIOB3                  | SDDAT0_1                |                         |                         |
| PAK30 | AP_SD0_CLK | S    | Ю   | Ν     | GPIOA29                 | SDCLK0                  |                         |                         |
| PAL28 | AP_SD0_D3  | S    | Ю   | N     | GPIOB7                  | SDDATA0_3               |                         |                         |
| PAL29 | AP_SD0_D2  | S    | Ю   | Ν     | GPIOB5                  | SDDATA0_2               |                         |                         |
| PAL30 | AP_SD0_D0  | S    | Ю   | Ν     | GPIOB1                  | SDDATA0_0               |                         |                         |

### USB 2.0 Host

| Ball | Name       | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PA36 | AP_USBH_DM | S    | Ю   | N     | AP_USBH_DM              |                         |                         |                         |
| PB36 | AP_USBH_DP | S    | Ю   | N     | AP_USBH_DP              |                         |                         |                         |

### **USB 2.0 HSIC HOST**

| Ball | Name           | Type | 1/0 | PU/PD | Alternate      | Alternate  | Alternate  | Alternate  |
|------|----------------|------|-----|-------|----------------|------------|------------|------------|
| Dali | Name           | Турс | 1/0 | FO/FD | Function 0     | Function 1 | Function 2 | Function 3 |
| PA38 | AP_HSIC_STROBE | S    | 10  | Ν     | AP_HSIC_STROBE |            |            |            |
| PB38 | AP_HSIC_DATA   | S    | Ю   | Ν     | AP_HSIC_DATA   |            |            |            |

### USB 2.0 OTG

| Ball | Name      | Туре | I/O | PU/PD | Alternate Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|-----------|------|-----|-------|----------------------|-------------------------|-------------------------|-------------------------|
| PA35 | AP_OTG_DM | S    | Ю   | N     | AP_OTG_DM            |                         |                         |                         |
| PB35 | AP_OTG_DP | S    | Ю   | N     | AP_OTG_DP            |                         |                         |                         |
| PB37 | AP_OTG_ID | S    | Ю   | N     | AP_OTG_ID            |                         |                         |                         |



## $I^2S$

| Ball  | Name                     | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|--------------------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAJ1  | AP_I2SO_LRCLK            | S    | Ю   | N     | GPIOD12                 | I2SLRCLK0               | AC97_SYNC               |                         |
| PAK01 | AP_I2S0_DOUT             | S    | Ю   | N     | GPIOD9                  | I2SDOUT0                | AC97_DOUT               |                         |
| PAK02 | AP_I2S0_BCLK             | S    | Ю   | N     | GPIOD10                 | I2SBCLK0                | AC97_BCLK               |                         |
| PAL01 | AP_I2SO_DIN              | S    | Ю   | N     | GPIOD11                 | I2SDIN0                 | AC97_DIN                |                         |
| PAL02 | AP_I2S0_MCLK             | S    | Ю   | N     | GPIOD13                 | I2SMCLK0                | AC97_NRST               |                         |
| PAK25 | AP_GPB0_VID1_1_I2SLRCK1  | S    | Ю   | N     | GPIOB0                  | VID1_1                  | SDEX1                   | I2SLRCLK1               |
| PAK26 | AP_GPA28_I2SMCLK1        | S    | Ю   | N     | GPIOA28                 | VICLK1                  | I2SMCLK2                | I2SMCLK1                |
| PAK27 | AP_GPA30_VID1_0_I2SBCLK1 | S    | Ю   | N     | GPIOA30                 | VID1_0                  | SDEX0                   | I2SBCLK1                |
| PAL26 | AP_GPB9_I2SDIN1          | S    | Ю   | N     | GPIOB9                  | VID1_6                  | SDEX6                   | I2SDIN1                 |
| PAL27 | AP_GPB6_VID1_4_I2SDOUT1  | S    | Ю   | N     | GPIOB6                  | VID1_4                  | SDEX4                   | I2SDOUT1                |

### ADC

| Ball | Name    | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|---------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAA1 | AP_ADC2 | S    | 10  | N     | AP_ADC2                 |                         |                         |                         |
| PAA2 | AP_ADC3 | S    | Ю   | N     | AP_ADC3                 |                         |                         |                         |
| PW1  | AP_ADC4 | S    | Ю   | N     | AP_ADC4                 |                         |                         |                         |
| PW2  | AP_ADC5 | S    | 10  | N     | AP_ADC5                 |                         |                         |                         |
| PY1  | AP_ADC0 | S    | Ю   | N     | AP_ADC0                 |                         |                         |                         |
| PY2  | AP_ADC1 | S    | Ю   | N     | AP_ADC1                 |                         |                         |                         |

### **ALIVE GPIO**

| Ball | Name              | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|-------------------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAF1 | AP_PWRKEY         | S    | Ю   | N     | ALIVEGPIO0              |                         |                         |                         |
| PAF2 | AP_AGP1_HOMEKEY   | S    | Ю   | N     | ALIVEGPIO1              |                         |                         |                         |
| PAE2 | AP_AGP2_RTC_INT_N | S    | Ю   | N     | ALIVEGPIO2              |                         |                         |                         |

## JTAG (AP)

| Ball | Name     | Туре | I/O | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|------|----------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAC1 | AP_TCK   | S    | 10  | PD    | TCLK                    | GPIOE28                 |                         |                         |
| PAC2 | AP_TMS   | S    | Ю   | PU    | TMS                     | GPIOE26                 |                         |                         |
| PAD1 | AP_TDO   | S    | Ю   | N     | TDO                     | GPIOE29                 |                         |                         |
| PAD2 | AP_TDI   | S    |     |       | TDI                     | GPIOE27                 |                         |                         |
| PAE1 | AP_NTRST | S    | Ю   | PU    | NTRST                   | GPIOE25                 |                         |                         |

## JTAG (ZIGBEE)

| Ball  | Name    | Туре | 1/0 | PU/PD | Alternate<br>Function 0 | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 |
|-------|---------|------|-----|-------|-------------------------|-------------------------|-------------------------|-------------------------|
| PAK12 | ZB_JTMS | S    | Ю   | N     | ZB_JTMS                 |                         |                         |                         |
| PAK13 | ZB_JTCK | S    | Ю   | N     | ZB_JTCK                 |                         |                         |                         |



| PAK14 | ZB_PC0  | S | 10  | N  | DIGITAL IO |  |  |
|-------|---------|---|-----|----|------------|--|--|
| PAK15 | ZB_PA4  | S | Ю   | Ν  | DIGITAL IO |  |  |
| PAL12 | ZB_JTDI | S | - 1 | Ν  | JTDI       |  |  |
| PAL13 | ZB_JTDO | S | 0   | Ν  | JTDO       |  |  |
| PAL14 | ZB_RSTN | S | I   | PU | NRESET     |  |  |
| PAL15 | ZB_PA5  | S | Ю   | N  | DIGITAL IO |  |  |

## NOT CONNECTED (NC)

| Ball                                           | Name |
|------------------------------------------------|------|
| PA15, PAK31, PC2, PD2, PG2, PH2, PP2, PU2, PV2 | NC   |

### POWER: VDD

| Ball                                                   | Name           |
|--------------------------------------------------------|----------------|
| PV42,PV43,PW42,PW43,PY42,PY43,PAA42,PAA43,PAB42,PAB43, | VBAT_MAIN      |
| PAK17,PAK18,PAL17,PAL18                                | VCC3P3_SYS     |
| PD42,PD43                                              | VCC5P0_OTGVBUS |
| PM42,PM43,PN42                                         | VCC_LDO1       |
| PJ43,PK42,Pk43                                         | VCC_LDO2       |
| PT1,PU1,PV1                                            | VCC1P8_LDO4    |
| PH42,PH43,PJ42                                         | VCC_LDO5       |
| PE42,PE43,PF42                                         | VCC2P8_LDO7    |
| PAD42,PAD43,PAE43                                      | VCC3P3_LDO8    |
| PT42,PU42,PU43                                         | VCC_LDO9       |
| PP42,PR42,PR43                                         | VCC1P2_LDO10   |

### Power: GND

| Ball                                                                                                                                                                                                                                                            | Name |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| PA4,PA9,PA21,PA28,PA34,PA43,PAB1,PAB2,PAC42,PAC43,PAE42,PAF42,PAF43,PAK16,PAL 16,PB01,PB09,PB15,PB21,PB28,PB34,PB43,,PC1,PC42,PC43,PD1,PE1,PE2,PF1,PF2,PF43,P G,PG42,PG43,PH1,PJ1,PJ2,PK1,PK2,PL1,PL2,PL42,PL43,PM1,PM2,PN1,PN2,PN43,PP1,PP4 3,PR1,PR2,PT2,PT43 | GND  |



## Power Design Guide

#### **ELECTRICAL CHARACTERISTIC**

#### **ABSOLUTE MAXIMUM RATINGS**

Exposure to the absolute maximum ratings may cause permanent damage and affect the reliability and safety of both device and system. The functional operation cannot be guaranteed beyond specified values given in the recommended operational conditions.

Table 3. Absolute Maximum Ratings

| Symbol           | Parameter            | Min  | Max   | Units |
|------------------|----------------------|------|-------|-------|
| VBAT_MAIN        | Power Supply Voltage | -0.3 | 5.25* | V     |
| T <sub>STO</sub> | Storage Temperature  | -55  | 100   | °C    |

<sup>\*</sup>Note: The maximum continuous voltage is 5.25V. Voltages up to 6.0V for up to 10 seconds, for a cumulative duration, over the lifetime of the device are allowed.

#### **RECOMMENDED OPERATING CONDITIONS**

Table 4. Recommended Operating Conditions

| Symbol         | Comment              | Min | Тур | Max | Units |
|----------------|----------------------|-----|-----|-----|-------|
| VBAT_MAIN      | Power Supply Voltage | 3.6 | 4.2 | 5.0 | ٧     |
| т              | Commercial           | 0   | ı   | 70  | °C    |
| T <sub>A</sub> | Industrial           | -40 | -   | 85  | C     |



#### INPUT POWER MANAGEMENT\*



Figure 5. VBAT\_MAIN Pin Locations on the ARTIK 710 Module

Power supply to VBAT\_MAIN (Typ 4.2V) is needed to power up the ARTIK 710 Module. VBAT\_MAIN is connected to a total of 10 pins (PV42, PV43, PW42, PW43, PY42, PY43, PA42, PA43, PAB42, PAB43).



#### REFERENCE SCHEMATIC



Figure 6. Direct Power Connection from Power Supply VBAT\_MAIN



Figure 7. Power Connection through Charger IC



#### **OUTPUT POWER MANAGEMENT**

#### **OUTPUT POWER FEATURE**

Table 5. DCDC Converter Output

| Output     | Initial Voltage | Maximum Current | Description                        |
|------------|-----------------|-----------------|------------------------------------|
| VCC3P3_SYS | 3.3V            | 1000mA          | Internally used as IO power supply |



Figure 8. VCC3P3\_SYS Pin Locations on the ARTIK 710 Module

Note: VCC3P3\_SYS pins are total 4 pins. (PAK17, PAK18, PAL17, PAL18)



#### LDOs OUTPUT

| Symbol | Initial<br>Voltage | Control<br>Range | Maximum<br>Current | Pin Name            | Description      |
|--------|--------------------|------------------|--------------------|---------------------|------------------|
| LDO1   | 3.3V               |                  |                    | PM42, PM43, PN42    | User Control     |
| LDO2   | 3.3V               |                  | 0.9V~3.5V 300mA    | PJ43, PK42, PK43    | User Control     |
| LDO3   | 1.8V               |                  |                    | -                   | Reserved         |
| LDO4   | 1.8V               |                  |                    | PT1, PU1, PV1       | User Control     |
| LDO5   | 3.3V               |                  | 0.6V~3.5V          |                     | PH42, PH43, PJ42 |
| LDO6   | 3.3V               | 0.60~5.50        |                    | -                   | Reserved         |
| LDO7   | 3.3V               |                  |                    | PE42, PE43, PF42    | User Control     |
| LDO8   | 3.3V               | 0.9V~3.5V        | 0.01/ 3.51/        | PAD42, PAD43, PAE43 | User Control     |
| LDO9   | 1.8V               | 0.90~3.50 20011  | 200mA              | PT42, PU42, PU43    | User Control     |
| LDO10  | 1.2V               |                  |                    | PP42, PR42, PR43    | User Control     |

**Note:** Reserved LDOs are not connected to external pads. LDO outputs can be controlled using I<sup>2</sup>C (AP\_PMIC\_SCL/SDA)



#### PCB DESIGN GUIDE



Figure 9. VBAT\_MAIN Power Layout

#### **Design Note**:

- 1. Width of power line should be at least 80mil.
- 2. A via on each VBAT\_MAIN pin is recommended.
- 3. Number of power vias on power source should be more than VBAT\_MAIN power vias.



## GENERAL PCB DESIGN GUIDELINES

#### GENERAL SPACING ON DIFFERENTIAL PAIRS

A general rule of thumb to properly layout differential pairs on the ARTIK 710 Module is given in *Figure 10* and *Figure 11*.



Figure 10. Physical separation between differential pairs should be adequate



Figure 11. Spacing of Differential Pairs

#### SYMMETRICALLY ROUTING OF PASSIVE COMPONENTS

If passive components must be inserted into differential signal pairs, to match impedance, the best way to position them is as described in *Figure 12* and *Figure 13*.



Figure 12. Symmetric Location of Passive Components



Figure 13. Symmetric Location of Passive Components



#### ROUTING A DIFFERENTIAL PAIR FROM MODULE TO DEVICE

When routing a differential pair from the module to the end device (connector) you need to make certain that the impedance is matched and as such the wiring needs to be as symmetrical as possible. <u>Figure 14</u> shows a variety of possible layouts from best to worst.



Figure 14. Differential Routing Suggestions

#### CHOOSING A PCB ARCHITECTURE

When cost is a concern, you might want to resort to a 6-Layer PCB as depicted in <u>Figure 15</u> versus an 8-Layer PCB design. When doing so it is best to route high speed Layer 3 and Layer 4 signal lines (LVDS type of signals) orthogonally to reduce the risk of cross talk and other interference patterns.



Figure 15. 6-Layer versus 8-Layer PCB



## SD PCB Design Guidelines

#### REFERENCE SCHEMATIC



Figure 16. SD Reference Schematic

**Note 1**: To prevent ESD damage, it is recommended to attach a low capacitance ESD diode to each SD lane.

Note 2: To assure proper operation on the CDN (Card Detection Pin) pin, an always-on pull-up resistor is required.

#### **PCB Design Guidelines**

Table 6. PCB Design Guideline for SD

| Layout         | Comments                                        | Parameter   | Value |
|----------------|-------------------------------------------------|-------------|-------|
| Length & Plane | Data and Clock signal length should be the same | Length Skew | ±2mm  |



## **USB PCB Design Guidelines**

#### REFERENCE SCHEMATIC



Figure 17. USB Reference Schematic

### **PCB Design Guidelines**

Table 7. PCB Design Guideline for USB

| Layout         | Comments                                                                                                                                                                                | Parameter          | Value                    |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|
|                | The line length of all USB related signal lines should be the same.                                                                                                                     | Length Skew        | ±0.25mm                  |
| Length & Plane | The pattern width and spacing is decided based on PCB stack-up information and $90\Omega$ impedance matching.                                                                           | Impedance Matching | 90Ω±5%<br>(Differential) |
| Spacing        | In order to avoid interference with other high speed signals (ex : DDR3, USB device 2.0, X-tal, etc), please route the USB differential pairs as far away as possible.                  | Minimum Space      | 4S                       |
| GND Shield     | Each differential pair should be shielded with GND.                                                                                                                                     | GND Shield         | Figure 18                |
| Plane          | Minimize vias for routing of the differential signal on the top layer as much as possible. In addition make sure that a GND (or VDD) layer in an undivided plane form is located below. | -                  | -                        |
| Via            | Reduce the via hole count.                                                                                                                                                              | Maximum via Count  | 2                        |



Figure 18. A differential signal pair should be adequately isolated from other differential pairs



## **HDMI PCB Design Guidelines**

### REFERENCE SCHEMATIC



Figure 19. HDMI Reference Schematic

Note: Pull-up resistors are needed if the selected HDMI SoC does not have internal pull-ups.

#### **PCB Design Guidelines**

Table 8. PCB Design Guideline for HDMI

| Layout         | Comments                                                            | Value     |  |
|----------------|---------------------------------------------------------------------|-----------|--|
|                | Impedance*                                                          | 100Ω±5%   |  |
| Length & Plane | Routing Length                                                      | Max 150mm |  |
| Length & Flane | Signal Separation (Coupled Line)                                    | ±0.3mm    |  |
|                | Signal Separation (Between each differential pair)                  | ±0.3mm    |  |
| Chasing        | Spacing (Separation between other High speed signals)               | 4S        |  |
| Spacing        | Spacing (Separation between each differential pair signal)          | 4S        |  |
| GND Shield     | GND Shield Each differential pair lines should be shielded with GND |           |  |
| Via            | The via hole count should be the same for all differential pairs    |           |  |
|                | Reduce the via hole count                                           |           |  |

**Note**: Pattern width and spacing is decided based on PCB stack-up information and a  $100\Omega$  impedance matching.

**Note**: Control signals are low speed and can adhere to a more cavalier routing scheme.



Figure 20. A differential signal pair should be adequately isolated from other differential pairs



## LVDS PCB Design Guidelines

#### REFERENCE SCHEMATIC



Figure 21. LVDS Reference Schematic

**Note**: Pattern width and spacing is decided based on PCB stack-up information and  $100\Omega$  impedance.

#### **PCB Design Guidelines**

Table 9. PCB Design Guideline for LVDS Differential Pairs

| Layout         | Comments                                                                                                                                                                | Parameter          | Value     |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|
|                | The line length of all LVDS related signal lines should be the same.                                                                                                    | Length Skew        | ±0.5mm    |
| Length & Plane | The pattern width and spacing is decided based on PCB stack-up information and $100\Omega$ impedance matching.                                                          | Impedance Matching | 100Ω±5%   |
|                | Total length from the ARTIK 710 Module to device                                                                                                                        | Total Length       | TBD       |
| Spacing        | In order to avoid interference with other high speed signals (ex : DDR3, USB device 2.0, X-tal, etc), please route the LVDS differential pairs as far away as possible. | Minimum Space      | 45        |
|                | Minimum spacing to itself: 2S                                                                                                                                           | Minimum Space      | 2S        |
|                | There should be sufficient spacing between each differential pair signals                                                                                               | Minimum Space      | 45        |
| GND Shield     | Each differential pair should be shielded with GND                                                                                                                      | GND Shield         | Figure 22 |
| Via            | Reduce the Via hole count                                                                                                                                               | Maximum via count  | 2         |

**Note**: Control signals are low speed and can adhere to a more cavalier routing scheme.



Figure 22. A differential signal pair should be adequately isolated from other differential pairs



## MIPI PCB DESIGN GUIDELINES

#### REFERENCE SCHEMATIC



Figure 23. MIPI Reference Schematic

#### **PCB Design Guidelines**

Table 10. PCB Design Guidelines for MIPI Differential Pairs

| Layout         | Comments                                                                                                                                                                | Parameter          | Value     |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|
| Length & Plane | The line length of all MIPI related signal lines should be the same.                                                                                                    | Length Skew        | ±0.5mm    |
|                | The pattern width and spacing is decided based on PCB stack-up information and $100\Omega$ impedance matching.                                                          | Impedance Matching | 100Ω±5%   |
|                | Total length from the ARTIK 710 Module to device                                                                                                                        | Total Length       | TBD       |
| Spacing        | In order to avoid interference with other high speed signals (ex : DDR3, USB device 2.0, X-tal, etc), please route the MIPI differential pairs as far away as possible. | Minimum Space      | 4S        |
|                | Minimum spacing to itself : 2S                                                                                                                                          | Minimum Space      | 25        |
|                | There should be sufficient spacing between each differential pair signals                                                                                               | Minimum Space      | 4S        |
| GND Shield     | Each differential pair lines should be shielded with GND                                                                                                                | GND Shield         | Figure 24 |
| Via            | Reduce the Via hole count                                                                                                                                               | Maximum via count  | 2         |

**Note**: Control signals such as I2C and LCD\_Reset are low speed signals and can adhere to a more cavalier routing scheme.



Figure 24. A differential signal pair should be adequately isolated from other differential pairs



# **GMAC PCB DESIGN GUIDELINES**

### REFERENCE SCHEMATIC



Figure 25. GMAC Reference Schematic

#### **PCB DESIGN GUIDELINES**

Table 11. PCB Design Guidelines for GMAC

| Layout         | Comments                                        | Parameter   | Value |
|----------------|-------------------------------------------------|-------------|-------|
| Length & Plane | Data and Clock signal length should be the same | Length Skew | ±1mm  |



# INTER CHIP COMMUNICATIONS PCB DESIGN GUIDELINES

REFERENCE SCHEMATIC (I2S, UART, SPI, I2C)



Figure 26. Inter Chip Communication Reference Schematic

#### **PCB DESIGN GUIDELINES**

Table 12. PCB Design Guidelines for Inter Chip Communication

| IPs    | Speed   | Max Length<br>(mm) | Length Skew<br>(mm) | Swing Voltage<br>(V) | Characteristic<br>Impedance (Ω) | CL<br>(pF) |
|--------|---------|--------------------|---------------------|----------------------|---------------------------------|------------|
| HS-SPI | 50MHz   | 300                | 30 (C-D)            | 3.3                  | 50                              | -          |
| HS-I2C | 3.4Mbps | 300                | -                   | 3.3                  | -                               | -          |

Note: C-D (Clock to Data)



## GENERAL PURPOSE IO

#### SUSPEND MODE GUIDE

*Table 13* shows the guidelines needed for proper suspend mode operation.

Table 13. Guidelines for Suspend Mode

| GPIO State | External State | Suspend Guide |          |              |  |
|------------|----------------|---------------|----------|--------------|--|
|            |                | DIR           | Drive    | Pull-up/down |  |
| NC         | -              | Input         | -        | Enable       |  |
| IN         | Hi-Z           | Input         | -        | Enable       |  |
|            | High/Low       |               |          | Disable      |  |
| OUT        | Power off      | Output        | Low      | Disable      |  |
|            | Power on       |               | High/Low | Disable      |  |

### INTERNAL PULL-UP/DOWN RESISTORS

An internal pull-up or pull-down resistor on each GPIO varies from  $10K\Omega$  to  $50K\Omega$  depending on its I/O type and its PVT (Process Voltage and Temperature) conditions.



## HANDLING OF UNUSED PINS

This chapter describes how to handle unused pins on the ARTIK 710 Module. NC (No Connect) can be handled as left floating.

The following groups are distinguished:

- 1. GPIO: Unused GPIO pins can be considered NC.
- 2. ADC: Unused ADC pins can be considered NC or can be connected to GND.
- 3. PWM: Unused PWM pins can be considered NC or can be connected to GND.
- 4. HDMI: Unused HDMI pins can be considered NC.
- 5. MIPI DPHY: Unused MIPI pins can be considered NC or can be connected to GND.



## **REFLOW PROFILE**

#### **TEMPERATURE PROFILE**



Figure 27. Reflow Temperature Profile

Table 14. Reflow Conditions

| SPEC        | Rising Temperature Condition | Pre-heating Condition | Reflow Condition | Peak  |
|-------------|------------------------------|-----------------------|------------------|-------|
| Temperature | 50~100°C                     | 100~170°C             | Above 220°C      | 240°C |
| Tolerance   | 1~2°C/sec                    | 60~100sec             | 30~50sec         | ±5°C  |

#### RECOMMENDED SOLDER PASTE

We recommend solder paste with the following properties:

Ingredient: Sn /Ag/ Cu
Particle size: 20~38um
Flux content: F11.5%





Figure 28. Recommended Solder Paste

Figure 28 shows a picture of the solder paste that we recommend. (Part Number: Hee LFM-48W NH(M) HF)



### LEGAL INFORMATION

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH THE SAMSUNG ARTIK™ DEVELOPMENT KIT AND ALL RELATED PRODUCTS, UPDATES, AND DOCUMENTATION (HEREINAFTER "SAMSUNG PRODUCTS"). NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. THE LICENSE AND OTHER TERMS AND CONDITIONS RELATED TO YOUR USE OF THE SAMSUNG PRODUCTS ARE GOVERNED EXCLUSIVELY BY THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT THAT YOU AGREED TO WHEN YOU REGISTERED AS A DEVELOPER TO RECEIVE THE SAMSUNG PRODUCTS. EXCEPT AS PROVIDED IN THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT, SAMSUNG ELECTRONICS CO., LTD. AND ITS AFFILIATES (COLLECTIVELY, "SAMSUNG") ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES, AND SAMSUNG DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, ARISING OUT OF OR RELATED TO YOUR SALE, APPLICATION AND/OR USE OF SAMSUNG PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATED TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

SAMSUNG RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION, DOCUMENTATION AND SPECIFICATIONS WITHOUT NOTICE. THIS INCLUDES MAKING CHANGES TO THIS DOCUMENTATION AT ANY TIME WITHOUT PRIOR NOTICE. THIS DOCUMENTATION IS PROVIDED FOR REFERENCE PURPOSES ONLY, AND ALL INFORMATION DISCUSSED HEREIN IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND. SAMSUNG ASSUMES NO RESPONSIBILITY FOR POSSIBLE ERRORS OR OMISSIONS, OR FOR ANY CONSEQUENCES FROM THE USE OF THE DOCUMENTATION CONTAINED HEREIN.

Samsung Products are not intended for use in medical, life support, critical care, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

This document and all information discussed herein remain the sole and exclusive property of Samsung. All brand names, trademarks and registered trademarks belong to their respective owners. For updates or additional information about Samsung ARTIK™, contact the Samsung ARTIK™ team via the Samsung ARTIK™ website at <a href="https://www.artik.io">www.artik.io</a>.

Copyright © 2016 Samsung Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Samsung Electronics.

