Nobuki TOKURA, Tadao KASAMI and Shukichi FURUTA
Department of Information and Computer Science
Faculty of Engineering Science, Osaka University
1-1 Machikaneyama, Toyonaka 560 Japan.

#### Summary

An IP-schema (Ianov schema with pushdown memory) has one register just as for Ianov schemas, but the finite-state control is augmented by a pushdown memory that can only be used for storing the contents of the register or fetching the contents of the top to the register. An IP(k)-schema is an IP-schema which uses only the first k memory locations of the pushdown memory. Let  $C_{IP(k)}$  (or  $C_{IP}$ ) be the class of IP(k)-schemas (or IP-schemas, respectively). It is shown that  $C_{\mathrm{IP}(0)}$  $\in C_{IP(1)} \subset C_{IP(2)} \subset C_{IP(2)} \subset C_{IP(1)} \subset C_$ and that the strong equivalence problem for the class  $\mathbf{C}_{\mathsf{TP}}$  is decidable. This answers the conjecture by Indermark positively in a stronger form. It is shown that the divergence problem for deBakker-Scott schemas augmented with a memory location M for which only the following two operations are permitted:  $M \leftarrow X$  and X+ M is undecidable. Finally, it is shown that the strong equivalence problem for IP-schemas with some functions specified to be invertible is decidable. Thus, Chandra's result on Ianov schemas with one invertible function is strengthened.

# 1 Introduction

Ianov schemas (I-schemas) are very simple schemas which have only one variable (or one register)[4]. Ischemas have been generalized in several directions. For example, 1) deBakker-Scott schemas (R-schemas) are I-schemas with recursion [10, 1], 2) Luckham-Park-Paterson schemas (LPP-schemas) are schemas with a finite number of registers [8] and 3) IM-schemas are I-schemas with a second variable (or a memory location) that can be used as a memory [5].

The words "memory" and "register" are discriminated here. A register X can store a value and operations such as  $X \leftarrow f(X)$  (assignment) and q(X) (test) are allowed. On the other hand, memory can be used only for storing a value, and operations allowed for a memory M are M  $\leftarrow$  X (store) and X  $\leftarrow$  M (fetch or load).

An IP-schema (Ianov schema with pushdown memory) has one register (called the main register X in the sequel) and a pushdown memory which can be used for storing the contents of X or fetching the contents of the top to X in last-in-first-out order. An IP(k)-schema is an IP-schema which uses only the first K

memory locations of the pushdown memory. By definition, an IP(0)-schema (or an IP(1)-schema) is nothing else than an I-schema (or an IM-schema, respectively). Let  $C_{IP(k)}$  be the class of IP(k)-schemas and let  $C_{IP}$  be the class of IP-schemas. It is shown that  $C_{IP(0)} \neq C_{IP(1)} \in C_{IP(2)} \in C$ 

Indermark conjectured that the strong equivalence problem for IP(1)-schemas is decidable [5]. The main purpose of this paper is to answer his conjecture positively in a much stronger form by showing that the strong equivalence problem for IP-schemas is decidable (Theorem 2).

Both R-schemas and IP-schemas are generalized I-schemas augmented by a pushdown memory. Indermark showed that the class  ${\rm C}_{{\rm IP}(1)}$  of IM-schemas is not translatable into the class  ${\rm C}_{\rm R}$  of R-schemas and vice versa [5]. The result for the class  ${\rm C}_{\rm IP}$  of IP-schemas is that the class  ${\rm C}_{\rm R}$  is not translatable into the class  ${\rm C}_{\rm IP}$  (Theorem 1. b). This is because R-schemas and IP-schemas use a pushdown memory in quite different ways. Indeed, R-schemas use a pushdown memory to remember the sequence of operations to be applied, but IP-schemas store the intermediate values of the main register X with control informations in a pushdown store.

The strong-equivalence problem for free R-schemas is known to be decidable [1], whereas the same problem for R-schemas remains open. Here, we consider another class of (monadic) recursive schemas called Boolean recursive schemas (BR-schemas). A BR-schema is a "right-linear recursive schema" in which a simple predicate symbol may be replaced by a Call statement for a Boolean I-subschema and recursive calls for Boolean subschemas are allowed, where a Boolean subschema is an I-schema with two exits. The class  $C_{
m BR}$  of BR-schemas is a generalization of the class of IB-schemas which is shown by Indermark to be translatable into the class  $^{\mathrm{C}}_{\mathrm{IP}(1)}$  and vice versa [5]. The class  $^{\mathrm{C}}_{\mathrm{BR}}$  is effectively translatable into the class  $C_{\text{TP}}$  (Theorem 3). Thus, the strong-equivalence problem for BR-schemas are decidable, although a BR schema is not necessarily free.

The ability of schemas with both features of R-schemas and IP-schemas may be the next problem. We have a negative result that the divergence problem for

R-schemas augmented with a memory unit M for which only the following two operations are permitted:  $M \leftarrow X$  and  $X \leftarrow M$  is undecidable (Theorem 4).

As another application of IP-schemas, a class of IP-schemas with invertible functions is considered. Chandra investigated the class  $C_{\rm I}$  of IP(0)-schemas with one function specified to be invertible, and showed that the strong equivalence problem and others for those schemas are decidable [2]. His result can be strengthened to the class  $C_{\rm I}$  of IP-schemas for which a subset  $F_{\rm I}$  of function symbols is specified such that for each  $f \in F_{\rm I}$ , there exists an  $f^{-1}$  in  $F_{\rm I}$  with  $\forall x$   $(f(f^{-1}(x)) = f^{-1}(f(x)) = x)$ . Indeed, it can be shown that the class  $C_{\rm I}$  can be translatable into the class  $C_{\rm ID}$  (Theorem 5).

# 2 Definitions and results

The definitions and notations used in the following are Indermark's ones [5] with some necessary modifications.

Let F, Q, N, and  $\{STA, END, PUSH, POP\}$  be disjoint sets, where F is a set of function symbols, Q is a set of predicate (test) symbols and N =  $\{1,2,3,\ldots\}$ .

The set of <u>instructions</u> over these sets is the disjoint union of following sets:

- i)  $\{STA\} \times N$  : START instructions
- ii) N × {END} : STOP instructions
- iii)  $N \times F \times N$  : Assignment instructions
- iv)  $N \times Q \times N \times N$  : Test instructions
- v) N  $\times$  {PUSH}  $\times$  N<sub>m</sub>  $\times$  N : Pushdown instructions
- vi) N × {POP} × N<sup>E‡1</sup> : Popup instructions, where N<sub>E</sub> = {1,2,...,E} (E  $\epsilon$  N) and N<sup>E+1</sup> = N ×...× N (E+1 times). The nonnegative integers occurring in the first component of these instructions are called labels.

A nonempty finite set S of instructions of types described above is called an <u>IP-schema</u> (Ianov schema augmented with a pushdown memory) if and only if S has the following properties:

- 1) S has exactly one start instruction and one or more stop instructions. It is assumed without loss of generality that if (STA, n)  $\epsilon$  S, then n = 1.
- 2) Different instructions have different labels in their first components.
- 5) For each label occurring in an instruction of S, there exists an instruction with the label as the first component.
- 4) All the pushdown instructions and the popup instructions are defined for a fixed E which is called the E-number of the schema S.

An <u>interpretation</u> of F and Q is a pair I = (D,  $\Gamma$ ) where D is a (nonempty) set and  $\Gamma$  is a mapping that gives for each f  $\epsilon$  F a total function  $f^I$ : D  $\rightarrow$  D and for each q  $\epsilon$  Q a total function  $q^I$ : D  $\rightarrow$  {0, 1}. A schema S whose function and test symbols are interpreted by I is called a program P, formally P = (S, I).

The semantics of a program will be given by its effect on the state vector. Let

 $Z = N \times D \times \bigcup_{\substack{j \geq 0 \\ j \geq 0}} \quad (j, (D \times N_E)^j)$  be the set of states. The first component of the state is a label of the next instruction to be executed. The second component is the contents of the program variable (the main register) X. The third component is the contents of the stack pointer J and if the value of J is j, then the  $(D \times N_E) \times \ldots \times (D \times N_E)$  (j times) denotes the contents of the pushdown memory  $M(1)M(2)\ldots M(j)$ . Each memory element M(i) of the pushdown memory can store an element of D in its D-field and an integer e (1  $\leq$  e  $\leq$  E) in its E-field. As explained in the sequel, the D-field is used to save the contents of the main register X and the E-field is used to store finitary control information.

Given an interpretation I, each instruction i except a start or stop instruction defines a state transition function  $\Delta_i: Z \to Z$  as follows:

- 0) A state (n, d, j,  ${}^{d}_{1}$ ,  $e_{1}^{>}$ ,...,  ${}^{d}_{j}$ ,  $e_{j}^{>}$ ) is denoted shortly as z in 1) 4).
- 1) For an assignment instruction  $i = (n, f, n'), \Delta_i$  is given by

$$z \rightarrow (n', f^{I}(d), j, , ..., ).$$

2) For a test instruction  $i = (n, p, n_0, n_1), \Delta_i$  is given by

$$z \rightarrow (n_p I_{(d)}, d, j, < d_1, e_1>, ..., < d_j, e_j>).$$

- 5) In all other cases,  $\Delta$ , is undefined.

Let P = (S, I) be a program. P defines a transition function  $\Delta_{\mathbf{p}}$  : Z  $\rightarrow$  Z defined by

Without loss of generality, the initial state of P is assumed to be  $\mathbf{z}_0$  = (1,  $\mathbf{d}_0$ , 0) unless otherwise stated, where  $\mathbf{d}_0$  represents the initial value of X (or an input value) and  $\mathbf{d}_0$   $\epsilon$  D as defined. In the sequel, 

\*  $\vdash$  z will mean that  $\mathbf{z}_0$   $\vdash$  z. The program P will generate a state sequence (or execution sequence) in Z by iteration of  $\Delta_p$  on  $\mathbf{z}_0$  = (1,  $\mathbf{d}_0$ , 0). Let Comp(S, I) denote the state sequence, that is,  $\mathbf{z}_0$ ,  $\Delta_p(\mathbf{z}_0)$ ,  $\Delta_p^2(\mathbf{z}_0)$ , .... Thus, P = (S, I) computes a partial function  $\mathbf{v}_p$ : D  $\rightarrow$  D as follows:

$$V_p(d_0) = d'$$
 if the state sequence is finite ending with some state 
$$(n, d', j, , \dots, )$$
 such that  $(n, END) \in S$ .

 $V_{D}(d_{O}) = undefined, otherwise,$ 

The definition of V  $_{\rm p}$  is stated for an IP-schema, but V  $_{\rm p}$ : D  $\rightarrow$  D is definable in the same way for schemas of other classes. The following definition is not restricted to IP-schemas.

 $\underline{\text{Definition}}$  Let  $\mathbf{S}_1$  and  $\mathbf{S}_2$  be schemas and  $\mathbf{C}_1$  and  $\mathbf{C}_2$  classes of schemas.

- 1) A schema  $S_1$  is included in a schema  $S_2$  (notation  $S_1 \subset S_2$ ) if for every interpretation I, either both  $V_{(s_1,I)}(d_0)$  and  $V_{(s_2,I)}(d_0)$  are defined with the same value or  $V_{(s_2,I)}$  is undefined.
- 2) A schema  $S_1$  is (<u>strongly</u>) <u>equivalent</u> to  $S_2$  (notation  $S_1 \equiv S_2$ ) if and only if  $S_1 \supset S_2$  and  $S_2 \supset S_1$ .
- 3) A schema S <u>halts</u> if for every interpretation I,  $V_{(s,I)}(d_0)$  is defined.
- 4) A schema S diverges if for every interpretation I,  $V_{(s,I)}(d_0)$  is not defined.
- 5)  $C_1$  is <u>translatable</u> into  $C_2$  if and only if for each  $S \in C_1$ , there is  $S' \in C_2$  such that  $S \equiv S'$ .

Remark In the above definition, the final values of the pushdown memory are of no concern. In this sense, the pushdown memory is used only as a working storage.

If for every interpretation I, the value of the stack pointer J of a schema S does not exceed a constant k, then the schema S is called an  $\underline{IP(k)}$ -schema. Let  $C_{IP}$  and  $C_{IP(k)}$  be the classes of IP-schemas and  $\underline{IP(k)}$ -schemas, respectively. By definition, the class  $C_{IP(0)}$  is identical with the class of I-schemas and the class  $C_{IP(1)}$  is identical with the class of IM-schemas studied by Indermark [5].

A <u>deBakker-Scott</u> schema (or R-schema) is a system of statements of the form [10]:

1) 
$$F_i \leftarrow F_j \circ F_k$$

2) 
$$F_i \leftarrow \underline{if} \quad P_r \quad \underline{then} \quad F_j \quad \underline{else} \quad F_k$$

3) 
$$F_i \leftarrow f_i$$

4)  $F_i \leftarrow \lambda$  (identify function),

where each  $\mathbf{F_i}$  appearing in the system exactly once on the left hand side.  $\mathbf{F_i}$ 's are called function variables. One function variable F is distinguished as the <u>initial symbol</u>, and the schema is regarded as computing the function defined by the F. Let  $\mathbf{C_R}$  be the class of R-schemas.

Indermark stated the next result [5].

Theorem(Indermark) The class of IP(1) schemas is not translatable into the class of R-schemas and vice versa.

Theorem 1 a) 
$$^{C}_{IP(0)} \subsetneq ^{C}_{IP(1)} \subsetneq ^{C}_{IP(2)} \subsetneq \cdots$$
, and for any i,  $^{C}_{IP(i)} \subsetneq ^{C}_{IP}$ .

b) The class of R-schemas ( $C_R$ ) is not translatable into the class of IP-schemas ( $C_{IP}$ ). (The converse is also true from Indermark's theorem.)

This result can be summarized as Fig.1. In this figure, a point denotes an equivalence class which consists of all the schemas equivalent to a schema.



Fig.1 SUMMARY OF RESULTS

Considering the results of Glushkov, Ito and himself [3, 6], Indermark conjectured that the strong-equivalence problem of IP(1)-schemas is decidable [5]. The next result answers his conjecture affirmatively.

Theorem 2 The halting problem and the inclusion problem (therefore, the divergence problem and the strong equivalence problem) for IP-schemas are all decidable.

<u>Definition</u> A (monadic) Boolean Recursive schema (BR-schema) is a finite list of definitional equations:

$$F_{1} \leftarrow \underset{:}{\underline{if}} P_{1} \underset{:}{\underline{then}} \alpha_{1} \underset{!}{\underline{else}} \beta_{1},$$

$$\vdots$$

$$F_{\ell} \leftarrow \underset{:}{\underline{if}} P_{\ell} \underset{!}{\underline{then}} \alpha_{\ell} \underset{!}{\underline{else}} \beta_{\ell},$$

$$G_{1} \leftarrow \underset{:}{\underline{if}} P_{\ell+1} \underset{!}{\underline{then}} \gamma_{1} \underset{!}{\underline{else}} \delta_{1},$$

$$\begin{split} & \mathbf{G_k} \longleftarrow \underbrace{\text{if }}_{\ell+k} \ \underbrace{\text{then }}_{\mathbf{k}} \ \mathbf{\gamma_k} \ \underbrace{\text{else }}_{\mathbf{k}}, \\ \text{where } \mathbf{F_1}, \dots, \ \mathbf{F_\ell}, \ \mathbf{G_1}, \dots, \ \mathbf{G_k} \ \text{are function variables}. \\ \mathbf{P_1}, \dots, \ \mathbf{P_{\ell+k}} \ \text{are in } \{\mathbf{q_1}, \dots, \ \mathbf{q_n}\} \ \mathbf{U} \ \{\mathbf{G_1}, \dots, \ \mathbf{G_k}\}, \\ & \alpha_1, \ \beta_1, \dots, \ \alpha_\ell, \ \beta_\ell \ \text{are strings in } \{\lambda, \ \mathbf{F_1}, \dots, \ \mathbf{F_\ell}\}. \\ & \{\mathbf{f_1}, \dots, \ \mathbf{f_m}\} \ \text{and } \ \mathbf{\gamma_1}, \ \delta_1, \dots, \ \mathbf{\gamma_k}, \ \delta_k \ \text{are strings in} \end{split}$$

 $\{G_1,\ldots,G_k,q_1,\ldots,q_m\}\cdot\{f_1,\ldots,f_m\}^*\cup\{\text{TRUE, FAISE}\}.$  The identify function is denoted by  $\lambda$ .  $(\{f_1,\ldots,f_m\}^*)$  is the set of all finite length strings over  $f_1,\ldots,f_m$  including  $\lambda$ .)

Let  $C_{\rm RR}$  be the class of BR-schemas.

Theorem 3 The class  ${\rm C_{BR}}$  of BR-schemas is effectively translatable into the class  ${\rm C_{IR}}$  of IP-schemas.

We conjecture that the converse is also true. It may be worth to note that a BR-schema is not necessarily free. However, the strong equivalence problem of BR-schemas is decidable by Theorems 2 and 3.

The ability of schemas with both features of R-schemas and IP-schemas is stated in the next theorem.

Theorem 1 The divergence problem for R-schemas augmented with a memory unit M for which only the following two operations are permitted:  $M \leftarrow X$  and  $X \leftarrow M$  is undecidable.

This theorem follows from Theorem 4' that the divergence problem for R-schemas with a reset instruction RESET which stores a constant d into the main register is undecidable.

Let  $C_{\rm I}^{*}$  be the class of IP-schemas with some functions specified to be invertible, where f is invertible if  $\forall x \ f^{-1}(f(x)) = f(f(x)) = x$ . This class contains the class  $C_{\rm T}$  investigated by Chandra [2].

 $\underline{\text{Theorem 5}}$  The class  $\texttt{C}_{\bar{\textbf{I}}}^{\bigstar}$  of IP-schemas with invertible functions is effectively translatable into the class  $\texttt{C}_{\text{TD}}$  of IP-schemas.

Chandra also investigated the class  $C_{\rm c}$  of I-schemas with some functions specified to be commutative and showed that the strong-equivalence problem and others are decidable. The decision problems for IP-schemas with some commutative functions are open.

### 3 Example and proofs

Let  $\Sigma$  be an alphabet. Let  $\Sigma^*$  be the set of finite length strings over  $\Sigma$  including the empty string  $\lambda$ . For two strings  $\mathbf{w}_1$  and  $\mathbf{w}_2 \in \Sigma^*$ , let  $\mathbf{w}_1 > \mathbf{w}_2$  denote that  $\mathbf{w}_2$  is a proper suffix of  $\mathbf{w}_1$ , that is, there exists non-empty string  $\mathbf{w}'$  such that  $\mathbf{w}_1 = \mathbf{w}' \cdot \mathbf{w}_2$ . We write  $\mathbf{w}_1 \geq \mathbf{w}_2$  if  $\mathbf{w}_1 = \mathbf{w}_2$  or  $\mathbf{w}_1 > \mathbf{w}_2$ . For a set A, |A| will denote the number of elements in the set A. For a string  $\mathbf{w}$ ,  $|\mathbf{w}|$  will denote the length of  $\mathbf{w}$ .

Let  $L_A^S = \{n \mid (n, f_i, n') \in S, f_i \in F\}$ . Similarly, let  $L_{PUSH}^S$  and  $L_{POP}^S$  denote the sets of labels of pushdown instructions and popup instructions in S, respectively. Now define  $\#^S = |S| - 1$  (excluding the start instruction),  $\#_A^S = |L_A^S|$  and  $\#_{PUSH}^S = |L_{PUSH}^S|$ . If S is understood, S can be omitted, e.g.  $L_A$  and  $\#_A$ .

Let  $T_{\Sigma}^m$  be the set of m-ary  $\Sigma$ -trees, which are finite rooted trees whose nodes are labeled with elements of  $\Sigma$  and each node has at most m successors. Each node in a tree of  $T_{\Sigma}^m$  can be referred by using a string of  $\{1,\ldots,m\}^*$ . That is, the root is represented by  $\lambda$ . If a string  $\alpha \in \{1,\ldots,m\}^*$  represents a node  $\alpha$ , then a string  $i \cdot \alpha$  represents the i-th successor of the node  $\alpha$ . Let  $\ell(\alpha)$  denote the label of node  $\alpha$ . For a node  $\alpha$  in a tree t, let "the subtree below  $\alpha$ " be the subtree whose nodes are in  $\{\beta \text{ in t } | \beta \geq \alpha\}$ . If a node  $\alpha$  in t has no successors, then the node  $\alpha$  is called a leaf.

- 1)  $d_0 \in H_F$
- 2) if  $f_i$   $\epsilon$  F and t  $\epsilon$  H<sub>F</sub>, then  $f_i$  t  $\epsilon$  H<sub>F</sub>. Consider here an interpretation  $I = (D, \Gamma)$ , where  $D = H_F$  and  $\Gamma$  gives for each f  $\epsilon$  F a total function  $f^I$ :  $H_F \rightarrow H_F$  such that  $f^I(t) = ft$ , t  $\epsilon$  H<sub>F</sub> and  $\Gamma$  gives for each predicate symbol q a total function  $q^I$ :  $H_F \rightarrow \{0, 1\}$ . There is no restriction on the assignments to the predicate symbols. The interpretation I described above is called a <u>Herbrand interpretation</u>. To our present purpose, it suffices to consider the class of Herbrand interpretations only [8, 9]. Thus, we consider Herbrand interpretations unless otherwise stated.

Let  $T_{\{0,1\}}^m$  be the set of <u>infinite</u> m-ary trees with each node labeled with an element of  $\{0,1\}^n=\{0,1\}$   $\times \ldots \times \{0,1\}$  (n times). Each tree to  $T_{\{0,1\}}^m$  represents an interpretation I for a function symbol set  $\{f_1,\ldots,f_m\}$  and a predicate symbol set  $\{q_1,\ldots,q_n\}$ . Let h:  $\{1,\ldots,m\}^* \to \{f_1,\ldots,f_m\}^*$  be a homomorphism such that h(i) =  $f_1$  (i = 1,...,m). In the sequel, the symbol h will be used in this sense. The label  $\ell(\alpha)$  of node  $\alpha$  is

$$(q_1^{\mathsf{I}}(h(\alpha)d_0),\ldots,q_n^{\mathsf{I}}(h(\alpha)d_0)).$$

For a given interpretation I, let  $t_I$  be the tree which represents I, and for a given tree t  $\epsilon$   $T^m_{\{0,1\}}$ n, let  $I_t$  be the interpretation represented by t. For a <u>finite</u> tree t, let I|t denote the finite interpretation I restricted to  $\{h(\alpha)d_0 \mid \alpha \in t\}$ , where " $\alpha \in t$ " denotes that  $\alpha$  is a node of t.

In the sequel, let  $h_0(\alpha)$  denote  $h(\alpha)d_0$  and let  $h_0^{-1}(d)$  be a string  $\alpha$   $\epsilon$  {1,..., m}\* such that d =  $h_0(\alpha)$ .

# Example 1

Consider a program schema S & C<sub>IP(1)</sub>.

S = {(STA, 1), (1, f, 2), (2, p, 4, 3), (3, END), (4, PUSH, 1, 5), (5, g, 6), (6, p, 5, 7), (7, POP, 1, 3)}.

Fig. 2. a represents an interpretation I. The

computation of S with I proceeds as follows:  $(1,d_0,0) \vdash (2,fd_0,0) \vdash (4,fd_0,0) \vdash (5,fd_0,1,fd_0)$  $\vdash$  (6,gfd<sub>0</sub>,1,fd<sub>0</sub>)  $\vdash$  (7,gfd<sub>0</sub>,1,fd<sub>0</sub>)  $\vdash$  (1,fd<sub>0</sub>,0) +(2,ffd<sub>0</sub>,0) + (4,ffd<sub>0</sub>,0) + (5,ffd<sub>0</sub>,1,ffd<sub>0</sub>) \(\(\begin{align\*}
\((6,\text{gffd}\_0,\text{1,ffd}\_0)\) \(\frac{1}{2},\text{gffd}\_0,\text{1,ffd}\_0\)
\(\frac{1}{2},\text{gffd}\_0,\text{1,ffd}\_0\)  $+(6,ggffd_0,1,ffd_0) + (7,ggffd_0,1,ffd_0)$  $+(1,ffd_0,0) + (2,ffd_0,0) + (3,fffd_0,0),$ where the E-field is omitted for simplicity. Thus,  $V_{(s,I)}(d_0) = fffd_0.$ 

The computation of S with the interpretation I can be intuitively visualized as a move on a tree (Fig.2.b)).

The schema S will not halt for an interpretation I' such that  $P^{I'}(g^ifd_0) = 0$  for all  $i \ge 0$ .



Fig. 2 a) A tree representing an interpretation I, b) A computation of S with I.

For an IP schema, the following lemmas hold. <u>Lemma</u> 1. For each state  $(n,d,j,\langle d_1,e_1\rangle,\ldots,\langle d_i,e_i\rangle)$ which occurs in a state sequence Comp(S, I),

$$d_0 \le d_1 \le d_2 \le \dots \le d_n \le d_n$$
 (1)

Proof. For the initial state  $(1,d_0,0)$ , (1) holds. If (1) holds for the k-th state  $(n,d,j,<d_1,e_1>,...,$  $\{d_j,e_j\}$ ) in Comp(S,I), then it can be shown that (1) holds for the (k+1)-st state. For example, if (n,PUSH, e,n')  $\epsilon$  S, then the next state will be (n',d,j+1,<d $_{1}$ ,  $e_1$ >,...,< $d_j$ , $e_j$ >,<d,e>) and (1) holds. Similar arguments hold for other instructions.

By the similar proof method, the next lemma can be shown.

Lemma 2. If 
$$V_{(S,I)}(d_0) = t$$
, then
$$d_1 \leq t \text{ if } j > 0,$$

$$d < t \text{ if } j = 0$$
(2)

for each state  $(n,d,j,\langle d_1,e_1\rangle,\ldots,\langle d_j,e_j\rangle)$  in Comp (s,I).

Let  $Sup(S,I) = \{d \mid (n,d,j,\langle d_1,e_1\rangle,...,\langle d_j,e_j\rangle)\}$  $\varepsilon$  Comp(S,I)}, that is, Sup(S,I) is the set of all the values of the main register X evaluated in the computation of S with an interpretation I.

Lemma 3 If an interpretation I' gives for every predicate symbol q a predicate  $q^{I'}$  such that  $q^{I'}(t) = q^{I}(t)$ for t  $\epsilon$  Sup(S, I), then

$$Comp(S, I) = Comp(S, I').$$

This follows from the fact that an IP-schema can test only the value of the main register X. Remark. Lemma 3 holds for R-schemas too if Sup(S, I) is considered to be the set of all the values evaluated in the computation.

## Proof of Theorem 1. a:

In this paper, it is shown only that  $C_{IR(1)} \subset C_{IR(1)}$  $^{\mathrm{C}}_{\mathrm{IP}(2)}$  by using the following schema S. The rest of the proof of Theorem 1. a can be proven similarly.

This schema is in  $C_{IP(2)}$ . Assume that there exists an IP(1)-schema S' such taht S  $\equiv$  S'. Let I be the following interpretation:

- 1) there exists an integer k such taht  $p^{1}(g^{k}d_{0}) = 1$ and if  $t < g^k d_0$  then  $p^I(t) = 0$ ,
- 2) for each i < k, there exists an integer  $\ell_i$  such that  $p^{I}(f^{l}ig^{i}d_{0}) = 1$  and if  $t < f^{l}ig^{i}d_{0}$ , then  $p^{\perp}(t) = 0$ ,
- 3) for i < k and j <  $\ell_i$ , there exists an integer h<sub>j,1</sub> such that  $p^{I}(g^{h}j,if^{j}g^{i}d_{0}) = 1$ , 4) for at least one  $\bar{i}$  < k,  $\ell_{\bar{i}} > \#_{A}^{S'} \times \text{(the E-number)}$

Clearly,  $V_{(S,I)}(d_0) = g^k d_0$  and  $V_{(S',I)} = g^k d_0$ . If S' does not evaluate  $g^h f^j g^i d_0$  for some i', j' and h such that 0 < i' < k, 0 < j' <  $\ell_i$  and h > 0, there exists an interpretation I' for which

 $V_{(S,I')}(d_0) = \text{undefined but } V_{(S',I')} = g^k d_0.$ Indeed, I' can be chosen to be identical to I except that  $p^{I'}(g^h f^{j'} g^{i'} d_0) = 0$  for all  $h \ge 0$ . Then, by Lemma 3, (3) follows. Therefore, S' should evaluate all the elements of Sup(S,I). Since  $V_{(S',I)}(d_0) =$  $g^{K}d_{0}$ , the contents of the memory location M(1) must be always of the form  $g^1d_0$  (i = 0,..., k) by Lemma 2. Consider the evaluation of  $g^h f^J g^1 d_0$  (h > 0,  $\ell_{\overline{i}} > j > 0$ ). After the evaluation of  $g^n f^j g^i d_0$  (h > 0) for some j, the contents of the register of S' must return to the value of the for  $\underline{m}$   $g^{i}d_{0}$  ( $i \leq \overline{i}$ ) by a POP instruction to evaluate  $g^h f_{\underline{j}}^{\underline{j}} g^{\overline{i}} d_0$  (h > 0) for j' + j. Then, S' should evaluate  $fg^{1}d_{0}$  by the same assignment instruction with the same control information in M(1)because of the selection of  $\ell_{\overline{i}}$ . Thus, the computation of S' repeats itself cyclically thereafter and  $V_{(S',I)}(d_0)$  should be undefined. Hence, a contradiction.  $\begin{array}{lll} \underline{\text{Notation}} & \text{Let } \mathbf{z_1} = (\mathbf{n_1}, \ \mathbf{d^1}, \ \mathbf{j_1}, \ ^{\mathbf{d_1}}, \ \mathbf{e_1}^{>}, \ldots, \ ^{\mathbf{d_j}}, \\ \mathbf{e_{j_1}}^{>}) \text{ and } \mathbf{z_2} = (\mathbf{n_2}, \ \mathbf{d^2}, \ \mathbf{j_2}, \ ^{\mathbf{d'_1}}, \mathbf{e'_1}^{>}, \ldots, \ ^{\mathbf{d'_j}}, \mathbf{e'_{j_2}}^{>})^{1} \end{array}$  $\varepsilon^{j_1}$ Comp(S, I) and  $z_1 \vdash z_2$ .

1)  $z_1 \vdash_d z_2$  means that  $d^1 \ge d$  and  $d^2 \ge d$ ,

- 2)  $z_1 + v_0 + v_0 = v_0$  means that  $d = d^2 = i \cdot d^1$  for some i  $\varepsilon$  {1,...,m}.
- 3)  $z_1 + d_{\Delta} z_2$  means that  $d^1 \ge d > d^2$ .
- 4)  $z_1 \vdash_d^* z_2$  means that  $z_1 = z_2$  or there exist  $z^1$ ,  $z^2$ ,...,  $z^\ell$  such taht  $z_1 = z^1 \vdash_d z^2 \vdash_d \dots \vdash_d z^\ell = z_2$ .

  5)  $\vdash_{\forall d}^* z_2$  means that there exists a state  $z_1$  such

Directly from the definition, we have the following lemma.

Lemma 4 Let

- 1) If  $\sqrt[4]{7}$   $\sqrt[4]{7}$   $\sqrt[4]{7}$  then the state  $z_1$  is reached by executing an assignment instruction (n",  $f_i$ , n)  $\epsilon$  S, and  $d_{\underline{i}} < d \le d'$ ,  $\underline{j}' \ge \underline{j}$  and  $d_{\underline{i}}' = d_{\underline{i}}$  ( $1 \le \underline{i} \le \underline{j}$ ).
- 2) If  $z_1 \mid_{e\Delta} z_2$  for some e (d > e > d'), then  $(n, POP, n', n'') \in S, j > 0 \text{ and } j' = j-1, d' = d_j$

Sup(S, I) may or may not be infinite even if Comp(S, I) is infinite.

Lemma 5 Assume that Sup(S, I) is finite. Then, Comp(S, I) is infinite if and only if a) there exists a state which appears twice in Comp(S, I) or b) there exists a state  $\varepsilon = (n, d, j, d_1, \dots, d_i)$  in Comp(S, I)such that

$$d_{i-1} < d_i = \dots = d_j = d \text{ and } j = i + \#_{PUSH} + 1.$$
 (4)

Proof. We will show only that if there is a state with (4) in Comp(S, I), then Comp(S, I) will be infinite. For the state  $\varepsilon$ , we can find the following states  $\alpha$ ,  $\beta$ ,  $\gamma$  and  $\delta$  in Comp(S, I):

$$\alpha = (n', d, i, \langle d_1, e_1 \rangle, \dots, \langle d_i, e_i \rangle)$$

$$\beta = (n'', d, k, \langle d_1, e_1 \rangle, \dots, \langle d_k, e_k \rangle)$$

$$\gamma = (n'', d, k', \langle d_1, e_1 \rangle, \dots, \langle d_k, e_k \rangle)$$

$$\delta = (n''', d, j-1, \langle d_1, e_1 \rangle, \dots, \langle d_{i-1}, e_{i-1} \rangle)$$

Such that

- 1) α **\** β **\** β **\** β **\** γ **\** δ **\** δ **\** δ
- 2) n', n", n" ε L<sub>PUSH</sub>,
- 3)  $d_1 \leq d_2 \leq \dots \leq d_{i-1} \leq d_i = \dots = d_i = d_i$
- 4)  $i \leq k < k' \leq j-1 = i+\#_{PUSH}$ ,
- 5) for each state in the transition  $\beta \leftarrow_{\hat{d}}^* \gamma$ , its third component is larger than k.

In this case,

$$\begin{array}{l} \alpha \ \mid_{\dot{c}_{1}}^{*} \beta = (n'', \ d, \ k, , \ldots, ) \\ \mid_{\dot{c}_{1}}^{*} \gamma = (n'', \ d, \ k', , \ldots, ) \\ \mid_{\dot{c}_{1}}^{*} (n'', \ d, \ k+2\ell, , \ldots, ) \\ \mid_{\dot{c}_{1}}^{*} \cdots, \end{array}$$

where  $\ell = k'-k$ . Thus, the computation never halts.

It remains to show that  $\alpha$ ,  $\delta$ ,  $\beta$  and  $\gamma$  exist.

- $\alpha$ : There is at least one state such that a) its first component is an element of  $L_{\mbox{\scriptsize PUSH}}$ , b) the second component is d, c) the third component is i for which  $d_{i-1} < d_i = d$  and d)  $\alpha \mid d$   $\epsilon$ . Choose arbitrary one as a.
- $\delta$ : Choose the state (the <u>first</u> state if there are two or more candidates) such that a) and b) are the same as a) and b) of  $\alpha$ , respectively, c) the third component is j-1 and d)  $\alpha \not\models_d^* \delta \not\models_d^* \epsilon$ .
- $\zeta_0$  (i  $\leq \ell < j-1$ ): Choose the <u>last</u> state such that a) and b) are the same as a) and b) of  $\alpha$ , respectively, c) the third component is  $\ell$  and d)  $\alpha \vdash_{d}^{*} \zeta_{\ell} \vdash_{d}^{*} \delta$ , Then.

α ト<sup>\*</sup> ς<sub>i</sub> ト<sup>\*</sup> ς<sub>i+1</sub> ト<sup>\*</sup> ··· ト<sup>\*</sup> ς<sub>j-2</sub> ト<sup>\*</sup> δ, in which there are at least two states with the same label in the first component. It can be verified that for each state in the transition  $\zeta_{\ell} \vdash_{d}^{*} \zeta_{\ell}$ , (i  $\leq \ell < \ell$ ) j-1), the third component is larger than & except the state  $\zeta_{\varrho}$  itself. Thus,  $\beta$  and  $\gamma$  as described above can be chosen from  $\{\alpha, \zeta_i, \zeta_{i+1}, \dots, \zeta_{j-2}, \delta\}$ .

Theorem 1. b The class of R-schemas ( $C_R$ ) is not translatable into the class of IP-schemas  $(C_{TP})$ .

Proof. Consider the following R-schemas  $S_h$ :

S<sub>b</sub>: 
$$F \leftarrow \underline{if} p \underline{then} G \cdot F \cdot f \underline{else} \lambda$$
,  
 $G \leftarrow \underline{if} p \underline{then} G \underline{else} f$ .

$$I(S_b) = \{p^{I}(d_0)p^{I}(fd_0)...p^{I}(f^{\ell}d_0) \mid (S_b, I) \}$$
  
halts and  $\ell \geq |Sup(S_b, I)| \}$ 

It can be easily verified that

$$I(S_b) = \{1^n0^n \mid n \ge 0\} \cdot \{0, 1\}*.$$

On the other hand, an IP-schema with one function symbol f can be simulated by a finite automaton with marks (mfa). Given an IP-schema S, we construct the corresponding mfa M as follows:

| IP-schema S                                               | <u>mfa</u> M                                                                                                                                                                                                               |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (STA, 1)                                                  | q <sub>1</sub> is the initial state.                                                                                                                                                                                       |
| (n, END)                                                  | q is an accepting state.                                                                                                                                                                                                   |
| (n, f, n')                                                | move the head right and go to                                                                                                                                                                                              |
| (n, p, n <sub>0</sub> , n <sub>1</sub> ) (n, PUSH, e, n') | $q_n$ , if the head reads 0, then go to $q_n$ else go to $q_{n_1}$ put a mark e on the square the head points to and go to $q_n$ , (if the number of marks on the square exceeds $\#_{PUSH}$ go to a rejecting state $q_n$ |
| (n, POP, n <sub>1</sub> ,, n <sub>E</sub> , n')           | if there is no mark on the tape then go to q, else move                                                                                                                                                                    |

The head of M corresponds to the main register of S and the input tape for M corresponds to the interpretation for S. If S is in state (n,  $f^id_0$ , j,  $\langle f^{il}d_0$ ,  $e_l\rangle$ , ...,  $\langle f^{ij}d_0$ ,  $e_j\rangle$ ), then M is in state  $q_n$  with the head pointing to the (i+1)-st square from the left end, while marks  $e_l\rangle$ ,...,  $e_l\rangle$ , are placed on the (i<sub>l</sub>+1)-st square if  $i_l=i_{l+1}=\ldots=i_{l}$ . If a square has #PUSH marks or more, then S will not halt by Lemma 5. Thus, the number of marks on each square is bounded. A tape which M accepts represents an interpretation for which the IP-schema halts. Here, it is known [7, 12] that for each mfa, there exists an equivalent finite automaton. Thus,  $I(S_b)$  can not be recognizable by any mfa.

Theorem 2 The halting problem and the inclusion problem (therefore, the divergence problem and the strong equivalence problem) for IP-schemas are all decidable.

Proof. We will show that for given schemas  $S_1$  and  $S_2$ , there exist  $C_1$ ,  $C_2$ , R,  $D_1$  and  $D_2$  which are sets of trees explained below such that

- 1)  $S_1$  halts if and only if  $D_1 = \phi$ ,
- 2)  $S_1 \not\subset S_2$  if and only if  $(C_1 \cap C_2 \cap R) \cup (C_1 \cap D_2) = \phi$ .

Next, we will show that there exist tree automata  $\mathrm{M}_{\mathrm{C}_1}$ ,  $\mathrm{M}_{\mathrm{C}_2}$ ,  $\mathrm{M}_{\mathrm{R}}$ ,  $\mathrm{M}_{\mathrm{D}_1}$  and  $\mathrm{M}_{\mathrm{D}_2}$  which recongnize  $\mathrm{C}_1$ ,  $\mathrm{C}_2$ ,  $\mathrm{R}$ ,  $\mathrm{D}_1$  and  $\mathrm{D}_2$ , respectively. It is known [11] that the sets recognized by tree automata are closed under the Boolean operations and that the emptiness problem is decidable. Thus, the problems are decidable.

Intuitively, each tree in  $C_1 \cap C_2 \cap R$  (if any ) represents an interpretation I and the information on the behavior of  $S_1$  and  $S_2$  for which  $V_{(S_1,I)}(d_0)$  and  $V_{(S_2,I)}(d_0)$  are both defined but  $V_{(S_1,I)}(d_0) \neq V_{(S_2,I)}(d_0)$ . Each tree in  $C_1 \cap D_2$  (if any) represents an interpretation I and the information on the behavior of  $S_1$  and  $S_2$  for which  $(S_1,I)$  will halt but  $(S_2,I)$  will never halt.

Let  $F = \{f_1, \dots, f_m\}$  and  $Q = \{q_1, \dots, q_n\}$  denote the set of function symbols and predicate symbols used in  $S_1$  and  $S_2$ , respectively. Let  $U_{\ell}$  ( $\ell = 1, 2$ ) be the set of functions

 $\begin{array}{c} \textbf{u}^{\&}: \ \textbf{L}_{\#}^{\&} \times \{\textbf{0, 1}\} \ \textbf{U} \ \{(\textbf{1,0})\} \rightarrow \textbf{L}_{POP}^{\&} \ \textbf{U} \ \{\textbf{*,***,}^{\infty}, -\} \\ \text{with } \textbf{L}_{\#}^{\&} = \{\textbf{n} \ | \ (\textbf{n', f_i, n}) \in \textbf{S}_{\&}\}. \ \text{The symbols $\textbf{*, ***,}} \\ & \text{$\sim$ and $-$ will be explained in the sequel.} \ |\textbf{U}_{1}| \ \text{and} \\ |\textbf{U}_{2}| \ \text{are finite by definition.} \ \text{We consider here a set} \\ \text{of trees } \textbf{T}_{\textbf{U}}^{\textbf{m}} \ \text{in place of } \textbf{T}_{\{\textbf{0,1}\}^{\textbf{n}}}^{\textbf{m}}, \ \text{where } \textbf{U} = \{\textbf{0, 1}\}^{\textbf{n}} \\ & \times (\textbf{U}_{1} \ \textbf{U} \ \{\lambda\}) \times (\textbf{U}_{2} \ \textbf{U} \ \{\lambda\}). \ \text{The label $\&(\alpha)$ of node $\alpha$} \\ \text{of a tree in } \textbf{T}_{\textbf{U}}^{\textbf{m}} \ \text{consists of three parts: } \textbf{v}(\alpha) \in \{\textbf{0,1}\}^{\textbf{n}}, \\ \textbf{u}_{\alpha}^{\&} \in \textbf{U}_{1} \ \textbf{U} \ \{\lambda\} \ \text{and } \textbf{u}_{\alpha}^{\&} \in \textbf{U}_{2} \ \textbf{U} \ \{\lambda\}. \ \textbf{v}(\alpha) \ \text{represents an interpretation as in } \textbf{T}_{\{\textbf{0,1}\}^{\textbf{n}}}. \ \text{The auxiliary informa-} \\ \end{array}$ 

tion  $u_{\alpha}^{1}$  and  $u_{\alpha}^{2}$  are used to detect "divergence" in a finite tree

 $C_{\ell}$  ( $\ell$  = 1, 2) is a subset of  $T_{U}$  which is defined by considering the behavior of  $S_{\ell}$ .

<u>Definition</u> For an interpretation I, let  $T_{C}(S_{\ell}, I)$  be

the set of trees t which satisfy the following conditions 1) - 5). And let  $C_{\ell} = \bigcup_{i=1}^{n} T_{C}(S_{\ell}, I)$ .

1)  $(S_{\varrho}, I)$  eventually halts.

2) For each node  $\alpha$  of t,  $v(\alpha) = (q_1^{\mathsf{I}}(h_0(\alpha)), \dots, q_n^{\mathsf{I}}(h_0(\alpha))).$ 

3) Let t be the set of nodes of t which are not leaves. Then,

 $\overset{\sim}{t} \supset \{h_0^{-1}(d) \mid d \in Sup(S_{\ell}, I)\}.$ 

- 4) For each node  $\alpha(\ \ \ \ \ \ \ )$ ,  $u_{\alpha}^{\ell}(n,z)$  must satisfy the following conditions a0) -a2), where n  $\epsilon$  L $_{*}^{\ell}$  and z  $\epsilon$  {0, 1}. Let  $\overline{j}$  = [j = 0 + 0; T + 1].
- a0)  $u_{\alpha}^{\ell}(n, \overline{j}) = -if$  and only if there are no states  $(n, h_0(\alpha), j, <d_1, e_1>, \dots, <d_j, e_j>)$  such that  $(1, d_0, 0) \not\models (n, h_0(\alpha), j, <d_1, e_1>, \dots, <d_j, e_j>)$  in the computation of  $(S_{\ell}, I)$ .
- a2)  $u_{\alpha}^{\ell}(n, \overline{j}) = *** (or *) if and only if in the computation of <math>(S_{\ell}, I)$ ,  $F_{\nabla h_0(\alpha)}^*(n, h_0(\alpha), j, < d_1, e_1 >, \dots, < d_j, e_j >)$   $F_{h_0(\alpha)}^*(n', d', j', < d_1, e_1 >, \dots, < d_j, e_j >),$  where  $(n', END) \in S_{\ell}$  and  $d' = h_0(\alpha)$  (or  $d' > h_0(\alpha)$ , respectively.)
- 5) At the root  $\lambda$ ,  $u_{\lambda}^{\ell}(1, 0) = *** (or *) if and only if$  $<math>\mu^{*}(n, d, j, < d_{1}, e_{1}>, ..., < d_{j}, e_{j}>)$ , where (n, END) $\epsilon S_{\ell}$  and  $d = d_{0}$  (or  $d > d_{0}$ , respectively.)

R is the set of trees t which no node  $\alpha$  such that  $u_{\alpha}^{1}(n, z) = u_{\alpha}^{2}(n', z') =$  \*\* for some n, z, n' and z'. By the definition of  $C_{1}$ ,  $C_{2}$  and R, for an interpretation I,

 $\begin{array}{c} {\rm V_{(s_1,\,I)}(d_0)} = \, {\rm d_1}, \, {\rm V_{(s_2,\,I)}(d_0)} = \, {\rm d_2} \, \, {\rm and} \, \, {\rm d_1} \, \stackrel{1}{\neq} \, {\rm d_2} \\ {\rm if \,\, and \,\, only \,\, if \,\, there \,\, is \,\, a \,\, tree \,\, t \,\, in \,\, {\rm C_1} \, \bigcap \,\, {\rm C_2} \, \bigcap \,\, R \,\, {\rm such} \\ {\rm that \,\, v(\alpha)} = \, ({\rm q_1^I(h_0(\alpha))}, \ldots, \, {\rm q_n^I(h_0(\alpha))}) \,\, \, {\rm for \,\, each \,\, node} \\ {\rm a \,\, in \,\, t}, \, {\rm u_{h_0^-l(d_1)}^l(n, \, z)} = \, \text{*** for \,\, some \,\, n \,\, and} \,\, z \,, \,\, {\rm and} \\ {\rm u_{h_0^-l(d_2)}^l(n',z')} = \, \text{*** for \,\, some} \,\, n' \,\, \, {\rm and} \,\, z' \,. \end{array}$ 

<u>Definition</u> For an interpretation I, let  $T_Df(S_{\ell}, I)$  be the set of trees t which satisfy the following

conditions 1) - 5). And let  $D_{\ell}^{f} = U T_{Df}(S_{\ell}, I)$ .

- 1)  $(S_0, I)$  never halts but  $Sup(S_0, I)$  remains finite.
- 2) Same as 2) in the definition of  $c_{\varrho}$ .
- 3) Same as 3) in the definition of  $c_{\varrho}$ .
- 4) For each node  $\alpha$  (  $\ddagger$   $\lambda$ ),  $u_{\alpha}^{\ell}(n, z)$  must satisfy the following conditions b0) b2), where  $n \in L_{\#}^{\ell}$  and  $\bar{j} = [j = 0 \rightarrow 0; T \rightarrow 1].$
- b0) Same as a0) in the definition of  $C_0$ .
- bl) Same as al) in the definition of  $C_{\varrho}$ .
- b2)  $u_{\alpha}^{\ell}(n, \overline{j}) = \infty$  if and only if in the computation of  $(S_{\varrho}, I)$ , either

$$\begin{array}{l} + \overset{*}{\nabla}h_{0}(\alpha)(n,\ h_{0}(\alpha),\ j,\$$

$$\begin{array}{l} +* \; (n,\; h_0(\alpha),\; j,\; <\! d_1, e_1\!>, \ldots,\; <\! d_j, e_j\!>) \\ +* \; h_0(\alpha)^{(n'},\; d',\; j',\; <\! d_1, e_1\!>, \ldots,\; <\! d_j, e_j\!>) \\ \text{and there exists a } k>j \; \text{such taht} \end{array}$$

$$\label{eq:d'=d_k=d_k+l=...=d_j', j'>k+\#_{PUSH},}$$
 that is, the case of Lemma 5.b.

5) At the root,  $u_{\lambda}^{\ell}(1, 0) = \infty$ .

Next, a tree in  $D^i_{\ell}$  will represent a computation with infinite  $Sup(S_{\ell}, I)$  on the basis of the following Lemmas 6 and 7.

<u>Lemma</u> 6 Assume that Sup(S, I) is infinite. Consider a tree t such that  $\alpha$   $\epsilon$  t if and only if  $h_0(\alpha)$   $\epsilon$  Sup(S, I). The tree t has exactly one infinite path.

Proof. Without loss of generality, assume that there are two infinite paths  $P_1$  and  $P_2$  branching at a node  $\alpha$ . If there is a transition

 $\begin{array}{l} \begin{tabular}{l} & \beta = (n,\,d,\,j,\,< & d_1, e_1>, \ldots, < d_j, e_j>\\ \begin{tabular}{l} & \gamma = (n',d',j',< & d_1, e_1'>, \ldots, < d_j', e_j',>),\\ \end{tabular} \\ & \text{where $h_0^{-1}(d)$ in $P_1$ , $h_0^{-1}(d)>\alpha$; $h_0^{-1}(d')$ in $P_2$ , $h_0^{-1}(d')>\alpha$, then there exists a state $\delta$ such that $\beta \not\models * \delta \not\models * \gamma$ and $\delta = (n'',d'',j'',< d_1'',e_1''>, \ldots, < d_j''',e_j'''>)$ with $d'' \leq h_0(\alpha)$. In this case, $j'' \leq |\alpha| \cdot \#_{PUSH}$ by Lemma 1 and Lemma 5. Thus, there are only finite candidates for such a $\delta$. Therefore, the main register $X$ can change its value from $d$ with $h_0^{-1}(d)$ in $P_1$ and $h_0^{-1}(d)>\alpha$ to $d'$ with $h_0^{-1}(d')$ in $P_2$ and $h_0^{-1}(d')>\alpha$ and vice versa only finite times considering Lemma 5. $a$. Hence one of the paths $P_1$ and $P_2$ must be finite. $a$. } \end{tabular}$ 

<u>Definition</u> For an interpretation I, let  $T_{D^i}(S_{\ell}, I)$  be the set of trees t which satisfy the following conditions 1) - 6). And let  $D^i_{\ell} = U_{T_D^i}(S_{\ell}, I)$ .

- 1)  $(S_0, I)$  never halts and  $Sup(S_0, I)$  is infinite.
- 2) Same as 2) in the definition of  $C_0$ .
- 3) There exists a node  $\alpha_0$  in t which is called a c-node. This node  $\alpha_0$  is on the unique infinite

path of t whose existence is assured by Lemma 6. If d  $\epsilon$  Sup(S<sub> $\ell$ </sub>, I) with d  $\ngeq$  h<sub>0</sub>( $\alpha$ <sub>0</sub>), then  $\alpha$  = h<sub>0</sub>-1(t)  $\epsilon$  t and  $\alpha$  is not a leaf. The node  $\alpha$ <sub>0</sub> may or may not be a leaf.

- 4) For each node  $\alpha$  (  $\ddagger$   $\lambda$ ),  $u_{\alpha}^{\ell}(n, z)$  must satisfy the following condition c0)- c2), where  $n \in L_{*}^{\ell}$  and  $\overline{J} = [j = 0 \rightarrow 0; T \rightarrow 1].$
- c0) Same as a0) in the definition of  $C_{\ell}$ , except that for each node  $\beta$  with  $\beta > \alpha_{0}$ ,  $u_{\beta}^{\ell}$  is  $\lambda$ .
- cl) Same as al) in the definition of  $C_0$ .
- c2)  $u_{\alpha}^{\ell}(n, \overline{j}) = \infty$  if and only if in the computation of  $(S_{\ell}, I)$ , there is no state  $\delta = (n', d', j', d', e'_1, e'_1,$
- 5) At the root,  $u_{\lambda}^{\ell}(1, 0) = \infty$ .
- 6) There is at least one node  $\beta_0$  such that  $\beta_0 < \alpha_0$ ,  $v(\alpha_0) = v(\beta_0)$  and  $u_{\alpha_0}^{\ell} = u_{\beta_0}^{\ell}$ .

<u>Lemma</u> 7 If  $Sup(S_{\ell}, I)$  is infinite, then there exists a tree in  $D_{\ell}^{i}$ . Conversely, there exists a computation with infinite  $Sup(S_{\ell}, I)$  for a tree in  $D_{\ell}^{i}$ .

Proof. The first part may be direct by definition. The condition 6) can be satisfied because {0, 1}^n  $\times (U_1 \cup \{\lambda\}) \times (U_2 \cup \{\lambda\}) \text{ is finite.} \text{ The last part:}$  Let t' be a subtree below the node  $\beta_0$  whose existence is assured by condition 6). Define  $\Gamma = \{\gamma \mid \gamma \beta_0 \in \text{t'}\}$ . We write  $\alpha_0 = \gamma_0 \beta_0 \ (\gamma_0 \neq \lambda)$ . Now an interpretation I' is defined from the label  $v(\alpha)$  of t as follows:

a) If  $\alpha \in t$ , then  $(q_1^{I'}(h_0(\alpha)), \ldots, q_n^{I'}(h_0(\alpha))) = v(\alpha)$ .

b) For  $\gamma \in \Gamma$  and k > 0,  $(q_1^{I'}(h_0(\gamma\gamma_0^k\beta_0)), \ldots, q_n^{I'}(h_0(\gamma\gamma_0^k\beta_0))) = v(\gamma\beta_0).$  Then,  $Sup(S_{\ell}, I')$  will be infinite, because for an  $n \in L_{\#}^{\ell}$ ,  $u_{\beta_0}^{\ell}(n, \overline{j}) = \infty$ , the computation  $(S_{\ell}, I')$  will proceed as follows:

$$F^* (n, h_0(\beta_0), j, , ..., )$$

$$F^* (n, h_0(\gamma_0\beta_0), j', , ..., )$$

$$F^* (n, h_0(\gamma_0^2\beta_0), j'', , ..., )$$

$$F^* ...$$

which never halts.

Now let us explain the construction of tree automaton  $M_{C_1}$ . Other automata can be constructed similarly. In the sequel, it may not be necessary to distinguish between  $S_1$  and  $S_2$ . Thus,  $C_{\ell}$ ,  $D_{\ell}^i$ ,  $D_{\ell}^f$ ,  $u_{\alpha}^{\ell}$ ,  $S_{\ell}$ ,  $L_{*}^{\ell}$  and  $L_{POP}^{\ell}$  will be simply written as C, D<sup>i</sup>,  $D_{\ell}^f$ ,  $u_{\alpha}$ , S,  $L_{*}$  and  $L_{POP}$ , respectively.

A point in the construction of  $M_{\mathbb{C}}$  is that the check of condition 4 in the definition of C can be done by examining the consistency of the label  $u_{\alpha}$  at node  $\alpha$  and the labels  $u_{1}$ ,...,  $u_{m\alpha}$  at the successors

of node  $\alpha.$  Thus,  $\mbox{M}_{\mbox{\scriptsize C}}$  starts the examinination from the leaves.

# Description of MC

- A)  ${\rm M_{\tilde C}}$  places its heads with status "busy" on all the leaves of the given tree t. Each head is in status "busy" or in status "ready".
- B) When a head is on a leaf  $\alpha$ , if  $u_{\alpha}(n, z) = -$  for every n and z, then the head will be in status "ready", otherwise the tree t is rejected. (This examines the conditions 1 and 4. a0.)
- C) For a node  $\alpha$  (  $\ddagger$   $\lambda$ ) which has successors, if there is a head with status "ready" for every successor of node  $\alpha$ , then these heads will be removed and a new head with status "busy" will be placed on the node  $\alpha$ .  $M_C$  proceeds as follows:
- C.1) For each (n, z) with  $u_{\alpha}(n, z) \ddagger -$ , compute  $w_{\alpha}(n, z)$ , where the function  $w_{\alpha}$  is defined below by using an auxiliary function  $\overline{w}_{\alpha}(n, z, B, \omega)$ . If for every (n, z) with  $u_{\alpha}(n, z) \ddagger -$ ,  $u_{\alpha}(n, z) = w_{\alpha}(n, z)$  then go to step C.2, otherwise reject the tree t.

 $\overline{\mathbf{w}}_{\alpha}(\mathbf{n}, \mathbf{z}, \mathbf{B}, \omega)$  is expressed by a nested conditional expression, where B and  $\omega$  are used to detect the looping on a basis of Lemma 5, that is, B is used to detect the repeated occurences of a state and  $\omega$   $\epsilon$  $\{1,\ldots,E\}$ \* is used to detect the case of Lemma 5. b. The  $\overline{w}_{\alpha}(n, z, B, \omega)$  described here can be equally used for  $M_{\text{D}}f$ . In the definition,  $v_{i}(\alpha)$  denotes the i-th component of  $v(\alpha)$ , and B' denotes B  $\cup$  {(n,  $\omega$ )}. If  $\omega = \omega_1 \dots \omega_k$ ,  $\omega_i \in \{1, \dots, E\}$ , then  $TOP(\omega) = \omega_k$ ,  $POP(\omega) = \omega_1 \cdots \omega_{k-1}$  and  $\omega_e = \omega_1 \cdots \omega_k e$ .  $\mathbf{w}_{\alpha}(\mathbf{n}, \mathbf{z}) = \overline{\mathbf{w}}_{\alpha}(\mathbf{n}, \mathbf{z}, \phi, \lambda).$  $\overline{\mathbf{w}}_{\alpha}(\mathbf{n}, \mathbf{z}, \mathbf{B}, \omega) =$ [ (n, ω) ε B |ω| > #<sub>PUSH</sub> → ∞;  $(n, q_i, n_0, n_1) \in S \rightarrow \overline{w}_{\alpha}(n_{v_i(\alpha)}, z, B', \omega);$ (n, f, n') ε S [ $\omega \neq \lambda$  or  $z = 1 \rightarrow$ [Comment: In this bracket, s will denote  $u_{i\alpha}(n', 1).$ s  $\epsilon$  L<sub>POP</sub> & (s, POP, n<sub>1</sub>,...,n<sub>E</sub>,n')  $\epsilon$  S  $\rightarrow$  $[\omega \neq \lambda \rightarrow \overline{w}_{\alpha}(n_{TOP(\omega)}, z, B', POP(\omega));$  $\omega = \lambda \rightarrow s$ ];  $s = * or \infty \rightarrow s;$ → \*; s = -→ undefined];  $\omega = \lambda \& z = 0 \rightarrow$ [Comment: In this bracket, s will denote  $u_{i\alpha}(n', 0).$  $s = * or \infty \rightarrow s;$ 

This computation always halts by the use of B and  $\omega$ . Here, (n,  $\omega$ )  $\epsilon$  B with  $\omega$  =  $\omega_1 \ldots \omega_k$ ,  $\omega_i$   $\epsilon$  {1,..., E} means that for an integer j,

 $\begin{array}{l} | ^{\#} \text{ (n,d,j+k,<d_1,e_1>,...,<d_j,e_j>,<d,} \omega_1>,...,<d,} \omega_k>) \\ | ^{\#} \text{ (n,d,j+k,<d_1,e_1>,...,<d_j,e_j>,<d,} \omega_1>,...,<d,} \omega_k>), \\ \text{where } \mathbf{h_0}(\alpha) = \mathbf{d} > \mathbf{d}, \text{ and that S enters a loop.} \\ \text{In the same way, } |\omega| > \#_{\text{PUSH}} \text{ means that for a state n} \\ \text{and an integer j,} \end{array}$ 

 $\begin{array}{l} \rule{0mm}{2.5ex} \rule[-2pt]{0mm}{4mm} + (n, h_0(\alpha), j + |\omega|, < d_1, e_1 > \dots, < d_{j+|\omega|}, e_{j+|\omega|} >), \\ where \ d_j < h_0(\alpha) = d_{j+1} = \dots = d_{j+|\omega|} \ and \ that \ S \\ enters \ a \ loop \ by \ Lemma \ 5. \ b. \end{array}$ 

- C.2) In parallel with C.1,  $M_{C}$  examines whether there is an (n, z) such taht  $u_{i\alpha}(n, z) \neq -$  but  $u_{i\alpha}(n, z)$  is never referred in the computation of  $w_{\alpha}(n', z')$  for any (n', z'). If there is such an (n, z), then the tree is rejected (Condition a0). Otherwise, the status of the head pointing to the node  $\alpha$  will be changed to "ready", and Step C is repeated for other nodes to be examined if any. If all the node except the root are examined, then go to D.
- D) At the root  $\lambda$ , if  $u_{\lambda}(1, 0) = w_{\lambda}(1, 0) = *$  or \*\*, then the tree t is accepted; otherwise t is rejected.

By the construction, it may be clear that  $\mathbf{M}_{\widehat{\mathbf{C}}}$  recognizes C.

Remarks. The set D<sup>f</sup> can be recognized in a similar way as C by replacing " $u_{\lambda}(1, 0) = *$  or \*\*" by " $u_{\lambda}(1, 0) = \infty$ " in the step D. The set D<sup>f</sup> also can be recognized similarly with some modifications, where it is not necessary to examine the nodes  $\beta$  for which  $u_{\beta}$  is  $\lambda$ , but condition 6) must be examined. The set R can be easily recognized.

Theorem 3 The class of  $C_{BR}$  of BR-schemas is effectively translatable into the class  $C_{IP}$  of IP-schemas. Sketch of proof. For a given BR-schema S, we can construct an equivalent IP-schema S'. To implement the recursive calls by using the pushdown memory of S', each occurrence of symbols  $G_1, \ldots, G_k$  in the right hand side of the definitional equations of S' has a unique identification number between 1 and E. If a call with the identication number e to a Boolean subschema  $G_i$  is to be executed, S' will push the content of the main register X and the number e and go to the

subschema  $G_1$ . The subschema  $G_1$  has two exits: True and False. If a return from the  $G_1$  is to be executed through the exit True (or False), S' will execute a popup instruction (n, POP,  $n_1$ ,  $n_2$ ,...,  $n_E$ , n') whose  $n_e$  is the label of the instruction to be executed next when the answer of the Boolean subschema called by a call with the identication number e is True (or False). This is the essense of the construction.

Theorem 4' The divergence problem for R-schemas with a reset instruction RESET which stores a constant d into the main register is undecidable.

Proof. The problem is reduced to the Post correspondence problem. Let

$$\begin{split} \mathbf{P} &= \{(\alpha_1, \ \beta_1), \dots, (\alpha_n, \ \beta_n)\}, \ \alpha_i, \ \beta_i \ \epsilon \ \{0, 1\}^* - \lambda. \\ \text{Given P, consider a schema S}_p \ \text{in Fig.3.} \quad \mathbf{F}_\beta \ \text{can be} \\ \text{obtained from F}_\alpha \ \text{by replacing "call F}_\alpha \text{" with "call F}_\beta \text{"} \\ \text{and by replacing "call G}_{\alpha_i} \text{" with "call G}_{\beta_i} \text{". B is an} \\ (n+1)\text{-way switch. In Fig.3, G}_{\alpha_1} \ \text{is shown as a} \\ \text{representative and others are similar to G}_{\alpha_1}. \end{split}$$

By construction, the values of the main register X at point A and at point C in the main schema are the same. Assume that the control reaches to the point B under an interpretation I. Then, the following relation (5) holds.

Let m be the least positive integer such that  $B(f^{m+1}d) = n + 1$   $B(f^{j}d) = i(j), j \le m, i(j) < n$ 

and let  $b_{\ell} \in \{0, 1\}$  denote the value  $P^{I}(f^{\ell}f^{m+1}d)$ . Let L be the least integer for which  $q^{I}(f^{L}f^{m+1}d) = 1$ . Then,

 $b_{L-1}b_{L-2}\cdots b_2b_1 = \alpha_{i(1)}\cdots \alpha_{i(m)}$ . (5) If the computation starts from the point C with the initial value d and reaches to the point D, then under the interpretation I,

 $b_{L-1}b_{L-2}\cdots b_2b_1=\beta_{i(1)}\cdots\beta_{i(m)}. \tag{6}$  From (5) and (6), S halts under an interpretation I if and only if there exists an index sequence i(1),..., i(m) such that

 $\alpha_{\mathtt{i}(\mathtt{l})}\cdots\alpha_{\mathtt{i}(\mathtt{m})}=\beta_{\mathtt{i}(\mathtt{l})}\cdots\beta_{\mathtt{i}(\mathtt{m})}.$  Thus, if the divergence problem is decidable, then the Post correspondence problem is decidable. This is a contradiction.

Remark. Theorem 4 directly follows from Theorem 4' because the same arguments will do by replacing the first RESET by M  $\leftarrow$  X and the second RESET by X  $\leftarrow$  M in the main schema. By modifying the proof slightly, it can be shown that the convergence problem is undecidable.

Theorem 5 The class of IP-schemas with invertible functions ( $C_{\rm I}^{*}$ ) is effectively translatable into the class of IP-schemas ( $C_{\rm IP}$ ).

Proof. For simplicity, we consider an IP<sub>0</sub>-schema S with invertible functions. (The general case can be proven by allowing additional control information.)



Fig.3 S<sub>p</sub>, where  $\alpha_1 = a_{11}a_{12} \cdots a_{1e}$ , and  $\bar{a} = 1-a$ .

Let  $\{f_1,\dots,f_\ell,\,f_1^{-1},\dots,\,f_\ell^{-1},\,f_{\ell+1},\dots,\,f_m\}$  be the set of function symbols of S, where  $f_i$  has no inverse for  $\ell$  < i < m. Let  $F_I = \{f_1,\dots,f_\ell,\,f_1^{-1},\dots,\,f_\ell^{-1}\}$ . In the following, a construction of an IP-schema S' such that S  $\equiv$  S' is shown. In the next definition of S', the label of instructions of S' are elements of N  $\times$   $F_I \cup \{\lambda,\, *\}$  and an element of  $F_I \cup \{\lambda\}$  is stored in each E-field of the pushdown memory of S'. This is deviated from the original definition of IP-schemas, but this can be easily fitted by encoding with elements of N.

$$\underline{S}$$
 (STA, 1) (STA, <1,  $\lambda$ >) (n, END) (, END), e  $\epsilon$   $F_I$  U { $\lambda$ } (n,  $f_i$ , n'),  $f_i$   $\epsilon$   $F_I$  (, PUSH, e, ), where e  $\epsilon$  ({ $\lambda$ } U  $F$  - { $f_i^{-1}$ }) (,  $f_i$ , f\_i>) (f\_i^{-1}>, POP, f\_i>, ..., f\_i^{-1}>, \lambda>, -), where "-" is a don't care. (n,  $f_i$ , n'),  $f_i$  \ \ F\_I (,  $f_i$ , \lambda>), where e  $\epsilon$   $F_I$  U { $\lambda$ }. (,  $f_i$ , 0,e>, 1,e>), where e  $\epsilon$   $F_I$  U { $\lambda$ }.

S' simulates S in the following way:

1) If S has a value w in X, then S' has the reduced form  $\bar{w}$  in the main register X' of S' which is obtained from w by successive reductions  $f_i f_i^{-1} = f_i^{-1} f_i = \text{identity.}$ 

Indeed, the next example may clarify the intuitive notion used in the construction of S'.

Let  $f_i \bar{t}$  be not reducible.

| S  | Х               | s'               | х' | pushdown memory of S' |
|----|-----------------|------------------|----|-----------------------|
| n  | t               | <n, e=""></n,>   | ŧ  | ω                     |
| n' | fit             | <n, *=""></n,>   | ŧ  | ω•< <b>τ</b> , e>     |
|    | _               |                  |    | ω•< <b>t</b> , e>     |
| n" | $f_i^{-1}f_i$ t | <n", e=""></n",> | ŧ  | ω                     |

2) If S has a value ft with f  $\mbox{\rlap/supple} \mbox{\rlap/supple} \mbox{\rlap/supple$ 

#### References

- E.Ashcroft, Z.Manna and A.Pnueli, "Decidable properties of monadic functional schemas," JACM, vol.20, pp.489-499, 1973.
- A.K.Chandra, "On the decision problems of program schemas with commutative and invertible functions," Conf. Rec. of ACM Symp. on Principles of Prog. lang. pp.235-242, 1973.
- V.Glushkov, "Automata theory and formal microprogram transformations," Kibernetika vol.1, pp.1-9, 1965.
- 4. I.Ianov, "The logical schemas of algorithms," English translation in <u>Problems of Cybernetics</u>, vol.1, pp.82-140, Pergamon Press, 1960.
- K. Indermark, "On Ianov schemas with one memory location," in Lecture Notes in Computer Science 2, G.Goos and J.Hartmanis(eds.), pp.284-293, Springer-Verlag, 1973.
- T.Ito, "A theory of formal microprograms," Summer School, St. Raphael 1971.
- R.Kosaraju, "Finite state automata with markers," 4th Princeton Conf. on Inf. Sci. and Systems, p.380, 1970.
- D.C.Luckham, D.M.R.Park and M.S.Paterson, "On formalized computer programs," JCSS, vol.4, pp.220-249, 1970.
- Z.Manna, "Program Schemas," in Currents in the theory of computing, A.V.Aho(ed.), Prentice-Hall, 1973.
- M.S.Paterson "Decision Problems in Computational models," SIGPLAN Notices, vol.7, pp.74-82, 1972.
- 11. J.W.Thatcher and J.B.Wright, "Generalized Finite Automata Theory with an Application to a Decision "roblem of Second-Order Logic," Math. Syst. Theory vol.2, pp.57-81, 1968.
- 12. N. Tokura and T. Kasami, "Automata with labelled tree inputs," Trans. IECE, Japan, vol.57-D, pp. 353-360, 1974.