# Ground Temporal Logic: A Logic for Hardware Verification

David Cyrluk<sup>1\*</sup> and Paliath Narendran<sup>2</sup> \*\*

Abstract. We present a new temporal logic, GTL, appropriate for specifying properties of hardware at the register transfer level. We argue that this logic represents an improvement over model checking for some natural hardware verification problems. We show that the validity problem for this logic is  $\Pi_1^1$  complete. We then identify a fragment of the logic that is decidable. We show that in this fragment we are still able to encode many interesting problems, including the correctness of pipelined microprocessors.

#### 1 Introduction

Temporal logic is a natural logic for hardware verification. Specifically model checking for various propositional temporal logics has proven to be a very practical tool for the fully automatic verification of many hardware circuits and finite state protocols. However these approaches suffer from various drawbacks.

One such drawback is the requirement that hardware implementations be carried out to the bit-level. This can lead to the state explosion problem as the number of states can increase exponentially with the number of bits in the implementation. It also necessitates a bit-level description of alus and adders. To deal with this problem current research relies on tools such as BDD's to encode a large number of states into a small representation [2, 5, 4]. [7] makes use of abstractions to significantly reduce the state space that needs to be explored.

However, the correctness argument for many of these circuits does not depend on a bit-level description of the circuit but only on a RTL description of the circuit. In such cases the correct abstraction is to abstract away from the bit-level using uninterpreted function symbols. Thus, perhaps, a first order temporal logic might be more appropriate for this type of hardware verification. The main drawback with using a full first-order temporal logic is that the validity problem now becomes incomplete, thus making automatic verification impossible.

<sup>\*</sup> This research was partially supported by SRI International, DARPA contract NAG2-703, and NSF grants CCR-8917606, CCR-8915663.

<sup>\*\*</sup> Much of this research was done while a visiting scientist at SRI International.

We thus propose a Ground Temporal Logic (GTL) that falls in between first-order and propositional temporal logic. To make this logic more expressive than propositional temporal logic we need to add a new *Next* temporal operator that operates on terms instead of on formulas. This allows us to relate successive states using uninterpreted functions without having to use quantified variables, and thus a first-order logic. For example, a typical statement one would want to encode is: In the next state the value of C becomes f(C). In a first order temporal logic this would be encoded as  $\forall x: C = x \supset \bigcirc(C = f(x))$ , but in GTL, this could be more naturally stated without quantifiers:  $\circ(C) = f(C)$ .

Unfortunately this ground temporal logic is as undecidable as the full first-order logic. We identify a fragment of this logic that is straightforwardly decidable and yet still suitable for hardware verification. This fragment is expressive enough to express the correctness of the RSRE counter [8] verified using the interactive theorem prover, HOL. This example first motivated the definition of our language. On the one hand, we believed that the model-checking techniques associated with propositional temporal logic were more appropriate in verifying the correctness of the counter than theorem proving. On the other hand, by using a theorem prover we were able to abstract away from a bit-level description of the counter and thus obtain a more concise proof of correctness, that is independent of the size of the counter.

Our fragment is also expressive enough to express the correctness of the pipelined ALU circuit that has become a benchmark in the model checking community [7, 5, 4]. A goal of the model checking community is to find techniques that allow them to effectively verify the pipelined ALU with increasingly larger datapaths and register file. Our logic lets us verify the pipelined ALU once and for all for arbitrarily large datapaths and register file and for an arbitrary number of alu instructions. The cost we incur is that our fragment is much less temporally expressive than the decidable propositional temporal logics.

Using theorem proving techniques we have in the past verified several microprocessors such as Saxe's pipeline [20, 10]. We are currently verifying a more realistic microprocessor—a Verilog model of a much simplified MIPS R3000 processor. The correctness of these circuits is also expressible in our decidable fragment. In the future we can make use of this fragment by either implementing the fragment independently or by integrating it into a theorem proving environment.

The paper is organized as follows. Section 2 presents *GTL*. Section 3 gives a proof of the incompleteness of the logic. In section 4 we present a decidable fragment. In section 5 we extend this fragment so that various interesting verification problems can be described in it. Section 6 shows how to enode aspects of microprocessor verification in our logic. The final section presents conclusions and future work.

# 2 Ground Temporal Logic

In this section we give the syntax and semantics of the first-order temporal language we will be using. We follow the presentation of Kröger [14].

#### 2.1 Syntax

Given a first order language, FOL, consisting of function symbols, constants (0ary function symbols), predicate symbols, equality, but no variables, we define the language GTL as follows.

The alphabet of GTL is the alphabet of FOL along with  $\bigcirc$ ,  $\circ$ ,  $\square$ , and a set of state variables,  $V_s$ , whose values can change with time. There are no global variables.

The terms of GTL are defined inductively. Every state variable is a term. If f is an *n*-ary function symbol and  $t_1, \ldots, t_n$  are terms then  $f(t_1, \ldots, t_n)$  is a term. If t is a term then so is  $\circ t$ .

The atomic formulas of GTL are defined as follows:

If p is an n-ary predicate symbol and  $t_1, \ldots, t_n$  are terms then  $p(t_1, \ldots, t_n)$ is an atomic formula.

Formulas of GTL are defined inductively. Every atomic formula is a formula. If A and B are formulas then so are  $\neg A, A \land B, \bigcirc A$ , and  $\square A$ . The language of GTL is the smallest language generated by these rules.

Note that this language is the quantifier free, ground version of the language of First Order Temporal Logic as presented in [14] with the addition of our o operator.

#### 2.2 Semantics

Closely following the presentation in [14] we define the semantics of GTL.

We define a model  $\mathbf{K} = (\mathbf{S}, \mathbf{W})$  for GTL as follows.

S is a model for the first-order language FOL. S consists of a non-empty universe |S|, an n-ary function  $S(f): |S|^n \to |S|$  for every n-ary function symbol f, and an n-ary relation  $S(p) \subset |S|^n$  for every n-ary predicate symbol p other than = .

 $\mathbf{W} = \{\eta_0, \eta_1, \ldots\}$  is an infinite sequence of state variable valuations (states):  $\eta_i:V_s\to |\mathbf{S}|$ .

We define two evaluation functions:  $\mathbf{S}_{t}^{(\eta_{i})}$ :  $terms \rightarrow |\mathbf{S}|$ , and  $\mathbf{S}_{a}^{(\eta_{i})}$ :  $atomic\ formulas \rightarrow \{\mathbf{f}, \mathbf{t}\}$ .

 $-\mathbf{S}_t^{(\eta_i)}(a) = \eta_i(a) \text{ for state variable } a.$   $-\mathbf{S}_t^{(\eta_i)}(f(t_1,\ldots,t_n)) = \mathbf{S}(f)(\mathbf{S}_t^{(\eta_i)}(t_1),\ldots,\mathbf{S}_t^{(\eta_i)}(t_n)), \text{ for } f \text{ other than } \circ.$   $-\mathbf{S}_t^{(\eta_i)}(\circ t) = \mathbf{S}_t^{(\eta_{i+1})}(t)$ 

 $-\mathbf{S}_a^{(\eta_i)}(p(t_1,\ldots,t_n)) = \mathbf{t} \text{ iff } (\mathbf{S}_t^{(\eta_i)}(t_1),\ldots,\mathbf{S}_t^{(\eta_i)}(t_n)) \in \mathbf{S}(p) \text{ for } p \text{ other than}$ 

 $-\mathbf{S}_{0}^{(\eta_{i})}(t_{1}=t_{2})=\mathbf{t} \text{ iff } \mathbf{S}_{*}^{(\eta_{i})}(t_{1}) \stackrel{=}{\underset{1}{\text{s.s.}}} \mathbf{S}_{*}^{(\eta_{i})}(t_{2}).$ 

We now define the truth value function  $K_i$ : formulas  $\rightarrow \{f, t\}$  for every  $i \geq 0$ .

-  $\mathbf{K}_i(A) = \mathbf{S}_a^{(\eta_i)}(A)$  for atomic formula A.

- $-\mathbf{K}_i(\neg A) = \mathbf{t} \text{ iff } \mathbf{K}_i(A) = \mathbf{f}.$
- $\mathbf{K}_i(A \wedge B) = \mathbf{t}$  iff  $\mathbf{K}_i(A) = \mathbf{t}$  and  $\mathbf{K}_i(B) = \mathbf{t}$ .
- $-\mathbf{K}_{i}(\bigcirc A) = \mathbf{t} \text{ iff } \mathbf{K}_{i+1}(A) = \mathbf{t}.$
- $-\mathbf{K}_{i}(\Box A) = \mathbf{t} \text{ iff } \mathbf{K}_{j}(A) = \mathbf{t} \text{ for every } j \geq i.$

**Definition.** A formula A of GTL is valid in the model K if  $K_i(A) = t$  for every  $i \geq 0$ . A is valid iff A is valid in every model K. A is satisfiable iff A is valid in some model K.

An alternate method for giving the semantics of the language is to divide the set of function symbols and constants into rigid and flexible sets. The approach we have taken uses  $V_s$  as the set of flexible constants. Allowing a set of flexible non-constant function symbols does not make the language more expressive.

# 3 Undecidability of Ground Temporal Logic

The logic presented in Section 2 is the simplest and in some way the smallest extension to propositional temporal logic that makes the problem of determining validity undecidable.

This is captured in the following theorem:

**Theorem.** The Validity Problem of GTL is  $\Pi_1^1$ -complete.

*Proof.* The validity of a formula, A in GTL, can be stated as:  $\forall \mathbf{K} \forall i (\mathbf{K_i}(A) = \mathbf{t})$ , which is a  $\Pi_1^1$  sentence. Thus the validity is in  $\Pi_1^1$ .

That the validity problem is  $\Pi_1^1$ -hard is proven by using a reduction from the recurrence problem for a two-counter machine [9].

Although this is a discouraging result, it provides useful guidance in developing logics that are both expressive and can be automated; we have an upper bound on how expressive such a logic can be. The rest of this paper presents a fragment of *GTL* that can both express interesting properties of hardware and be decided.

# 4 A Decidable Fragment

We now present a fragment of GTL that is decidable. While this fragment is very simple, we illustrate its usefulness by encoding the correctness of a simple counter in it. In later sections we will extend this fragment to make it more useful until we eventually are able to express the correctness of a simple microprocessor.

GTL was motivated by a desire to combine the best features of model-checking and theorem proving into one logic. The algorithms from model-checking yields relatively efficient decision procedures that allow the automatic verification of hardware circuits. Theorem proving allows the verifier to abstract away from some of the bit-level details that are irrelevant for the proof of correctness, but is in general undecidable and requires a large amount of human effort.

By adding uninterpreted function symbols to a propositional temporal logic, we are trying to make use of the most natural type of abstraction, but still do something similar to model-checking.

The model checking problem is, given a model  $\mathcal{M}$  and a specification S, to determine whether:

$$\mathcal{M} \models S$$

is true.

In propositional temporal logic  $\mathcal{M}$  is a finite Kripke structure, and S is a propositional temporal formula.

In GTL M may or may not be a finite Kripke structure. It would be if the interpretations of the uninterpreted function symbols were functions with a finite domain and range. For example, in Figure 1, a possible interpretation for the *inc* function would be *plus one mod four*, yielding a 4-bit counter. In this case the model-checking problem for GTL would reduce to that of a propositional temporal logic.

However, in some cases there are no finite models or, more importantly, we want to verify that all models satisfy the specification S. Thus, instead of model checking we want to determine the validity of formulas of the form

$$I \supset S$$
 (1)

where I is a GTL formula defining an implementation, and S is as before, a GTL formula.

GTL has been designed so as to be able to encode transition systems. The use of the  $\circ$  operator allows the encoding of a next-state relation. If we restrict I to only those formulas that encode transition systems, and S to properties of the system that can be checked by exploring fixed length paths, then the validity problem for the formulas of the form in equation 1 is decidable. Note that I is not capable of stating an initial state for the transition system. This is crucial for our decidability argument. Note also that the restrictions that S refer only to fixed length paths is similar to the restrictions explored in a propositional temporal logic in [3].

Before giving details we illustrate this with an example. The transition from the Inc1 state to the Fetch state in Figure 1 would be encoded in GTL as:

$$\square[\text{state} = \text{Inc1} \land \text{double} = \text{false} \supset \circ \text{state} = \text{Fetch} \land \circ \text{Cnt} = \text{inc}(\text{Cnt})]$$
 (2)

Similar formulas express the remaining transitions in Figure 1. The conjunction of these formulas make up the implementation I. A finite model of I, perhaps by instantiating Inc with addition by 1 mod 4, corresponds to the traditional Kripke models of a propositional temporal logic.

The correctness statement for this counter states that, depending on the input, the value of Cnt is eventually updated correctly when the counter reaches the Fetch state again. We cannot state this most naturally in GTL, but rather have to give the exact number of transitions required for the counter to reach the fetch state again.

Thus, for example, the statement of correctness for the case when the input is Inc2 is:

$$\square[\text{state} = \text{Fetch} \land \text{input} = \text{Inc2} \supset \circ \circ \circ \text{state} = \text{Fetch} \land \circ \circ \circ \text{Cnt} = \text{inc}(\text{inc}(\text{Cnt}))]$$



Fig. 1. A Counter

The statement of correctness for the counter as a whole would consist of the conjunction of similar formulas for the case of each of the different inputs.

This example provides the prototype for our first decidable fragment. I is of the form:

$$\bigwedge_{i} \square[\operatorname{condition}_{i} \supset \bigwedge_{j} \circ \operatorname{state\_var}_{j} = \mathcal{T}_{j}]$$

$$\tag{4}$$

where condition<sub>i</sub> is a GTL formula that contains no temporal operators and  $T_j$  is a GTL term that contains no instance of  $\circ$ . Furthermore, the conditions are mutually exclusive, i.e.,  $i \neq j \supset \neg(\text{condition}_i \land \text{condition}_j)$ 

Mutual exclusivity of the conditions can either be implicitly assumed or guaranteed explicitly by allowing I to include constraints of the form:

$$\bigwedge_{i} \square[\mathcal{T}_{i} \neq \mathcal{T}_{i}'] \tag{5}$$

where  $\mathcal{T}_i$  and  $\mathcal{T}_i'$  are GTL terms that contain no instance of the  $\circ$  operator.

S is of the form:

$$\bigwedge_{i} \square[\operatorname{condition}_{i} \supset \bigwedge_{k} \mathcal{T}_{k} = \mathcal{T}'_{k}] \tag{6}$$

where condition, is a GTL formula that can contain arbitrary number of os, but no other temporal operators and  $\mathcal{T}_k$  and  $\mathcal{T}'_k$  are GTL terms that can contain arbitrary number of os.

We define the logic GTL1 to be the fragment of GTL that consists only of formulas of the form  $I \supset S$  where I is restricted to be of the form described by equations 4 and 5 and S is restricted to be of the form described by equation 6.

The validity problem for GTL1 is obviously decidable. We can eliminate o from the terms  $\mathcal{T}_k$  and  $\mathcal{T}'_k$  in 6 by conditional rewriting using the formulae from 4. This reduces the problem to an instance of the validity problem for ground conditional equational logic which is decidable.

Obviously this logic is not very expressive. There are many useful statements even about this simple counter that GTL1 cannot express. Without detailing these deficiencies we incrementally expand the expressiveness of GTL1 and show that even with very few additions we can achieve a logic that is useful and still decidable.

#### 5 Useful Extensions

We now describe some extensions that make GTL1 more useful for hardware verification.

The motivation for the first extension is simply notational convenience. In describing hardware we want to be able to give names to wires in the circuit. To do this we allow I to additionally include formulas of the form:

$$\Box[\mathcal{T} = \mathcal{T}'] \tag{7}$$

where neither T nor T' contain any temporal operators.

However, to make the logic truly useful for hardware verification we also need to have a representation for some sort of memory or register file. Thus, we add to our logic the special interpreted symbols, *read* and *write*. These symbols are related by the following axioms:

$$\forall \text{regfile}, \text{addr1}, \text{addr2}, \text{data}:$$
  
 $\text{addr1} = \text{addr2} \supset \text{read}(\text{write}(\text{regfile}, \text{addr1}, \text{data}), \text{addr2}) = \text{data}$ 
(8)

∀regfile, addr1, addr2, data:

$$addr1 \neq addr2 \supset read(write(regfile, addr1, data), addr2) = read(regfile, addr2)$$
(9)

We call this new logic *GTL2*. It is still decidable as methods such as those found in [18] can be used to decide combinations of ground equalities with other decidable theories. We can also add to *GTL2* further interpreted functions that have decidable quantifier free theories [18].



Fig. 2. A pipelined ALU

Just these simple extensions let us state the implementation and correctness for the pipelined ALU in Figure 5. In *GTL* the correctness of the pipelined ALU becomes:

$$\Box[\neg stall \supset read(\circ \circ \circ file, dstn) = alufun(op, read(\circ \circ file, src1), read(\circ \circ file, src2))$$
(10)

In comparing this to the work done in [7] we note that we can abstract away the size of the data paths and the specific alu function without resorting to logarithms or any other clever means, and yet we do not lose decidability.

This is still a toy example. We are, however, also able to state the correctness of microprocessors in this simple fragment.

# 6 Microprocessor Correctness

In [20] microprocessor correctness is stated in a form similar to equation 1, where I and S are conditional equations with a universally quantified time variable. In [21, 10] the microprocessor correctness is stated in a form that does not mention time, but rather uses explicit next-state relationships. We now summarize the approach to microprocessor correctness in [21, 10] and show that it can be encoded in a decidable fragment of GTL.

Microprocessors can be described as state transition systems. The state of the microprocessor consists of the state of the memory, register file, and internal registers of the processor (these would generally include the program counter, memory address register, and pipeline registers if the processor is pipelined, etc.). The approach taken in verifying microprocessors is to use a simple transition system as the specification of the microprocessor, and a more complex transition system as the implementation. In [20] the specification is actually a non-pipelined microprocessor. In [21] the specification is a transition system corresponding to the instruction set architecture. In both [21, 20] the implementation is a pipelined microprocessor. Early work [12, 13] used the instruction set architecture as the specification and a non-pipelined machine as the implementation.

The microprocessor verification problem is to show that the traces induced by the implementation transition system are a *subset* of the traces induced by the specification transition system, where *subset* has to be carefully defined by use of an abstraction mapping. The verification problem is illustrated in Figure 3(a), where I represents the implementation next-state function and A represents the specification next-state function. The details and complications of this approach are beyond the scope of this paper, and the reader is referred to [20, 21, 10, 1] for them.

Following the approach in [1, 21, 20, 16]<sup>3</sup> the proof of correctness makes use of an abstraction function that maps an implementation state into a corresponding specification state. Correctness can then be reduced to showing that for any execution trace of the implementation machine there exists a corresponding execution trace of the specification machine. This is captured in Figure 3(a). The trace equivalence expressed in Figure 3 can be reduced to the commutativity of the diagram in Figure 3(b).

As discussed in [10, 21] the implementation machine may run at a different rate than the specification machine. For example, in the microprocessor described in [20] the specification machine takes one state transition to execute each instruction, but the implementation machine might take five cycles to execute branch instructions, but only one cycle for non-branch instructions. In the following we assume that the specification machine always takes one cycle to execute an instruction. We also assume that the number of cycles that the implementation machine takes to execute an instruction can be given as a function of the current state and current input. (This restriction can be slightly relaxed to deal with interrupts which might arrive a bounded number of cycles into the future.)

Let us denote the function that determines the number of cycles that the implementation machine takes to complete an instruction as num\_cycles. We assume that it is provided by the hardware designer or verifier.

In [10, 20] this function is given by the following equation:

```
num_cycles =
   IF zero?(alu(IRD4, getOp(program(pc))))
      THEN 5
      ELSE 1
ENDIF
```

<sup>&</sup>lt;sup>3</sup> The precise details followed in these papers are somewhat different.



Fig. 3. Commutes

where IRD4 and pc are registers in the implementation machine, i.e. state variables in *GTL*.

The first step in verifying the correctness of the microprocessor is to split the proof into cases based on the definition of num\_cycles. Thus for each case we have a precise number of cycles that we have to cycle the implementation machine through. In the following we call this number nc. We denote the conditions under which num\_cycles = nc by condnc.

In the microprocessor verifications we have looked at, the state variables of the specification state are simply a subset of the state variables of the implementation state. For example, in [20] the specification machine is characterized by the contents of the program counter and register file. The implementation machine is also characterized by the contents of the program counter and register file as well as additional pipeline registers. The abstraction mapping maps each specification register to the corresponding implementation register, but not necessarily from the exactly corresponding state. For example, in [20] the abstraction mapping is given by the following equations:

$$pc_A = pc_I \tag{11}$$

$$reg\_file_A = \circ \circ \circ reg\_file_I.$$
 (12)

In other words the specification reg\_file is the implementation reg\_file, but three cycles into the future.

In the following we denote the *i*th state variable of the specification machine as  $V_A^i$ , and the *i*th state variable of the implementation machine as  $V_I^i$ . The abstraction mapping from the specification machine to the implementation machine can then be given by equations of the form:

$$\bigwedge_{i} (V_A^i = \circ^{a_i} V_I^i) \tag{13}$$

where  $a_i$  gives the number of lookahead cycles for state variable  $V^i$ .

Now, given our assumption that the specification machine takes only one cycle per instruction, we can *symbolically* execute the specification machine to obtain expressions capturing the state of the specification machine state variables after executing one instruction. For each specification machine state variable,  $V_A^i$ , we denote its symbolic next state expression as:  $N_-V_A^i$ .

Now, for each distinct value of nc, we can express the correctness of the microprocessor as:

$$I \supset S$$
 (14)

where I encodes the transition system of the implementation machine and S is of the form:

$$\Box \left[ \bigwedge_{\mathbf{nc}} \mathbf{cond}_{\mathbf{nc}} \wedge A \supset \bigwedge_{i} N_{-}V_{A}^{i} = \circ^{\mathbf{nc}} V_{I}^{i} \right]. \tag{15}$$

where A encodes the abstraction mapping.

It is an easy exercise to show that equations 14 and 15 are in GTL2.

Pipeline Invariants The verification of some pipelined microprocessors requires the use of pipeline invariants. See [21] for example. Such microprocessors cannot be directly verified in GTL2 without being first provided the pipeline invariant. However, once the pipeline invariant is provided, the invariance of the pipeline invariant and the correctness of the microprocessor, assuming the pipeline invariant, can be stated in GTL2.

Theorem Proving We have carried out our experiments in processor verification in the context of a higher-order theorem prover [19]. In the theorem prover we state the correctness of the microprocessors in a more natural manner than indicated by equations 14 and 15. In the process of the verification we generate as intermediate goals statements that are instances of GTL2 formulas. We thus envision making use of logics such as GTL2, not just on their own, but as a way to integrate a user directed verification effort based on theorem proving with more automated verification tools such as model checkers or validity checkers for GTL2. Investigations concerning GTL can be viewed as a principled attempt to determine how much of the verification task can be automated.

### 7 Conclusions, Related Work, and Future Work

We have presented GTL, a new temporal logic that extends propositional temporal logic. We do this by providing an additional temporal operator,  $\circ$  that operates on terms. Other temporal logics have also provided notation equivalent to our  $\circ t$  [17, 15]. To our knowledge we are the first to analyze the complexity of ground temporal logics making use of this operator.

We showed that the full GTL is undecidable. We then identified fragments of GTL that are both decidable and useful for real hardware verification, including microprocessor verification. These fragments were in part motivated by our experience in using PVS for hardware verification. Using PVS, its ground decision procedures, and a BDD package we have verified the ALU pipeline in 90 seconds. Much, if not most, of this time is spent dealing with the overhead of a general-purpose higher-order theorem prover. There is current work in PVS to build better decision procedures for combining decidable theories. [6] reports on independent work that efficiently decides a fragment of GTL2. Efficient decision procedures for GTL2 should be able to build upon this work.

In addition to using GTL as is, we envision it as a means to integrate decision procedures for a temporal logic into a theorem proving approach. By identifying fragments of GTL that are decidable we can identify instances of goals while doing theorem proving that can be directly dispatched. GTL provides a logical/principled framework for exploring what fragments of hardware verification can be automated.

In addition to identifying larger decidable fragments of GTL, we are currently exploring ways to extend GTL to be more expressive. One idea is to define new temporal operators that operate on terms much the same way the o does. One possible operator is atnext(p) t, which would denote the value of term t at the next time instance that formula p was true. While not identical, this line of research is similar in spirit to that in [11]. One difference is that in [11] all terms are considered rigid in order to obtain decidability.

To summarize, in *GTL* and its fragments we have identified a practically useful temporal logic, that allows us to overcome some of the disadvantages inherent in both the model-checking and theorem proving approaches to hardware verification.

#### References

- Martín Abadi and Leslie Lamport. The existence of refinement mappings. In Third Annual Symposium on Logic in Computer Science, pages 165-175. IEEE, Computer Society Press, July 1988.
- R. E. Bryant. Graph-based algorithms for boolean function manipulation. IEEE Trans. Comput., C-35(8), 1986.
- R.E. Bryant, D. L. Beatty, and C.-J. Seger. Formal hardware verification by symbolic trajectory evaluation. In 28th ACM/IEEE Design Automation Conference, 1991.

- J. R. Burch, E. M. Clarke, K. L. McMillan, and D. L. Dill. Sequential circuit verification using symbolic model checking. In 27th ACM/IEEE Design Automation Conference, 1990.
- J. R. Burch, E.M. Clarke, and D.E. Long. Representing circuits more efficiently in symbolic model checking. In 28th ACM/IEEE Design Automation Conference, 1991.
- J. R. Burch and D. L. Dill. Automated verification of pipelined microprocessor control. In CAV '94, 1994. Submitted.
- E. M. Clarke, O. Grumberg, and D. E. Long. Model checking and abstraction. In Nineteenth Annual ACM Symposium on Principles of Programming Languages, pages 343-354, 1992.
- 8. W Cullyer and C Pygott. Hardware proofs using LCF-LSM and ELLA. Memorandum 3832, RSRE, September 1985.
- D. Cyrluk and P. Narendran. Decision problems for ground temporal logics. Unpublished Manuscript.
- David Cyrluk. Microprocessor verification in PVS: A methodology and simple example. Technical Report SRI-CSL-93-12, SRI Computer Science Laboratory, December 1993.
- T. Henzinger. Half-order modal logic: How to prove real-time properties. In Proceedings of the Ninth Annual Symposium on Principles of Distributed Computing, pages 281-296. ACM Press, 1990.
- 12. W.A. Hunt. The mechanical verification of a microprocessor design. In Proc. of IFIP Working Conference on From H.D.L Descriptions to Guaranteed Correct Circuit Designs, 1986.
- J. Joyce, G. Birtwistle, and M. Gordon. Proving a computer correct in higher order logic. Technical Report 100, Computer Lab., University of Cambridge, 1986.
- 14. Fred Kröger. Temporal Logic of Programs, volume 8 of EATCS Monographs on Theoretical Computer Science. Springer Verlag, 1987.
- 15. Leslie Lamport. The temporal logic of actions. Technical Report 79, Digital Systems Research Center, Palo Alto, California 94301, December 1991.
- 16. Paul Loewenstein and David Dill. Verification of multiprocessor cache protocol using simulation relations and higher-order logic. In *Computer-Aided Verification* '90, pages 187-205. DIMACS, American Mathematical Society, 1991.
- 17. Z. Manna and A. Pnueli. Verification of concurrent programs: A temporal proof system. In J. W. de Bakker annd J. van Leeuwen, editor, Foundations of Computer Science IV, Distributed Systems: Part 2, Mathematical Centre Tracts 159, pages 163-255. Center for Mathematics and Computer Science, Amsterdam, 1983.
- 18. G. Nelson and D. C. Oppen. Simplification by cooperating decision procedures. *ACM Transactions on Programming Languages and Systems*, 1(2):245-257, October 1979.
- Sam Owre, John M. Rushby, and Natarajan Shankar. PVS: A prototype verification system. In Deepak Kapur, editor, Automated Deduction CADE-11, 11th International Conference on Automated Deduction, Lecture Notes in Artifical Intelligence, pages 748-752. Springer Verlag, June 1992.
- James B. Saxe, Stephen J. Garland, John V. Guttag, and James J. Horning. Using transformations and verification in circuit design. Technical Report 78, Digital Systems Research Center, Palo Alto, California 94301, September 1991.
- Mandayam Srivas and Mark Bickford. Formal verification of a pipelined microprocessor. IEEE Software, 7(5):52-64, September 1990.