

### LLM inference

DeepSpeed Inference, ByteTransformer, and FlexGen

Ying Cao June 28, 2023

# Table of contents

1. Background

- 2. Deep Speed Inference
- 3. ByteTransformer

4. FlexGen

# Background

### The Transformer Architecture





- The transformer model consists of n<sub>layers</sub> blocks that are stacked on top of each other.
- Learnable parameters in a Transformer block:

| Components | Parameters                                                                                                        | Shape                   |
|------------|-------------------------------------------------------------------------------------------------------------------|-------------------------|
| МНА        | $W_O^i, W_K^i, W_V^i, W_O^i$                                                                                      | [ <i>d</i> , <i>d</i> ] |
| MHA        | $\begin{array}{c} W_{Q}^{i},W_{K}^{i},W_{V}^{i},W_{O}^{i} \\ b_{O}^{i},b_{K}^{i},b_{V}^{i},b_{O}^{i} \end{array}$ | [1, d]                  |
| layer norm | γ, β                                                                                                              | [1, d]                  |
| FFN        | $W_1^i$                                                                                                           | [d,4d]                  |
| FFN        | $b_1^{i^1}$                                                                                                       | [1, 4d]                 |
| FFN        | $W_2^i$                                                                                                           | [4d, d]                 |
| FFN        | $b_2^{i^2}$                                                                                                       | [1, d]                  |
| In Total   |                                                                                                                   | $12d^2 + 13d$           |

<sup>&</sup>lt;sup>1</sup>Ashish Vaswani et al. "Attention is All you Need". In: NIPS. 2017, pp. 5998-6008.

## **Estimating Storage Requirements for LLM Weights**

### LLMs are too large to fit in the memory of a single GPU device.

Inference performance for large Transformer models can be limited by memory capacity.

Storage required for LLM weights:

| Model                 | #parameters <sup>2</sup> | nlayers | d     | $n_{heads}$ | $d_{head}$ | $\#storage(\mathit{GB})^3$ |
|-----------------------|--------------------------|---------|-------|-------------|------------|----------------------------|
| BERT <sub>base</sub>  | 84.94 M                  | 12      | 768   | 12          | 64         | 0.3164                     |
| BERT <sub>large</sub> | 302.00 M                 | 24      | 1024  | 16          | 64         | 1.1250                     |
| GPT-3 small           | 84.94 M                  | 12      | 768   | 12          | 64         | 0.3164                     |
| GPT-3 medium          | 302.00 M                 | 24      | 1024  | 16          | 64         | 1.1250                     |
| GPT-3 large           | 679.50 M                 | 24      | 1536  | 16          | 96         | 2.5313                     |
| GPT-3 13B             | 12.68 B                  | 40      | 5140  | 40          | 128        | 47.2421                    |
| GPT-3 175B            | 173.95 B                 | 96      | 12288 | 96          | 128        | 648.0006                   |

Other storage: Activations, K-V cache!

 $<sup>^2</sup>$ #paramters =  $n_{\text{layers}} * (12d^2 + 13d)$ . The parameters are counted in a manner that excludes word embedding and the last softmax parameters used to predict the following word.

 $<sup>^3</sup>$ #storage is counted for single precision floating point number = #parameters \* 4 / 1024 / 1024 / 1024

#### LLM inference

Prefill Stage: prompts processing has large parallelism

1. cache K-V for prompts

$$\mathbf{x}_K^i = \mathbf{x}^i \cdot W_K^i$$
$$\mathbf{x}_V^i = \mathbf{x}^i \cdot W_V^i$$

2. predict next token

$$\begin{split} \mathbf{x}_Q^i &= \mathbf{x}^i \cdot W_Q^i \\ \mathbf{x}_O^i &= \mathsf{layernorm} \left( \mathsf{softmax} \left( \frac{\mathbf{x}_Q^i (\mathbf{x}_K^i)^T}{\sqrt{d}} \right) \mathbf{x}_V^i W_O^i + \mathbf{x}^i \right) \\ \mathbf{x}^{i+1} &= \mathsf{layernorm} \left( \mathsf{relu} \left( \mathbf{x}_O^i W_1^i \right) W_2^1 + \mathbf{x}_O^i \right) \end{split}$$

Decode Stage: next token generation has insufficient parallelism

1. update K-V for prompts

$$\begin{aligned} \mathbf{x}_{K}^{i} \leftarrow & \mathsf{concat}(\mathbf{x}_{K}^{i}, \mathbf{t}^{i} \cdot W_{K}^{i}) \\ \mathbf{x}_{V}^{i} \leftarrow & \mathsf{concat}(\mathbf{x}_{V}^{i}, \mathbf{t}^{i} \cdot W_{V}^{i}) \end{aligned}$$

2. predict next token, the same as above, but each time a token

4

### Two stages in LLM inference



Figure 1: There is a significant change in batch size between the two stages of LLM inference.

### Performance Breakdown of a Transformer Block



Figure 2: A performance breakdown of a single Transformer block<sup>4</sup>.

- 1. Transformer block is memory bounded.
- 2. The computational complexity of MHA is quadratic to sequence length.

<sup>&</sup>lt;sup>4</sup>Yujia Zhai et al. "ByteTransformer: A High-Performance Transformer Boosted for Variable-Length Inputs". In: CoRR abs/2210.03052 (2022).

# Distinction Between Transformer Training and Inference:

#### Small batch size.

Kernels are not well optimized for small batch size.
 The use of skinny matrix multiplication is a result of having a small batch size, where the batch size N is much smaller than the dimensionality d.

$$\begin{aligned} \mathbf{x}_{Q}^{i} &= \mathbf{x}^{i} W_{Q}^{i} & [N, d] &= [N, d] \times [d, d] \\ \mathbf{y}_{1}^{i} &= \mathbf{x}_{O}^{i} W_{1}^{i} & [N, 4d] &= [N, d] \times [d, 4d] \\ \mathbf{y}_{2}^{i} &= \mathbf{y}_{1}^{i} W_{2}^{i} & [N, d] &= [N, 4d] \times [4d, d] \end{aligned}$$

2. Insufficient of parallelism and performance is limited by memory bandwidth in reading weights.

7

### FlexGen, ByteTransformer, and DeepSpeed Inference

|                                      | FlexGen <sup>5</sup> | ByteTransformer <sup>6</sup> | DeepSpeed<br>Inference <sup>7</sup>  |
|--------------------------------------|----------------------|------------------------------|--------------------------------------|
| Throughput-oriented Latency-oriented | yes                  | no<br>yes                    | no<br>yes                            |
| SLA                                  | not discussed        | not discussed                | not discussed                        |
| Model                                | OPT-175B             | BERT-like                    | Dense Transformer<br>MoE Transformer |
| Optimized Kernels                    | not discussed        | yes<br>for variable length   | yes<br>for small batch size          |
| Kernel Fusion<br>Multi-GPU           | not discussed<br>yes | yes<br>no                    | yes<br>yes                           |

<sup>&</sup>lt;sup>5</sup>Ying Sheng et al. "High-throughput Generative Inference of Large Language Models with a Single GPU". In: CoRR abs/2303.06865 (2023).

<sup>&</sup>lt;sup>6</sup> Yujia Zhai et al. "ByteTransformer: A High-Performance Transformer Boosted for Variable-Length Inputs". In: CoRR abs/2210.03052 (2022).

<sup>&</sup>lt;sup>7</sup>Reza Yazdani Aminabadi et al. "DeepSpeed- Inference: Enabling Efficient Inference of Transformer Models at Unprecedented Scale". In: SC. IEEE, 2022, 46:1–46:15.

# **Deep Speed Inference**

## DeepSpeed Inference: Optimized Kernels

### Challenges: small batch size leads to limited work in kernels

- 1. The overheads associated with kernel invocation become significant.
  - → Kernel fusion
- The performance is limited by the memory bandwidth utilization in reading weights. → Data reuse at shared memory or regiter level
- 3. Both CuTLASS and CuBLAS are not well-optimized for small batch size. → Optimize GEMM kernels for small matrix sizes

### DeepSpeed Inference: SBI-GeMM



Figure 3: Rationale of the SBI-GeMM

- 1. tile strategies: tile dimensionality N first, if this does not produce enough parallelism, tile K then.
- 2. cooperative-group reduction: transpose output tile on the shared memory
- 3. leverage full cache-line.

### DeepSpeed Inference: Fused Transformer Block



Figure 4: Fusion regions in DeepSpeed inference.

large-batch transformer: use CuBLAS for GEMM and keep GEMMs unfused.

# DeepSpeed Inference: Inference on Many GPU System: I

#### Goals

- reduce latency by leveraing aggregate memory bandwidth across
   GPUs. ← tensor parallelism in Megatron-LM
- 2. increase memory capacity by leveraging aggregate GPU memory across multiple nodes. ← optmized pipleine parallelism for inference



Figure 5: A pipeline parallel schedule for generating the first three tokens for four sequences S0 to S3.

# DeepSpeed Inference: Inference on Many GPU System: II



Figure 6: Different micro-batch for prompt-processing and token-generation.

- Suppose there are P pipeline stage, it is necessary to have P micro-batch to utilize all of the pipeline stages.
- The prompt processing stage has a large batch size that can saturate the GPU compute.
   macro-batches only affacts pipeline bubbles but not GPU execution time.
- The next token generation stage has a very small batch size, the performance is entirely bounded by reading weights. macro-batches number affacts execution time.
- Solution: large micro-batch count in prompt-processing and small micro-batch count in token generation.

# ByteTransformer

### Problem to Solve I: Oppornunities

To achieve low latency for an inference system that processes data online, what performance space can be leveraged?

- 1. the transformer block is memory bounded.
- prompts have variable-length, padding them into a fixed length requires redundant computations.

### Problem to Solve II: Variable-length challenges MHA



Figure 7: Padding free input batch.



Figure 8: MHA with variable-length sequence batch.

Challenges: The computation of MHA is coupled with the sequence length dimension.

 To make it efficiently computed, batched GEMM is used. However, batched GEMM requires requires matrix multiplications to have a same shape.

# Solution: Padding Free + Kernel Fusion



Figure 9: Compare ByteTransformer with other kernel fusion methods.

# Solution: Padding and Padding Rebuild for MHA



Figure 10: Overview of the ByteTransformer.



Figure 11: The padding-free operation.

# Optimized MHA Kernel: Short Sequences (≤384 tokens)



Figure 12: Workload assigned to a CTA.

- Tile Q length, and move the entire K, V sequence into shared memory.
- Keep the entire MHA computation on shared memory.

### Optimized MHA Kernel: long Sequences (>384 tokens)



Figure 13: The grouped GEMM operation.



Figure 14: Grouped GEMM-based fused MHA.

# **FlexGen**

### FlexGen: Goal

- LLMs is too large to fit into the memory of a single GPU, design
  efficient offloading strategies for high-throughput (sacrifice latency)
  generative inference on a single commodity GPU.
- Run an LLM with limited GPU memory, offload it to secondary storage and perform computation part-by-part by partially loading it.



### FlexGen: Problem Formulation



Figure 15: Computational graph of LLM inference.

The generative inference with offloading is a graph traversal problem. Figure out a valid path that traverses all squares, while subject to the constraints:

- A square can only be computed if all squares to its left on the same row were computed.
- To compute a square on a device, all its inputs must be loaded to the same device.
- 3. The activations should be stored until its right sibling is computed.
- 4. The KV cache should be stored until the rightmost square on the same.
- At any time, the total size of tensors stored on a device cannot exceed its memory capacity.

# Block Schedule: Throughput vs. Latency



Figure 16: Virtualizing the block scheduling.

```
Algorithm 1 Block Schedule with Overlapping
  for i = 1 to generation_length do
    for j = 1 to num\_layers do
      // Compute a block with multiple GPU batches
      for k = 1 to num\_GPU\_batches do
        // Load the weight of the next layer batch num
        load_weight(i, i+1, k)
        // Store the cache and activation of the prev batch
        store_activation(i, j, k-1)
        store\_cache(i, i, k-1)
        // Load the cache and activation of the next batch
        load\_cache(i, j, k + 1)
        load_activation(i, j, k+1)
        // Compute this batch GPU batch size
        compute(i, j, k)
        // Synchronize all devices
        synchronize()
      end for
    end for
  end for
```

Figure 17: The block scheduling algorithm.

### The Search Space

- Block scheduling algorithm searches two hyper parameters: batch size and batch nummbers.
- Tensor placement searches how to store weights, activations, K-V caches on device.
  - wg, wc, wd define the percentages of weights stored on GPU, CPU, and disk
  - hg, hc, hd define the percentages of activations stored on GPU, CPU, and disk
  - cg, cc, cd define the percentages of k-V cache stored on GPU, CPU, and disk
- Computation delegation: using CPU compute can still be beneficial in some cases.
  - The size of move KV cache is  $b \times s \times d \times 4$ ;
  - The size of move activation is  $b \times d$ ;
  - Compute attention scores on CPU reduce I/O by sx, if the accociated KV cache is not stored on GPU, compute attention scores on CPU would be better.

### Cost Model and Policy Search

#### Cost model: a mixture of latency and peak memory usage prediction

- Latency prediction
  - I/O term is estimated by summing by all the I/O events, computation term is estimated by summing up all computation events. Assume perfect overlapping

$$T = T_{pre} \cdot l + T_{gen} \cdot (n-1) \cdot l$$

$$T_{pre} = \max(ctog^{p}, gtoc^{p}, dtoc^{p}, ctod^{p}, comp^{p})$$

$$T_{gen} = \max(ctog^{g}, gtoc^{g}, dtoc^{g}, ctod^{g}, comp^{g})$$

The ILP to solve 11 variable:



Figure 18: The ILP problem.