# **Getting Started with Veloce**

### **Outline:**

- Why Emulate?
- Veloce Overview
- PSU Veloce Environment
- Veloce Compile Flow
- Veloce Use Modes
  - > ICE/Standalone Mode
  - > TBX/Comodel Mode
- Summary
- Veloce Strato
- Need for Speed Emulation Contest



# WHY EMULATE?

### **Software Simulation**

### HDL – Verilog, SystemVerilog, VHDL



- Model the functionality in HDL
- Simulator software executes HDL to 'simulate' hardware parallelism
- Testbench produces test vectors
- Simulator runs on an underlying processor
- Mostly sequential execution





HVL – SystemVerilog, SystemC, C

### **Processor Clock Speed Scaling Stalls**



Source: Recording Microprocessor History 4/6/2012 Andrew Danowitz, Kyle Kelley, James Mao, John P. Stevenson, Mark Horowitz http://queue.acm.org/detail.cfm?id=2181798

- Raw processor clock frequencies have stalled
- Performance of simulator = f (CPU frequency)
  - Mostly sequential execution
- Hardware Emulation accelerates design frequency
- Typical Software Simulator
  - Effective Frequency in range of Hz to few KHz
- Mentor Graphics Veloce2 Emulator
  - Frequency up to 2MHz!





## **VEIOCE** Overview

- **Veloce**: (Italian ve-law-che) Rapid, Fast
- Veloce : The Best Emulation Architecture
  - Fast compile
  - High capacity
  - High performance
  - Full visibility
  - Power efficient





### **Veloce Overview**





### **Verification Flow without** *Veloce*



### **Verification Using Veloce**





### **System Development Cycle**







### System Development Cycle with Veloce







### **Overview of Veloce Emulation Environment**

- Platform Host Board (PHB) PCI Card installed in server for connection to HSL
- High Speed Link (HSL) Proprietary High Speed Cable
- Host Link Primary connection, used for design download and trace upload
- Comodel Link Used for carrying transaction (testbench) data





### **Veloce Emulation Environment – Quattro Example**





## **Veloce Emulation Environment – PSU Setup**





# **COMPILE FLOW**

## **Compile Flow**

- Complete flow developed by mentor
  - No dependence on FPGA vendor SW
  - Fast turnaround on compile issues
  - Encryption
- Continuously enhanced
  - Capacity utilization
  - Runtime speed
  - Compile speed
  - Language support





### **Multi Step Compilation Flow**

Create config file (Veloce.config)

vellib work velmap work work velanalyze –hdl verilog <RTL Source> velanalyze –hdl vhdl <RTL Source>

velcomp -top my\_top



### veloce.config

- veloce.config will contain options for analysis and compile
- All parameters need to be specified before compilation, can not be changed during compile
- All runtime parameters need to be specified in a separate file called velrunopts.ini which is the runtime initialization file
- The different phase names appearing in the veloce.config file

comp veanalyze/vhanalyze rtlc velsyn velcc velgs hvl source



### veloce.config ...

- Configuration file for the Veloce emulation model
- Follows the following semantics:
  - Phase specific options given with name of phase
    - "rtlc -<option>", "velsyn -<option>", "hvl -<option>", etc.
  - Multiple lines for specifying options in same phase supported
    - comp -platform D1
    - comp -num\_boards 2
  - Options applicable to multiple phases given with "comp"
    - comp –cui\_file vmw.cui
- Different name cannot be used for the config file
  - Only use veloce.config



### veloce.config Examples

```
rtlc -partition_module_xrtl top
rtlc -fsdb_siglist siglist

rtlc -enable_fcov_support
rtlc -fcov_skip_list_ucdb coverage_first.ucdb
comp -platform D2
comp -num_boards 2

comp -hvl systemc
hvl -64bit_runtime

#cflags -I$SYSTEMC/include
#ldflags -L$SYSTEMC/lib/$SYSC_LIB #-lsystemc -lstdc++
```

### **Example 1**

```
rtlc -compile display
rtlc -max mem ports 16
rtlc -partition module xrtl top
rtlc -partition module xrtl Uart
rtlc -partition module xrtl vel clockgen
rtlc -partition module xrtl eag trace1
rtlc -partition module xrtl eag trace2
rtlc -partition module xrtl eag trace3
rtlc -partition module xrtl eag trace4
rtlc -partition module xrtl eag trace cpu
rtlc -partition module xrtl eagle cpu minimac
rtlc -infer mem vle
rtlc -allow 4ST
rtlc -allow ISL
rtlc -allow IVM
rtlc -aowc opt
rtlc -tcl force file med.force
rtlc -performance report
comp -platform D2
                                   Example 2
comp -num boards 4
velsyn -enableSoftCMEM
comp -noTBXnpe
velsyn -Dump e e.dump
velsyn -Dump c0 c0.dump
velsyn -Dump c1 clk loop.dump
velsyn -Dump p0 p0.dump
velsyn -SWOM
velsyn -Mm 9.5
velsyn -SrND
velsyn -NCfi med.ncfi
velsyn -RegTieUndrivenNets
velsyn -Tfi vmw.tfi
velsyn -TNfi vmw.tnfi
velsyn -AllowUpDownPodSymmetry
velsyn -force med.force
velsyn -KeepAlive med.kaf
```



### velcomp

- "velcomp" is main compile engine command for all tasks
  - velcomp runs the full compile from analysis to ssrgen
- Sub tasks
  - velcomp –task <task name> < analyze,rtlc,velsyn,velcc,.....>
- Starting from sub task
  - velcomp -start\_task <task name>
- Ending till sub task
  - velcomp -end\_task <task name>
- One task to another
  - velcomp –start\_task <task 1> -end\_task <task 2>



### **Directory Structure**

- veloce.med
  - Compiled database
- veloce.log
  - Log database for both compilation and runtime
- veloce.wave
  - Waveform database for runtime



### veloce.log

- Files in this directory can be used to identify errors in case of failures
- Compile logs
  - velcomp.log captures all the information presented on the screen during compilation
  - Separate detailed logs for compile phases like velanalyze/analyze, rtlc, velsyn, velcc, velgs, ssrmodelgen, riigen, visualizer
- Runtime logs
  - velrun.transcript, comodel logs
  - transcript.prevsession/velrun.transcript.prevsession
    - History of previous runtime emulation session
- Other logs
  - compile\_hvl\_0.log, xrtl\_report.txt, assert.log, cover.log
  - Static\_Clock\_Report.log



### **Directory Structure**







### **Veloce Use Modes**

Veloce use modes can be broadly divided into two categories:

- 1. TBX Mode: TestBench Xpress /Transaction Based Acceleration
- 2. ICE Mode: In-Circuit Emulation



# ICE/STANDALONE MODE

### **ICE Mode**

- 1. Veloce provides IO ports and cables which connect the DUT to external physical devices allowing real-world stimulus during emulation.
- You can compile HDL testbenches with your DUT and run the emulation with no external interface or testbench (aka Target-Less mode)



### **Traditional In Circuit Emulation**





## **Standalone Mode – Legacy (Targetless)**

- No Comodel link
- No external devices
- DUT and Testbench are synthesized
- Everything runs on the Veloce emulator
- Test data is downloaded to memory before emulation
- Trace and memory data is uploaded to host after emulation





### **Legacy (Targetless) Example**





### **ICE Mode – Merits and Demerits**

### Merits

- Provides the most possible speedup
- Connection to external target device

### Demerits

- No interactive control on test stimulus
- No on-the-fly checking and scoreboarding
- Writing synthesizable testbench is not always possible



# **RUNTIME FLOW**

### **Runtime Flow**





### velview

- Can perform GUI operations
  - Waveform view, schematic, assertion tab
  - velview –tracedir can be used on trace directories for post-process debug
- velview –attach mode can connect to a running session
- TCL Commands
  - reg setvalue {top/dataIn[15:0]} 0
  - reg getvalue {top/dataIn[15:0]}



## **Emulation – Set Register Value**





# **VISIBILITY**

### **Velview**





### References

- Veloce User Guide, Software Version 3.0.1, May 2015
- Veloce Languages and Communication Channels User Guide, Release Version 3.0.1, May 2015
- More Examples in \$VMW\_HOME/examples
- Documents in \$VMW\_HOME/doc/pdfdocs

Important!

- PSU Specific examples and documents in \$PSU\_EXAMPLES
   Recommended documents to read (in order)
  - 1. Veloce SetupUsage OS3.pdf
  - 2. Veloce\_Standalone\_Flow.pdf
  - Veloce\_TBX\_Mode\_Intro.pdf
  - 4. Veloce\_TBX\_Mode\_Flow.pdf
- www.verificationacademy.com
  - Advanced verification topics UVM, Coverage. Need to sign up with pdx.edu email
- Secure VNC Technical Support The CAT



# NEED FOR SPEED EMULATION CONTEST

### **Need for Speed Emulation Contest!**



Open to PSU undergraduate, graduate, and post-bacs.

### What kinds of projects are suitable?

The project must use the Mentor Veloce emulator to accelerate an application to achieve speedup over conventional simulation or other alternatives. Projects might include the design and verification of hardware, acceleration of parallel algorithms, or the simulation of complex phenomena. Projects can use existing designs (e.g. those developed for other courses or projects, OpenCore projects, etc).





PORTLAND STATE UNIVERSITY



# A Siemens Business

www.mentor.com