

## SN74LVC244A 具有三态输出的八路缓冲器或驱动器

## 1 特性

- 工作电压范围为 1.65V 至 3.6V
- 输入电压高达 5.5V
- 额定工作温度范围为 40°C 至 +85°C 以及 - 40°C 至 +125°C
- 3.3V 时 tpd 最大值为 5.9ns
- V<sub>OLP</sub> (输出接地反弹)典型值 小于 0.8V ( V<sub>CC</sub> = 3.3V、T<sub>A</sub> = 25°C 时 )
- V<sub>OHV</sub>(输出 V<sub>OH</sub> 下冲)典型值 大于 2V ( V<sub>CC</sub> = 3.3V、T<sub>A</sub> = 25°C 时 )
- 所有端口均支持混合模式信号运行 (5V输入或输出电压, 具有 3.3V V<sub>CC</sub>)
- Ioff 支持带电插入、局部关断模式和后驱动保护
- 可作为下行转换器,将最高 5.5V 的输入电压下行 {26}转换至 V<sub>CC</sub> 电平
- 采用超小型逻辑 QFN 封装 (最大高度为 0.5mm)
- 闩锁性能超过 250mA, {29}符合 JESD 17 规范
- ESD 保护性能超过 JESD 22 规范要求
  - 2000V 人体放电模型
  - 1000V 充电器件模型

#### 2 应用

- 服务器
- 发光二极管 (LED) 显示屏
- 网络交换机
- 电信基础设施
- 电机驱动器
- I/O 扩展器

#### 3 说明

这些八路总线缓冲器专为 1.65V 至 3.6V VCC 工作电 压设计。SN74LVC244A 器件旨在实现数据总线间的异 步通信。

**哭**件信息

| 器件型号           | 封装 <sup>(1)</sup> | 封装尺寸 (标称值)       |  |  |  |
|----------------|-------------------|------------------|--|--|--|
| SN74LVC244AN   | PDIP (20)         | 25.40mm × 6.35mm |  |  |  |
| SN74LVC244ANS  | SO (20)           | 12.60mm × 5.30mm |  |  |  |
| SN74LVC244ADB  | SSOP (20)         | 7.50mm × 5.30mm  |  |  |  |
| SN74LVC244ADGV | TVSOP (20)        | 5.00mm × 4.40mm  |  |  |  |
| SN74LVC244ADW  | SOIC (20)         | 12.80mm × 7.50mm |  |  |  |
| SN74LVC244ARGY | VQFN (20)         | 4.50mm x 3.50mm  |  |  |  |
| SN74LVC244AZQN | BGA (20)          | 3.00mm × 4.00mm  |  |  |  |
| SN74LVC244APW  | TSSOP (20)        | 6.50mm × 4.40mm  |  |  |  |
| SN74LVC244ARWP | X1QFN (20)        | 2.50mm × 3.30mm  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



Pin numbers shown are for the DB, DGV, DW, N, NS, PW, and RGY packages

逻辑图(正逻辑)

**1** 特性....... 1



8.3 Feature Description......11

## **Table of Contents**

| 2 应用                                                                                        | 1              | 8.4 Device Functional Modes                                                  |                |
|---------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------|----------------|
| 3 说明                                                                                        | 1              | 9 Application and Implementation                                             |                |
| 4 Revision History                                                                          | <mark>2</mark> | 9.1 Application Information                                                  |                |
| 5 Pin Configuration and Functions                                                           | 3              | 9.2 Typical Application                                                      |                |
| 6 Specifications                                                                            |                | 10 Power Supply Recommendations                                              |                |
| 6.1 Absolute Maximum Ratings                                                                | 5              | 11 Layout                                                                    |                |
| 6.2 ESD Ratings                                                                             | 5              | 11.1 Layout Guidelines                                                       |                |
| 6.3 Recommended Operating Conditions                                                        |                | 11.2 Layout Example                                                          |                |
| 6.4 Thermal Information                                                                     |                | 12 Device and Documentation Support                                          |                |
| 6.5 Electrical Characteristics                                                              |                | 12.1 Receiving Notification of Documentation                                 |                |
| 6.6 Switching Characteristics                                                               |                | 12.2 Support Resources                                                       |                |
| 6.7 Operating Characteristics                                                               |                | 12.3 Trademarks                                                              |                |
| 6.8 Typical Characteristics                                                                 |                | 12.4 Electrostatic Discharge Caution                                         |                |
| 7 Parameter Measurement Information                                                         |                | 12.5 Glossary                                                                |                |
| 8 Detailed Description                                                                      |                | 13 Mechanical, Packaging, and Orderable                                      |                |
| 8.1 Overview                                                                                |                | Information                                                                  | 15             |
| 8.2 Functional Block Diagram                                                                | 11<br>         |                                                                              |                |
| <b>4 Revision History</b><br>注:以前版本的页码可能与当前版本的页码不<br>Changes from Pavision AB (Navember 26) |                | inion AC (October 2020)                                                      | Dogo           |
| Changes from Revision AB (November 20                                                       |                |                                                                              | Page           |
| • 更新了整个文档的表、图和交叉参考的编                                                                        | 号格式。<br>————   |                                                                              | 1              |
| Changes from Revision AA (June 2016) to                                                     | Revision       | AB (November 2016)                                                           | Page           |
| <ul> <li>Changed A2 to A4 for 2 OE in Pin Function</li> </ul>                               | ons table      |                                                                              | 3              |
|                                                                                             |                | nd all other packages in Recommended Ope                                     |                |
| Conditions                                                                                  |                |                                                                              | 6              |
| Changes from Revision Z (January 2015)                                                      |                |                                                                              |                |
| • 更新了器件信息表以显示所有可用的封装                                                                        | È              |                                                                              | 1              |
| Added RWP Package                                                                           |                |                                                                              | 3              |
| _                                                                                           |                |                                                                              |                |
| · -                                                                                         |                |                                                                              |                |
|                                                                                             |                | tion table and updated all thermal informatio                                | _              |
| • Updated all values for ZQN column in Th                                                   | ermal Inforr   | nation table                                                                 | 6              |
| •                                                                                           |                |                                                                              |                |
| - Added package type in Thermal informat                                                    |                |                                                                              |                |
| Changes from Revision Y (September 20'                                                      |                |                                                                              | Page           |
| {14} 部分、 <i>器件功能模式、应用和实施</i> 部                                                              | 7分、 <i>电源建</i> | 表、 <i>热性能信息</i> 表、{11}典型特性{12}、{13<br>建议部分、 <i>布局</i> 部分、 <i>器件和文档支持</i> 部分。 | 以及 <i>机械、封</i> |
|                                                                                             |                |                                                                              |                |
| <ul> <li>删除了订购信息表,请参阅数据表末尾的</li> </ul>                                                      | 」机械、封装         | 和可订购信息                                                                       | 1              |

Submit Document Feedback

## 5 Pin Configuration and Functions



图 5-1. ZQN Package 20-Pin BGA Top View



图 5-3. RGY Package 20-Pin VQFN Top View



图 5-2. DB, DGV, DW, N, NS, and PW Packages 20-Pin SSOP, TVSOP, SOIC, PDIP, SO, and TSSOP Front View



图 5-4. RWP Package 20-Pin X1QFN Top View



## 表 5-1. Pin Functions

|                 |                                          | PIN |     |      |                  |  |  |  |  |
|-----------------|------------------------------------------|-----|-----|------|------------------|--|--|--|--|
| NAME            | DB, DGV,<br>DW, N, NS,<br>PW, and<br>RGY | ZQN | RWP | TYPE | DESCRIPTION      |  |  |  |  |
| 1A1             | 2                                        | A1  | 1   | I    | Port 1 A1 input  |  |  |  |  |
| 1A2             | 4                                        | B1  | 3   | 1    | Port 1 A2 input  |  |  |  |  |
| 1A3             | 6                                        | C1  | 5   | 1    | Port 1 A3 input  |  |  |  |  |
| 1A4             | 8                                        | D1  | 7   | 1    | Port 1 A4 input  |  |  |  |  |
| 1 ŌE            | 1                                        | A2  | 20  | 1    | Output enable    |  |  |  |  |
| 1Y1             | 18                                       | B4  | 17  | 0    | Port 1 Y1 output |  |  |  |  |
| 1Y2             | 16                                       | C4  | 15  | 0    | Port 1 Y2 output |  |  |  |  |
| 1Y3             | 14                                       | D4  | 13  | 0    | Port 1 Y3 output |  |  |  |  |
| 1Y4             | 12                                       | E4  | 11  | 0    | Port 1 Y4 output |  |  |  |  |
| 2A1             | 11                                       | E3  | 10  | I    | Port 2 A1 input  |  |  |  |  |
| 2A2             | 13                                       | D2  | 12  | 1    | Port 2 A2 input  |  |  |  |  |
| 2A3             | 15                                       | C3  | 14  | 1    | Port 2 A3 input  |  |  |  |  |
| 2A4             | 17                                       | B2  | 16  | 1    | Port 2 A4 input  |  |  |  |  |
| 2 OE            | 19                                       | A4  | 18  | 1    | Output enable    |  |  |  |  |
| 2Y1             | 9                                        | E2  | 8   | 0    | Port 2 Y1 output |  |  |  |  |
| 2Y2             | 7                                        | D3  | 6   | 0    | Port 2 Y2 output |  |  |  |  |
| 2Y3             | 5                                        | C2  | 4   | 0    | Port 2 Y3 output |  |  |  |  |
| 2Y4             | 3                                        | В3  | 2   | 0    | Port 2 Y4 output |  |  |  |  |
| GND             | 10                                       | E1  | 9   | _    | Ground           |  |  |  |  |
| V <sub>CC</sub> | 20                                       | A3  | 19  | _    | Power pin        |  |  |  |  |

## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                                                | MIN   | MAX                   | UNIT |
|------------------|---------------------------------------------------|----------------------------------------------------------------|-------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                                                | - 0.5 | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                      |                                                                | - 0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high-  | impedance or power-off state <sup>(2)</sup>                    | - 0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high   | or low state <sup>(2) (3)</sup>                                | - 0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0                                             |       | - 50                  | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0                                             |       | - 50                  | mA   |
| Io               | Continuous output current                         |                                                                |       | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                                |       | ±100                  | mA   |
| P <sub>tot</sub> | Power dissipation                                 | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(4)}$ (5) |       | 500                   | mW   |
| TJ               | Junction temperature                              |                                                                |       | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                                                | - 65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under #6.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value of  $V_{CC}$  is provided in the #6.3 table.
- (4) For the DW package: above 70°C the value of Ptot derates linearly with 8 mW/K.
- (5) For the DB, DGV, N, NS, and PW packages: above 60°C the value of Ptot derates linearly with 5.5 mW/K.

#### 6.2 ESD Ratings

|       |                                            |                                                                                | VALUE | UNIT |  |  |
|-------|--------------------------------------------|--------------------------------------------------------------------------------|-------|------|--|--|
| V     | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              |       |      |  |  |
| (ESD) |                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |  |  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### **6.3 Recommended Operating Conditions**

over recommended operating free-air temperature range (unless otherwise noted)(1)

|                 |                             |                                    | T <sub>A</sub> = 25    | 5°C                    | - 40 TO                | +85°C                  | - 40 TO                | +125°C                 | UNIT |
|-----------------|-----------------------------|------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------|
|                 |                             |                                    | MIN                    | MAX                    | MIN                    | MAX                    | MIN                    | MAX                    | UNII |
| \/              | Supply voltage              | Operating                          | 1.65                   | 3.6                    | 1.65                   | 3.6                    | 1.65                   | 3.6                    | V    |
| V <sub>CC</sub> | Supply voltage              | Data retention only                | 1.5                    |                        | 1.5                    |                        | 1.5                    |                        | V    |
|                 | High-level<br>input voltage | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> |                        | 0.65 × V <sub>CC</sub> |                        | 0.65 × V <sub>CC</sub> |                        |      |
| $V_{IH}$        |                             | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                    |                        | 1.7                    |                        | 1.7                    |                        | V    |
|                 |                             | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2                      |                        | 2                      |                        | 2                      |                        |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V |                        | 0.35 × V <sub>CC</sub> |                        | 0.35 × V <sub>CC</sub> |                        | 0.35 × V <sub>CC</sub> |      |
| $V_{IL}$        | Low-level input voltage     | V <sub>CC</sub> = 2.3 V to 2.7 V   |                        | 0.7                    |                        | 0.7                    |                        | 0.7                    | V    |
|                 |                             | V <sub>CC</sub> = 2.7 V to 3.6 V   |                        | 0.8                    |                        | 0.8                    |                        | 0.8                    |      |
| VI              | Input voltage               |                                    | 0                      | 5.5                    | 0                      | 5.5                    | 0                      | 5.5                    | V    |
| Vo              | Output voltage              |                                    | 0                      | V <sub>CC</sub>        | 0                      | V <sub>CC</sub>        | 0                      | V <sub>CC</sub>        | V    |
|                 |                             | V <sub>CC</sub> = 1.65 V           |                        | - 4                    |                        | - 4                    |                        | - 4                    |      |
|                 | High-level                  | V <sub>CC</sub> = 2.3 V            |                        | - 8                    |                        | - 8                    |                        | - 8                    | mA   |
| I <sub>OH</sub> | output current              | V <sub>CC</sub> = 2.7 V            |                        | - 12                   |                        | - 12                   |                        | - 12                   |      |
|                 |                             | V <sub>CC</sub> = 3 V              |                        | - 24                   |                        | - 24                   |                        | - 24                   |      |
|                 |                             | V <sub>CC</sub> = 1.65 V           |                        | 4                      |                        | 4                      |                        | 4                      |      |
|                 | Low-level                   | V <sub>CC</sub> = 2.3 V            |                        | 8                      |                        | 8                      |                        | 8                      | ^    |
| I <sub>OL</sub> | output current              | V <sub>CC</sub> = 2.7 V            |                        | 12                     |                        | 12                     |                        | 12                     | mA   |
|                 |                             | V <sub>CC</sub> = 3 V              |                        | 24                     |                        | 24                     |                        | 24                     |      |
| _               | Ambient                     | BGA package                        |                        |                        | - 40                   | 85                     |                        |                        | °C   |
| T <sub>A</sub>  | t and a section             | All other packages                 |                        |                        |                        |                        | - 40                   | 125                    | -0   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004.

#### **6.4 Thermal Information**

|                        |                                               |                             |                               |                             | SN74                        | ILVC244A                   |                           |                              |                              |                               |      |
|------------------------|-----------------------------------------------|-----------------------------|-------------------------------|-----------------------------|-----------------------------|----------------------------|---------------------------|------------------------------|------------------------------|-------------------------------|------|
| THERMAL METRIC(1)      |                                               | DB <sup>(2)</sup><br>(SSOP) | DGV <sup>(2)</sup><br>(TVSOP) | DW <sup>(2)</sup><br>(SOIC) | ZQN <sup>(2)</sup><br>(BGA) | N <sup>(2)</sup><br>(PDIP) | NS <sup>(2)</sup><br>(SO) | PW <sup>(2)</sup><br>(TSSOP) | RGY <sup>(3)</sup><br>(VQFN) | RWP <sup>(3)</sup><br>(X1QFN) | UNIT |
|                        |                                               |                             | <u>'</u>                      |                             | 20                          | PINS                       |                           | '                            |                              |                               |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance        | 108.1                       | 128.7                         | 90.9                        | 198.7                       | 61.6                       | 90.1                      | 114.7                        | 50.3                         | 79.9                          | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance     | 70.2                        | 43.7                          | 55.3                        | 106.8                       | 46.5                       | 56.4                      | 48.4                         | 58.4                         | 63.2                          | °C/W |
| R <sub>θ JB</sub>      | Junction-to-board<br>thermal resistance       | 63.3                        | 70.2                          | 58.8                        | 143.1                       | 42.5                       | 57.7                      | 65.6                         | 28.3                         | 46.4                          | °C/W |
| ψ ЈТ                   | Junction-to-top<br>characterization parameter | 30.6                        | 3.1                           | 29.1                        | 24.1                        | 34.6                       | 28.4                      | 6.8                          | 4.9                          | 2.6                           | °C/W |
| ψ ЈВ                   | Junction-to-board characterization parameter  | 62.9                        | 69.5                          | 58.3                        | 119.6                       | 42.4                       | 57.2                      | 65.1                         | 28.4                         | 46.3                          | °C/W |
| R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance  | _                           | _                             | _                           | n/a                         | _                          | _                         | _                            | 22.7                         | 27.3                          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-5.



#### **6.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITION                                                                  | ONE                | V                     | T <sub>A</sub> =      | 25°C |            | - 40 TO +8            | 35°C         | - 40 TO +1            | 25°C   | UNIT |
|------------------|---------------------------------------------------------------------------------|--------------------|-----------------------|-----------------------|------|------------|-----------------------|--------------|-----------------------|--------|------|
| PARAMETER        | TEST CONDITION                                                                  | JNS                | V <sub>CC</sub>       | MIN                   | TYP  | MAX        | MIN                   | MAX          | MIN                   | MAX    | UNII |
|                  | I <sub>OH</sub> = -100 μA                                                       |                    | 1.65 V<br>to<br>3.6 V | V <sub>CC</sub> - 0.2 |      |            | V <sub>CC</sub> - 0.2 |              | V <sub>CC</sub> - 0.3 |        |      |
|                  | I <sub>OH</sub> = -4 mA                                                         | 1.65 V             | 1.29                  |                       |      | 1.2        |                       | 1.05         |                       |        |      |
| V <sub>OH</sub>  | I <sub>OH</sub> = -8 mA                                                         | 2.3 V              | 1.9                   |                       |      | 1.7        |                       | 1.55         |                       | V      |      |
|                  | I <sub>OH</sub> = - 12 mA                                                       | 2.7 V<br>3 V       | 2.2<br>2.4            |                       |      | 2.2<br>2.4 |                       | 2.05<br>2.25 |                       |        |      |
|                  | I <sub>OH</sub> = - 24 mA                                                       | 3 V                | 2.3                   |                       |      | 2.2        |                       | 2            |                       |        |      |
|                  | I <sub>OL</sub> = 100 μA                                                        |                    | 1.65 V<br>to<br>3.6 V |                       |      | 0.1        |                       | 0.2          |                       | 0.3    |      |
| V <sub>OL</sub>  | I <sub>OL</sub> = 4 mA                                                          |                    | 1.65 V                |                       |      | 0.24       |                       | 0.45         |                       | 0.6    | V    |
| VOL.             | I <sub>OL</sub> = 8 mA                                                          |                    | 2.3 V                 |                       |      | 0.3        |                       | 0.7          |                       | 0.75   |      |
|                  | I <sub>OL</sub> = 12 mA                                                         |                    | 2.7 V                 |                       |      | 0.4        |                       | 0.4          |                       | 0.6    |      |
|                  | I <sub>OL</sub> = 24 mA                                                         |                    | 3 V                   |                       |      | 0.55       |                       | 0.55         |                       | 0.8    |      |
| II               | V <sub>I</sub> = 5.5 V or GND                                                   |                    | 3.6 V                 |                       |      | ±1         |                       | ±5           |                       | ±20    | μΑ   |
| I <sub>off</sub> | $V_I$ or $V_O = 5.5 V$                                                          |                    | 0                     |                       |      | ±1         |                       | ±10          |                       | ±20    | μΑ   |
| I <sub>OZ</sub>  | V <sub>O</sub> = 0 to 5.5 V                                                     |                    | 3.6 V                 |                       |      | ±1         |                       | ±10          |                       | ±20    | μΑ   |
|                  | V <sub>I</sub> = V <sub>CC</sub> or GND                                         |                    |                       |                       |      | 1          |                       | 10           |                       | 40     |      |
| I <sub>CC</sub>  | $3.6 \text{ V} \leqslant \text{V}_{\text{I}} \leqslant 5.5$                     | I <sub>O</sub> = 0 | 3.6 V                 |                       |      | 1          |                       | 10           |                       | 40     | μA   |
| ΔI <sub>CC</sub> | One input at V <sub>CC</sub> - 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND |                    | 2.7 V<br>to<br>3.6 V  |                       |      | 500        |                       | 500          |                       | 5000   | μΑ   |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND                                         |                    | 3.3 V                 |                       | 4    |            |                       |              |                       |        | pF   |
| Co               | $V_O = V_{CC}$ or GND                                                           |                    | 3.3 V                 |                       | 5.5  |            |                       |              |                       | $\Box$ | pF   |

<sup>(1)</sup> This applies in the disabled state only.



## **6.6 Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1)

| PARAMETER          | FROM    | то       | y (             | T   | λ = 25°C |      | - 40 TO | +85°C | - 40 TO + | -125°C | UNIT |
|--------------------|---------|----------|-----------------|-----|----------|------|---------|-------|-----------|--------|------|
| PARAMETER          | (INPUT) | (OUTPUT) | V <sub>CC</sub> | MIN | TYP      | MAX  | MIN     | MAX   | MIN       | MAX    | UNII |
|                    |         |          | 1.5 V           | 1   | 7        | 14.4 | 1       | 14.9  | 1         | 16.4   |      |
|                    |         |          | 1.8 V ± 0.15 V  | 1   | 5.9      | 10.4 | 1       | 10.9  | 1         | 12.4   |      |
| t <sub>pd</sub>    | Α       | Υ        | 2.5 V ± 0.2 V   | 1   | 4.2      | 7.4  | 1       | 7.9   | 1         | 10     | ns   |
|                    |         |          | 2.7 V           | 1   | 4.2      | 6.7  | 1       | 6.9   | 1         | 8.2    |      |
|                    |         |          | 3.3 V ± 0.3 V   | 1.5 | 3.9      | 5.7  | 1.5     | 5.9   | 1.5       | 7.2    |      |
|                    | ŌĒ      | Y        | 1.5 V           | 1   | 8.3      | 17.8 | 1       | 18.3  | 1         | 19.8   | ns   |
|                    |         |          | 1.8 V ± 0.15 V  | 1   | 6.4      | 12.1 | 1       | 12.6  | 1         | 14.1   |      |
| t <sub>en</sub>    |         |          | 2.5 V ± 0.2 V   | 1   | 4.6      | 9.1  | 1       | 9.6   | 1         | 11.7   |      |
|                    |         |          | 2.7 V           | 1   | 5        | 8.4  | 1       | 8.6   | 1         | 10.3   |      |
|                    |         |          | 3.3 V ± 0.3 V   | 1.5 | 4.5      | 7.4  | 1.5     | 7.6   | 1.5       | 9.4    |      |
|                    |         |          | 1.5 V           | 1   | 7.2      | 15.6 | 1       | 16.1  | 1         | 17.6   |      |
|                    |         |          | 1.8 V ± 0.15 V  | 1   | 5.8      | 11.6 | 1       | 12.1  | 1         | 13.6   |      |
| t <sub>dis</sub>   | ŌĒ      | Υ        | 2.5 V ± 0.2 V   | 1   | 3.7      | 7.3  | 1       | 7.8   | 1         | 9.9    | ns   |
|                    |         |          | 2.7 V           | 1   | 3.8      | 6.6  | 1       | 6.8   | 1         | 8.6    |      |
|                    |         |          | 3.3 V ± 0.3 V   | 1.5 | 3.8      | 6.3  | 1.5     | 6.5   | 1.5       | 8      |      |
| t <sub>sk(o)</sub> |         |          | 3.3 V ± 0.3 V   |     |          |      |         | 1     |           | 1.5    | ns   |

## **6.7 Operating Characteristics**

 $T_{\Lambda} = 25^{\circ}C$ 

|                 | PARAMETER                                       | TEST CONDITIONS  | V <sub>CC</sub> | TYP   | UNIT |    |
|-----------------|-------------------------------------------------|------------------|-----------------|-------|------|----|
|                 |                                                 |                  |                 | 1.8 V | 43   |    |
|                 | Power dissipation capacitance per buffer/driver | Outputs enabled  | f = 10 MHz      | 2.5 V | 43   |    |
|                 |                                                 |                  |                 | 3.3 V | 44   | pF |
| C <sub>pd</sub> |                                                 | Outputs disabled |                 | 1.8 V | 1    | ρi |
|                 |                                                 |                  | f = 10 MHz      | 2.5 V | 1    |    |
|                 |                                                 |                  |                 | 3.3 V | 2    |    |

Submit Document Feedback

## **6.8 Typical Characteristics**





图 6-2. Propagation Delay (High to Low Transition) vs Load Capacitance



#### 7 Parameter Measurement Information



| TEST                                                                                                     | <b>S</b> 1                       |
|----------------------------------------------------------------------------------------------------------|----------------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> t <sub>PLZ</sub> /t <sub>PZL</sub> t <sub>PHZ</sub> /t <sub>PZH</sub> | Open<br>V <sub>LOAD</sub><br>GND |

LOAD CIRCUIT

|                 | INI             | PUTS                           | .,                 | .,                  |       | -              | .,           |  |
|-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|--------------|--|
| V <sub>CC</sub> | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub>   | CL    | R <sub>L</sub> | $V_{\Delta}$ |  |
| 1.5 V           | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω   | 0.1 V        |  |
| 1.8 V ± 0.15 V  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω   | 0.15 V       |  |
| 2.5 V ± 0.2 V   | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>500</b> Ω   | 0.15 V       |  |
| 2.7 V           | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω   | 0.3 V        |  |
| 3.3 V ± 0.3 V   | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω   | 0.3 V        |  |



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_0$  = 50  $\Omega$ .
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
  - H. All parameters and waveforms are not applicable to all devices.

图 7-1. Load Circuit and Voltage Waveforms

## **8 Detailed Description**

#### 8.1 Overview

The SN74LVC244A device is organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. The device passes data from the A inputs to the Y outputs when  $\overline{OE}$  is low. The outputs are in the high-impedance state when  $\overline{OE}$  is high.  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor to ensure the high-impedance state during power up or power down; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### 8.2 Functional Block Diagram



Pin numbers shown are for the DB, DGV, DW, N, NS, PW, and RGY packages.

图 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

- · Allows down voltage translation
  - 5 V to 3.3 V
  - 5 V or 3.3 V to 1.8 V
- Inputs accept voltage levels up to 5.5 V
- It is available in ultra small logic 20 pin QFN package at 0.5 mm max height with 0.4 mm pitch.

#### 8.4 Device Functional Modes

表 8-1 lists the functional modes of the SN74LVC244A.

表 8-1. Function Table

| INP | UTS | OUTPUT |
|-----|-----|--------|
| ŌĒ  | A   | Y      |
| L   | Н   | Н      |
| L   | L   | L      |
| Н   | Х   | Hi-Z   |

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

SN74LVC244A is a high drive CMOS device that can be used for a multitude of bus interface type applications where output drive or PCB trace length is a concern. The inputs can accept voltages to 5.5 V at any valid  $V_{CC}$  making it ideal for down translation.

## 9.2 Typical Application



图 9-1. Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Avoid bus contention because it can drive currents in excess of maximum limits. The high drive will also create fast edges into light loads, so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specification, see ( △ t/ △ V) in the # 6.3 table.
  - For specified high and low levels, see (V<sub>IH</sub> and V<sub>II</sub>) in the #6.3 table.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the #6.3 table at any valid V<sub>CC</sub>.
- 2. Recommended maximum Output Conditions:
  - Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the #6.1 table.
  - Outputs should not be pulled above V<sub>CC</sub>.

#### 9.2.3 Application Curves



## 10 Power Supply Recommendations

The power supply may be any voltage between the MIN and MAX supply voltage rating located in the # 6.3 table.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1  $\mu$  F capacitor is recommended for devices with a single supply. If there are multiple  $V_{CC}$  terminals, then 0.01  $\mu$  F or 0.022  $\mu$  F capacitors are recommended for each power terminal. It is permissible to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

## 11 Layout

## 11.1 Layout Guidelines

Inputs should not float when using multiple bit logic devices. In many cases, functions or parts of functions of digital logic devices are unused. Some examples include situations when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in  $\[ \]$  11-1 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally, they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.

#### 11.2 Layout Example



图 11-1. Layout Diagram

## 12 Device and Documentation Support

## 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.





20-Feb-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Sample |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|--------|
| SN74LVC244ADBR   | ACTIVE     | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244ADBRE4 | ACTIVE     | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244ADBRG4 | ACTIVE     | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244ADGVR  | ACTIVE     | TVSOP        | DGV                | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244ADW    | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVC244A                 | Sample |
| SN74LVC244ADWE4  | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVC244A                 | Sample |
| SN74LVC244ADWG4  | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVC244A                 | Sample |
| SN74LVC244ADWR   | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | LVC244A                 | Sample |
| SN74LVC244ADWRG4 | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVC244A                 | Sample |
| SN74LVC244AN     | ACTIVE     | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | -40 to 125   | SN74LVC244AN            | Sample |
| SN74LVC244ANSR   | ACTIVE     | SO           | NS                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVC244A                 | Sample |
| SN74LVC244APW    | ACTIVE     | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWE4  | ACTIVE     | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWG4  | ACTIVE     | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWR   | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWRE4 | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWRG3 | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWRG4 | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWT   | ACTIVE     | TSSOP        | PW                 | 20   | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sample |
| SN74LVC244APWTE4 | ACTIVE     | TSSOP        | PW                 | 20   | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LC244A                  | Sampl  |



## **PACKAGE OPTION ADDENDUM**

20-Feb-2021

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| SN74LVC244APWTG4  | ACTIVE     | TSSOP        | PW                 | 20   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ARGYR   | ACTIVE     | VQFN         | RGY                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ARGYRG4 | ACTIVE     | VQFN         | RGY                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ARWPR   | ACTIVE     | X1QFN        | RWP                | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LC244A                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

20-Feb-2021

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC244ADBR   | SSOP            | DB                 | 20   | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC244ADGVR  | TVSOP           | DGV                | 20   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC244ADWR   | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC244ADWR   | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC244ADWRG4 | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC244ANSR   | so              | NS                 | 20   | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LVC244APWR   | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWR   | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWRG3 | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWRG4 | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWT   | TSSOP           | PW                 | 20   | 250  | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LVC244ARGYR  | VQFN            | RGY                | 20   | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC244ARWPR  | X1QFN           | RWP                | 20   | 2000 | 178.0                    | 13.5                     | 2.85       | 3.65       | 0.75       | 8.0        | 12.0      | Q1               |



www.ti.com 3-Jun-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC244ADBR   | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVC244ADGVR  | TVSOP        | DGV             | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVC244ADWR   | SOIC         | DW              | 20   | 2000 | 364.0       | 361.0      | 36.0        |
| SN74LVC244ADWR   | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC244ADWRG4 | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC244ANSR   | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC244APWR   | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LVC244APWR   | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVC244APWRG3 | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LVC244APWRG4 | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVC244APWT   | TSSOP        | PW              | 20   | 250  | 356.0       | 356.0      | 35.0        |
| SN74LVC244ARGYR  | VQFN         | RGY             | 20   | 3000 | 356.0       | 356.0      | 35.0        |
| SN74LVC244ARWPR  | X1QFN        | RWP             | 20   | 2000 | 189.0       | 185.0      | 36.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LVC244ADW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LVC244ADWE4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LVC244ADWG4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LVC244AN    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74LVC244APW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SN74LVC244APWE4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SN74LVC244APWG4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



3.5 x 4.5, 0.5 mm pitch

PLASTIC QUAD FGLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).





NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司