# CS 61C: Great Ideas in Computer Architecture

### **Pipelining Hazards**

Instructor: Senior Lecturer SOE Dan Garcia



# Pipelined Execution Representation Time IF ID EX MEM WB IF ID EX MEM WB



# Graphical Pipeline Representation • RegFile: left half is write, right half is read Time (clock cycles) I B Color | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | DS | Reg | DS | Reg | Color | Reg | Reg | DS | Reg | Color | Reg | Reg | Reg | Reg | Color | Reg | Reg | Reg | Reg | Color | Reg | Reg | Reg | Reg | Color | Reg | Reg | Reg | Reg | Color | Reg | Reg |

# Pipelining Performance (1/3)

- Use T<sub>c</sub> ("time between completion of instructions") to measure speedup
  - $T_{c,pipelined} \ge \frac{T_{c,single-cycle}}{Number of stages}$
  - Equality only achieved if stages are balanced (i.e. take the same amount of time)
- · If not balanced, speedup is reduced
- Speedup due to increased throughput
  - Latency for each instruction does not decrease

## Pipelining Performance (2/3)

- · Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages

| Instr    | Instr<br>fetch | Register read | ALU op | Memory access | Register<br>write | Total<br>time |
|----------|----------------|---------------|--------|---------------|-------------------|---------------|
| lw       | 200ps          | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps         |
| sw       | 200ps          | 100 ps        | 200ps  | 200ps         |                   | 700ps         |
| R-format | 200ps          | 100 ps        | 200ps  |               | 100 ps            | 600ps         |
| beq      | 200ps          | 100 ps        | 200ps  |               |                   | 500ps         |

- · What is pipelined clock rate?
  - Compare pipelined datapath with single-cycle datapath



## **Pipelining Hazards**

A *hazard* is a situation that prevents starting the next instruction in the next clock cycle

### 1) Structural hazard

 A required resource is busy (e.g. needed in multiple stages)

### 2) Data hazard

- Data dependency between instructions
- Need to wait for previous instruction to complete its data read/write

### 3) Control hazard

- Flow of execution depends on previous instruction

### 1. Structural Hazards

- · Conflict for use of a resource
- MIPS pipeline with a single memory?
  - Load/Store requires memory access for data
  - Instruction fetch would have to *stall* for that cycle
    - Causes a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Separate L1 I\$ and L1 D\$ take care of this

13





### Structural Hazard #2: Registers (2/2)

- Two different solutions have been used:
  - Split RegFile access in two: Write during 1<sup>st</sup> half and Read during 2<sup>nd</sup> half of each clock cycle
    - Possible because RegFile access is VERY fast (takes less than half the time of ALU stage)
  - Build RegFile with independent read and write ports
- **Conclusion:** Read and Write to registers during same clock cycle is okay

### 2. Data Hazards (1/2)

Consider the following sequence of instructions:

```
add $t0, $t1, $t2
sub $t4, $t0, $t3
and $t5, $t0, $t6
or $t7, $t0, $t8
xor $t9, $t0, $t10
```

18

# 2. Data Hazards (2/2) • Data-flow backwards in time are hazards Time (clock cycles) I add \$t0,\$t1,\$t2 is Reg DB Reg sub \$t4,\$t0,\$t3 and \$t5,\$t0,\$t6 or \$t7,\$t0,\$t8 e xor \$t9,\$t0,\$t10







## Data Hazard: Loads (1/4)

 Recall: Dataflow backwards in time are hazards



- · Can't solve all cases with forwarding
  - Must stall instruction dependent on load, then forward (more hardware)



## Data Hazard: Loads (3/4)



### Data Hazard: Loads (4/4)

- Slot after a load is called a load delay slot
  - If that instruction uses the result of the load, then the hardware interlock will stall it for one cycle
  - Letting the hardware stall the instruction in the delay slot is equivalent to putting a nop in the slot (except the latter uses more code space)
- Idea: Let the compiler put an unrelated instruction in that slot → no stall!

26

### Code Scheduling to Avoid Stalls

- Reorder code to avoid use of load result in the next instruction!
- MIPS code for D=A+B; E=A+C;



### Summary

- Hazards reduce effectiveness of pipelining
  - Cause stalls/bubbles
- · Structural Hazards
  - Conflict in use of datapath component
- Data Hazards
  - Need to wait for result of a previous instruction
- · Control Hazards
  - Address of next instruction uncertain/unknown
  - More to come next lecture!

32