# CS 61C: Great Ideas in Computer Architecture

Pipelining Hazards

**Instructor:** Senior Lecturer SOE Dan Garcia

#### Great Idea #4: Parallelism

#### *Software*

- Parallel Requests
   Assigned to computer
   e.g. search "Garcia"
- Parallel Threads
   Assigned to core
   e.g. lookup, ads

### Hardware

Warehouse Scale Computer

Leverage
Parallelism &
Achieve High
Performance



Smart Phone



- Parallel Instructions
  - > 1 instruction @ one time e.g. 5 pipelined instructions
- Parallel Data
  - > 1 data item @ one time e.g. add of 4 pairs of words
- Hardware descriptions

All gates functioning in parallel at same time



#### Review of Last Lecture

- Implementing controller for your datapath
  - Take decoded signals from instruction and generate control signals
  - Use "AND" and "OR" Logic scheme
- Pipelining improves performance by exploiting Instruction Level Parallelism
  - 5-stage pipeline for MIPS: IF, ID, EX, MEM, WB
  - Executes multiple instructions in parallel
  - What can go wrong???

# Agenda

- Pipelining Performance
- Structural Hazards
- Administrivia
- Data Hazards
  - Forwarding
  - Load Delay Slot
- Control Hazards

# Review: Pipelined Datapath



### Pipelined Execution Representation



- Every instruction must take same number of steps, so some stages will idle
  - e.g. MEM stage for any arithmetic instruction

# **Graphical Pipeline Diagrams**



Use datapath figure below to represent pipeline:



# **Graphical Pipeline Representation**

• RegFile: left half is write, right half is read



# Pipelining Performance (1/3)

- Use T<sub>c</sub> ("time between completion of instructions") to measure speedup
  - $\ T_{c,pipelined} \geq \frac{T_{c,single-cycle}}{Number \ of \ stages}$
  - Equality only achieved if stages are balanced (i.e. take the same amount of time)
- If not balanced, speedup is reduced
- Speedup due to increased throughput
  - Latency for each instruction does not decrease

# Pipelining Performance (2/3)

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages

| Instr    | Instr<br>fetch | Register read | ALU op | Memory access | Register write | Total time |
|----------|----------------|---------------|--------|---------------|----------------|------------|
| lw       | 200ps          | 100 ps        | 200ps  | 200ps         | 100 ps         | 800ps      |
| sw       | 200ps          | 100 ps        | 200ps  | 200ps         |                | 700ps      |
| R-format | 200ps          | 100 ps        | 200ps  |               | 100 ps         | 600ps      |
| beq      | 200ps          | 100 ps        | 200ps  |               |                | 500ps      |

- What is pipelined clock rate?
  - Compare pipelined datapath with single-cycle datapath

# Pipelining Performance (3/3)



# Pipelining Hazards

A *hazard* is a situation that prevents starting the next instruction in the next clock cycle

#### 1) Structural hazard

 A required resource is busy (e.g. needed in multiple stages)

#### 2) Data hazard

- Data dependency between instructions
- Need to wait for previous instruction to complete its data read/write

#### 3) Control hazard

Flow of execution depends on previous instruction

#### 1. Structural Hazards

- Conflict for use of a resource
- MIPS pipeline with a single memory?
  - Load/Store requires memory access for data
  - Instruction fetch would have to stall for that cycle
    - Causes a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Separate L1 I\$ and L1 D\$ take care of this

### Structural Hazard #1: Single Memory



### Structural Hazard #2: Registers (1/2)



## Structural Hazard #2: Registers (2/2)

- Two different solutions have been used:
  - 1) Split RegFile access in two: Write during 1<sup>st</sup> half and Read during 2<sup>nd</sup> half of each clock cycle
    - Possible because RegFile access is VERY fast (takes less than half the time of ALU stage)
  - 2) Build RegFile with independent read and write ports
- Conclusion: Read and Write to registers during same clock cycle is okay

## Administrivia

• Check-in with Project 3...

# 2. Data Hazards (1/2)

• Consider the following sequence of instructions:

```
add $t0, $t1, $t2
sub $t4, $t0, $t3
and $t5, $t0, $t6
or $t7, $t0, $t8
xor $t9, $t0, $t10
```

# 2. Data Hazards (2/2)

Data-flow backwards in time are hazards

Time (clock cycles) ID/RF **EX** MEM add \$t0,\$t1,\$t2 Reg S I\$ Reg Reg sub \$t4,\$t0,\$t3 Reg D\$ Reg and \$t5,\$t0,\$t6 0 Reg **D**\$ Reg \$t7,\$t0,\$t8 Reg D\$ Reg xor \$t9,\$t0,\$t10

# Data Hazard Solution: Forwarding

- Forward result as soon as it is available
  - OK that it's not stored in RegFile yet



# Datapath for Forwarding (1/2)

What changes need to be made here?



# Datapath for Forwarding (2/2)

Handled by forwarding unit



# Data Hazard: Loads (1/4)

Recall: Dataflow backwards in time are hazards



- Can't solve all cases with forwarding
  - Must stall instruction dependent on load, then forward (more hardware)

# Data Hazard: Loads (2/4)

Schematically, this is what we Hardware stalls pipeline want, but in reality stalls done Called "hardware interlock" "horizontally" ID/RF KEX MEM WB **IF** Iw \$t0, 0(\$t1) Reg Reg D\$ bub Reg sub \$t3,\$t0,\$t2 D\$ Reg I\$ bub 1 D\$ Reg Reg and \$t5,\$t0,\$t4 How to stall bub \$t7,\$t0,\$t6 Reg D\$ just *part* of pipeline?

# Data Hazard: Loads (3/4)

Stall is equivalent to nop



# Data Hazard: Loads (4/4)

- Slot after a load is called a load delay slot
  - If that instruction uses the result of the load, then the hardware interlock will stall it for one cycle
  - Letting the hardware stall the instruction in the delay slot is equivalent to putting a nop in the slot (except the latter uses more code space)
- Idea: Let the compiler put an unrelated instruction in that slot → no stall!

# Code Scheduling to Avoid Stalls

- Reorder code to avoid use of load result in the next instruction!
- MIPS code for D=A+B; E=A+C;



#### PEER INSTRUCTION



**Question:** For each code sequences below, choose one of the statements below:

| 1:                                 | 2:                                                         | 3:                   |                                                          |
|------------------------------------|------------------------------------------------------------|----------------------|----------------------------------------------------------|
| lw \$t0,0(\$t0) add \$t1,\$t0,\$t0 | add \$t1,\$t0,\$t0<br>addi \$t2,\$t0,5<br>addi \$t4,\$t1,5 | addi<br>addi<br>addi | \$t1,\$t0,1<br>\$t2,\$t0,2<br>\$t3,\$t0,2<br>\$t3,\$t0,4 |
|                                    |                                                            | addi                 | \$t5,\$t1,5                                              |

- A) No stalls as is
- B) No stalls with forwarding
- C) Must stall

# PEER INSTRUCTION ANSWER Code Sequence 1



# PEER INSTRUCTION ANSWER Code Sequence 2



# PEER INSTRUCTION ANSWER Code Sequence 3



## Summary

- Hazards reduce effectiveness of pipelining
  - Cause stalls/bubbles
- Structural Hazards
  - Conflict in use of datapath component
- Data Hazards
  - Need to wait for result of a previous instruction
- Control Hazards
  - Address of next instruction uncertain/unknown
  - More to come next lecture!